# **12<sup>th</sup> Generation Intel<sup>®</sup> Core™ Processors** **Datasheet Volume 2 of 2** Supporting $12^{th}$ Generation Intel<sup>®</sup> Core<sup>TM</sup> Processor for H-Processor Line Platforms, formerly known as Alder Lake Revision 003 **April 2022** Document Number: 710723 You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein. No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document. Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Learn more at Intel.com, or from the OEM or retailer. No computer system can be absolutely secure. Intel does not assume any liability for lost or stolen data or systems or any damages resulting from such losses. The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade. Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Learn more at intel.com, or from the OEM or retailer. All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest Intel product specifications and roadmaps. Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or visit www.intel.com/design/literature.htm. Intel, Graphics Security Controller (GSC), Intel® Platform Enablement Test Suite (Intel® PETS), Intel® CoreTM, Intel® CoreTM M, and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries. \*Other names and brands may be claimed as the property of others. #### **Contents** | Intro | duction | | |-------|-------------------------------------------------------------------|--| | Proc | essor Configuration Register Definitions and Address Ranges | | | 2.1 | Register Terminology | | | 2.2 | PCI Devices and Functions | | | 2.3 | System Address Map | | | 2.4 | DOS Legacy Address Range | | | | 2.4.1 DOS Range (0h – 9_FFFFh) | | | | 2.4.2 Legacy Video Area (A_0000h - B_FFFFh) | | | | 2.4.3 Programmable Attribute Map (PAM) (C_0000h - F_FFFFh) | | | 2.5 | Lower Main Memory Address Range (1 MB – TOLUD) | | | | 2.5.1 ISA Hole (15 MB –16 MB) | | | | 2.5.2 1 MB to TSEGMB | | | | 2.5.3 TSEG | | | | 2.5.4 Protected Memory Range (PMR) - (Programmable) | | | | 2.5.5 DRAM Protected Range (DPR) | | | | 2.5.6 Pre-allocated Memory | | | 2.6 | PCI Memory Address Range (TOLUD – 4 GB) | | | 2.0 | 2.6.1 APIC Configuration Space (FECO_0000h - FECF_FFFFh) | | | | 2.6.2 HSEG (FEDA_0000h - FEDB_FFFFh) | | | | 2.6.3 MSI Interrupt Memory Space (FEEO 0000h - FEEF FFFFh) | | | | 2.6.4 High BIOS Area | | | 2.7 | Upper Main Memory Address Space (4 GB to TOUUD) | | | 2./ | 2.7.1 Top of Memory (TOM) | | | | 2.7.2 Top of Upper Usable DRAM (TOUUD) | | | | 2.7.3 Top of Low Usable DRAM (TOUDD) | | | | 2.7.4 TSEG_BASE | | | | 2.7.5 Memory Re-claim Background | | | | 2.7.6 Indirect Accesses to MCHBAR Registers | | | | | | | | , , , , , | | | 2.0 | 2.7.8 Hardware Remap Algorithm | | | 2.8 | PCI Express* Configuration Address Space | | | 2.9 | Graphics Memory Address Ranges | | | | 2.9.1 IOBAR Mapped Access to Device 2 MMIO Space | | | 2.40 | 2.9.2 Trusted Graphics Ranges | | | 2.10 | System Management Mode (SMM) | | | 2.11 | SMM and VGA Access Through GTT TLB | | | 2.12 | Intel® Management Engine (Intel® ME) Stolen Memory Accesses | | | 2.13 | I/O Address Space | | | | 2.13.1 PCI Express* I/O Address Mapping | | | 2.14 | Direct Media Interface (DMI) Interface Decode Rules | | | | 2.14.1 DMI Accesses to the Processor that Cross Device Boundaries | | | | 2.14.2 Traffic Class (TC) / Virtual Channel (VC) Mapping Details | | | 2.15 | PCI Express* Interface Decode Rules | | | | 2.15.1 TC/VC Mapping Details | | | 2.16 | Legacy VGA and I/O Range Decode Rules | | | 2.17 | I/O Mapped Registers | | | Host | Bridge and DRAM Controller (D0:F0) | | | | | | | 3.1 | Host Bridge/DRAM Registers (D0:F0) | | | | 3.1.1 SUMMINDER OF REGISTERS | | | | 3.1.2 | Vendor ID (VID_0_0_0_PCI) — Offset 0h | | |-----|--------|------------------------------------------------------------------------|------------| | | 3.1.3 | Device ID (DID_0_0_0_PCI) — Offset 2h | .67 | | | 3.1.4 | PCI Command (PCICMD_0_0_0_PCI) — Offset 4h | .67 | | | 3.1.5 | PCI Status (PCISTS_0_0_0_PCI) — Offset 6h | | | | 3.1.6 | Revision Identification (RID_0_0_0_PCI) — Offset 8h | .70 | | | 3.1.7 | Class Code Programming Interface (CC_PI_0_0_0_PCI) — Offset 9h | | | | 3.1.8 | Basic Class Code (CC_BCC_0_0_PCI) — Offset Ah | | | | 3.1.9 | Header Type (HDR_0_0_0_PCI) — Offset Eh | | | | 3 1 10 | Subsystem Vendor Identification (SVID_0_0_0_PCI) — Offset 2Ch | 72 | | | 2 1 11 | Subsystem Identification (SID_0_0_0_PCI) — Offset 2Eh | 72 | | | 3.1.11 | Canabilities Dainter (CARDED O. O. DCI) Offset 24h | ./2 | | | 3.1.12 | Capabilities Pointer (CAPPTR_0_0_0_PCI) — Offset 34h | ./3 | | | | PCI Express Egress Port Base Address (PXPEPBAR_0_0_0_PCI) — Offset 40h | | | | | MCHBAR Base Address Register (MCHBAR_0_0_0_PCI) — Offset 48h | | | | | Graphics Control (GGC_0_0_0_PCI) — Offset 50h | | | | 3.1.16 | Device Enable (DEVEN_0_0_0_PCI) — Offset 54h | ./6 | | | 3.1.17 | Protected Audio Video Path Control (PAVPC_0_0_0_PCI) — Offset 58h | .78 | | | 3.1.18 | DMA Protected Range (DPR_0_0_0_PCI) — Offset 5Ch | .80 | | | | PCIEXBAR Base Address Register (PCIEXBAR_0_0_0_PCI) — Offset 60h | | | | | DMIBAR Base Address Register (DMIBAR_0_0_0_PCI) — Offset 68h | | | | | Programmable Attribute Map 0 (PAM0_0_0_0PCI) — Offset 80h | | | | 3.1.22 | Programmable Attribute Map 1 (PAM1_0_0_0_PCI) — Offset 81h | .85 | | | 3.1.23 | Programmable Attribute Map 2 (PAM2 0 0 0 PCI) — Offset 82h | .86 | | | 3.1.24 | Programmable Attribute Map 3 (PAM3_0_0_0_PCI) — Offset 83h | .87 | | | 3.1.25 | Programmable Attribute Map 4 (PAM4_0_0_0_PCI) — Offset 84h | .88 | | | 3.1.26 | Programmable Attribute Map 5 (PAM5_0_0_0_PCI) — Offset 85h | .89 | | | 3.1.27 | Programmable Attribute Map 6 (PAM6_0_0_0_PCI) — Offset 86h | .90 | | | 3.1.28 | Legacy Access Control (LAC_0_0_0_PCI) — Offset 87h | .91 | | | 3.1.29 | Top of Memory (TOM_0_0_0_PCI) — Offset A0h | .94 | | | | Top of Upper Usable DRAM (TOUUD_0_0_0_PCI) — Offset A8h | | | | | Base Data of Stolen Memory (BDSM_0_0_0_PCI) — Offset B0h | | | | | Base of GTT Stolen Memory (BGSM_0_0_0_PCI) — Offset B4h | | | | 3.1.33 | TSEG Memory Base (TSEGMB_0_0_0_PCI) — Offset B8h | .97 | | | 3.1.34 | Top of Low Usable DRAM (TOLUD_0_0_0_PCI) — Offset BCh | 98 | | | 3 1 35 | Error Status (ERRSTS_0_0_0_PCI) — Offset C8h | 90 | | | | Error Command (ERRCMD_0_0_0_PCI) — Offset CAh | | | | | SMI DMI Special Cycle (SMICMD_0_0_0_PCI) — Offset CCh | | | | | SMI DMI Special Cycle (SCICMD_0_0_0_PCI) — Offset CEh | | | | | Scratchpad Data (SKPD_0_0_0_PCI) — Offset DCh | | | | 3 1 40 | Capabilities A (CAPIDO_A_0_0_PCI) — Offset E4h | 107<br>107 | | | 3.1.40 | Capabilities R (CAPIDO R O O DCI) — Offset ESh | 107 | | | 2 1 42 | Capabilities B (CAPIDO_B_0_0_0_PCI) — Offset E8h | 107 | | | 2 1 42 | Capabilities E (CAPIDO_E_0_0_PCI) — Offset F0h | 111 | | 2 2 | | | | | 3.2 | | or Memory Controller (MCHBAR) Registers | | | | 3.2.1 | Summary of Registers | 113 | | | 3.2.2 | GFX VT Range Base Address Register (GFXVTBAR_0_0_0_MCHBAR_NCU) — | 116 | | | 2 2 2 | Offset 5400h | 110 | | | 3.2.3 | (VTDPVC0BAR_0_0_0_MCHBAR_NCU) — Offset 5410h | 117 | | | 2 2 4 | | | | | 3.2.4 | IMRO BASE (IMROBASE_0_0_0_MCHBAR_IMPH) — Offset 7900h | | | | 3.2.5 | IMRO MASK (IMROMASK_0_0_0_MCHBAR_IMPH) — Offset 7904h | | | | 3.2.6 | IMR1 BASE (IMR1BASE_0_0_0_MCHBAR_IMPH) — Offset 7920h | | | | 3.2.7 | IMR1 MASK (IMR1MASK_0_0_0_MCHBAR_IMPH) — Offset 7924h | | | | 3.2.8 | IMR2 BASE (IMR2BASE_0_0_0_MCHBAR_IMPH) — Offset 7940h | | | | 3.2.9 | IMR2 MASK (IMR2MASK_0_0_0_MCHBAR_IMPH) — Offset 7944h | | | | 3.2.10 | IMR3 BASE (IMR3BASE_0_0_0_MCHBAR_IMPH) — Offset 7960h | 120 | | 3.2.11 | IMR3 MASK (IMR3MASK_0_0_0_MCHBAR_IMPH) — Offset 7964h 121 | |--------|---------------------------------------------------------------------------------------------| | | IMR4 BASE (IMR4BASE_0_0_0_MCHBAR_IMPH) — Offset 7980h 121 | | 3.2.13 | IMR4 MASK (IMR4MASK_0_0_0_MCHBAR_IMPH) — Offset 7984h 122 | | 3.2.14 | IMR5 BASE (IMR5BASE_0_0_0_MCHBAR_IMPH) — Offset 79A0h 122 | | | IMR5 MASK (IMR5MASK_0_0_0_MCHBAR_IMPH) — Offset 79A4h 123 | | | IMR6 BASE (IMR6BASE 0 0 0 MCHBAR IMPH) — Offset 79C0h 123 | | | IMR6 MASK (IMR6MASK_0_0_0_MCHBAR_IMPH) — Offset 79C4h 124 | | 3.2.18 | IMR7 BASE (IMR7BASE_0_0_0_MCHBAR_IMPH) — Offset 79E0h | | 3.2.19 | IMR7 MASK (IMR7MASK_0_0_0_MCHBAR_IMPH) — Offset 79E4h 125 | | | IMR8 BASE (IMR8BASE 0 0 0 MCHBAR IMPH) — Offset 7A00h | | | IMR8 MASK (IMR8MASK 0 0 0 MCHBAR IMPH) — Offset 7A04h | | | IMR9 BASE (IMR9BASE_0_0_0_MCHBAR_IMPH) — Offset 7A20h | | | IMR9 MASK (IMR9MASK_0_0_0_MCHBAR_IMPH) — Offset 7A24h | | 3 2 24 | IMR10 BASE (IMR10BASE_0_0_MCHBAR_IMPH) — Offset 7A40h | | 3 2 25 | IMR10 MASK (IMR10MASK_0_0_0_MCHBAR_IMPH) — Offset 7A44h | | | IMR11 BASE (IMR11BASE_0_0_0_MCHBAR_IMPH) — Offset 7A60h | | | IMR11 MASK (IMR11MASK_0_0_0_MCHBAR_IMPH) — Offset 7A64h 129 | | | IMR12 BASE (IMR12BASE_0_0_0_MCHBAR_IMPH) — Offset 7A80h | | | IMR12 MASK (IMR12MASK_0_0_0_MCHBAR_IMPH) — Offset 7A84h | | | IMR13 BASE (IMR13BASE_0_0_0_MCHBAR_IMPH) — Offset 7AA0h | | 2 2 21 | IMR13 MASK (IMR13MASK_0_0_0_MCHBAR_IMPH) — Offset 7AA4h | | 3.2.31 | IMR14 BASE (IMR14BASE_0_0_MCHBAR_IMPH) — Offset 7AC0h | | | IMR14 MASK (IMR14MASK_0_0_0_MCHBAR_IMPH) — Offset 7AC4h | | | IMR14 MASK (IMR14MASK_0_0_0_MCHBAR_IMPH) — Offset 7AC4H | | | IMR15 MASK (IMR15MASK_0_0_0_MCHBAR_IMPH) — Offset 7AF4h | | 3.2.33 | IMR16 BASE (IMR16BASE_0_0_MCHBAR_IMPH) — Offset 7B10h | | 2 2 27 | IMR16 MASK (IMR16MASK_0_0_0_MCHBAR_IMPH) — Offset 7B14h | | 2.2.2/ | IMR16 MASK (IMR16MASK_0_0_0_MCHBAR_IMPH) — Offset 7B14H | | | IMR17 BASE (IMR17BASE_0_0_0_MCHBAR_IMPH) — Offset 7B34h | | | IMR17 MASK (IMR17MASK_U_U_U_MCHBAR_IMPH) — Offset 7B3411 | | | IMR18 BASE (IMR18BASE_0_0_0_MCHBAR_IMPH) — Offset 7B54h 136 | | 2.2.41 | Inter-Channel Decode Parameters (MAD_INTER_CHANNEL_0_0_0_MCHBAR) — | | 3.2.42 | Offset D800h | | 3 2 43 | Intra-Channel O Decede Parameters (MAD_INTRA_CHO_0_0_0_MCHRAP) — | | 3.2.43 | Intra-Channel 0 Decode Parameters (MAD_INTRA_CH0_0_0_0_MCHBAR) — Offset D804h | | 3 2 44 | Intra-Channel 1 Decode Parameters (MAD_INTRA_CH1_0_0_0_MCHBAR) — | | 3.2.77 | Offset D808h | | 3.2.45 | Channel 0 DIMM Characteristics (MAD_DIMM_CH0_0_0_0_MCHBAR) — Offset | | 312113 | D80Ch | | 3.2.46 | D80Ch | | | D810h | | 3.2.47 | D810h | | | Channel Enhanced Hash (CHANNEL_EHASH_0_0_0_MCHBAR) — Offset D828h | | | 142 | | 3.2.49 | Memory Request Counters Configuration | | | (PWM_PROGRAMMABLE_REQCOUNT_CONFIG_0_0_0_MCHBAR) — Offset D83Ch | | | 144 | | 3.2.50 | Memory Request Global Counter (PWM_TOTAL_REQCOUNT_0_0_0_MCHBAR) — | | | Offset D840h | | 3.2.51 | Memory Request Counter 0 | | | $(PWM\_PROGRAMMABLE\_REQCOUNT\_0\_0\_0\_MCHBAR[0]) - Offset \ D848h \dots 146$ | | | RdCAS Counter (PWM_RDCAS_COUNT_0_0_0_MCHBAR) — Offset D858h 146 | | 3.2.53 | Self Refresh Mode Control (PM_SREF_CONFIG_0_0_0_MCHBAR) — Offset D860h | | : | 147 | | 3.2.54 | Address Compare for ECC Error Inject (ECC INJ ADDR COMPARE 0 0 0 MCHBAR) — Offset D888h 147 | | | Remap Base (REMAPBASE_0_0_0_MCHBAR) — Offset D890h148 | |--------|--------------------------------------------------------------------------------------------| | 3.2.56 | Remap Limit (REMAPLIMIT_0_0_0_MCHBAR) — Offset D898h149 | | 3.2.57 | WrCAS Counter (PWM_WRCAS_COUNT_0_0_0_MCHBAR) — Offset D8A0h 150 | | 3.2.58 | Command Counter (PWM_COMMAND_COUNT_0_0_0_MCHBAR) — Offset D8A8h 150 | | 3.2.59 | Address Mask for ECC Error Inject (ECC_INJ_ADDR_MASK_0_0_0_MCHBAR) — Offset D958h | | 3.2.60 | MAD MC HASH 0 0 0 MCHBAR (MAD_MC_HASH_0_0_0_MCHBAR) — Offset D9B8h 151 | | 3.2.61 | PMON GLOBAL CONTROL 0 0 0 MCHBAR (PMON_GLOBAL_CONTROL_0_0_0_MCHBAR) — Offset D9C0h152 | | | PMON UNIT CONTROL 0 0 0 MCHBAR (PMON_UNIT_CONTROL_0_0_0_MCHBAR) — Offset D9C4h | | 3.2.63 | PMON COUNTER CONTROL 0 0 0 MCHBAR (PMON_COUNTER_CONTROL_0_0_0_MCHBAR[0]) — Offset D9D0h153 | | 3.2.64 | PMON COUNTER DATA 0 0 0 MCHBAR (PMON_COUNTER_DATA_0_0_0_MCHBAR[0]) — Offset D9E8h | | | OS Telemetry Control (OS_TELEMETRY_CONTROL_0_0_0_MCHBAR) — Offset DA10h | | 3.2.66 | PRE Command Timing (TC_PRE_0_0_0_MCHBAR) — Offset E000h155 | | | ACT Command Timing (TC_ACT_0_0_0_MCHBAR) — Offset E008h156 | | | RD to RD Timings (TC_RDRD_0_0_0_MCHBAR) — Offset E00Ch157 | | 3.2.69 | RD to WR Timings (TC_RDWR_0_0_0_MCHBAR) — Offset E010h | | 3 2 70 | WR to RD Timings (TC_WRRD_0_0_0_MCHBAR) — Offset E014h | | | WR to WR Timings (TC_WRWR_0_0_0_MCHBAR) — Offset E018h | | | Roundtrip Latency (SC_ROUNDTRIP_LATENCY_0_0_0_MCHBAR) — Offset E020h 160 | | 3.2.73 | ECC Error Log 0 (ECCERRLOG0_0_0_0_MCHBAR) — Offset E048h162 | | | ECC Error Log 0 (ECCERRLOG1_0_0_MCHBAR) — Offset E04Ch163 | | | Power Down Timing (TC_PWRDN_0_0_0_MCHBAR) — Offset E050h163 | | | ODT Command Timing (TC_ODT_0_0_0_MCHBAR) — Offset E070h165 | | | ODT Matrix (SC_ODT_MATRIX_0_0_0_MCHBAR) — Offset E080h165 | | | Scheduler Configuration (SC_GS_CFG_0_0_MCHBAR) — Offset E088h 166 | | | DDRIO Power Mode Timing (SPID_LOW_POWER_CTL_0_0_0_MCHBAR) — Offset | | | E0B8h | | 3.2.80 | TR RRDVALID ctrl 0 0 0 MCHBAR (TR_RRDVALID_CTRL_0_0_0_MCHBAR) — Offset E104h | | | TR RRDVALID data 0 0 0 MCHBAR (TR_RRDVALID_DATA_0_0_0_MCHBAR) — Offset E108h | | | TC REFm 0 0 0 MCHBAR (TC_REFM_0_0_0_MCHBAR) — Offset E40Ch172 | | 3.2.83 | MR4 Rank Temperature (MR4_RANK_TEMPERATURE_0_0_0_MCHBAR) — Offset | | | E424h | | | DDR4 Temperature (DDR4_MPR_RANK_TEMPERATURE_0_0_0_MCHBAR) — Offset E428h | | | Refresh Parameters (TC_RFP_0_0_0_MCHBAR) — Offset E438h174 | | | Refresh Timing Parameters (TC_RFTP_0_0_0_MCHBAR) — Offset E43Ch 175 | | 3.2.87 | Self-Refresh Timing Parameters (TC_SRFTP_0_0_0_MCHBAR) — Offset E440h $176$ | | | Refresh Stagger Control (MC_REFRESH_STAGGER_0_0_0_MCHBAR) — Offset E444h | | 3.2.89 | ZQCAL Control (TC_ZQCAL_0_0_0_MCHBAR) — Offset E448h177 | | 3.2.90 | Memory Controller Initial State (MC_INIT_STATE_0_0_0_MCHBAR) — Offset E454h | | 3.2.91 | DIMM Idle Energy (PM_DIMM_IDLE_ENERGY_0_0_0_MCHBAR) — Offset E460h. | | | 3.2.92 | DIMM Power-Down Energy (PM_DIMM_PD_ENERGY_0_0_0_MCHBAR) — Offset | |-----|---------|-------------------------------------------------------------------------------------------------------| | | 3.2.93 | E464h | | | 3.2.94 | DIMM RD Energy (PM_DIMM_RD_ENERGY_0_0_0_MCHBAR) — Offset E46Ch181 | | | 3.2.95 | DIMM WR Energy (PM_DIMM_WR_ENERGY_0_0_0_MCHBAR) — Offset E470h 181 | | | | WR Delay (SC_WR_DELAY_0_0_0_MCHBAR) — Offset E478h 182 | | | | Per Bank Refresh (SC_PBR_0_0_0_MCHBAR) — Offset E488h 183 | | | | Miscellaneous Timing Constrains (TC_LPDDR4_MISC_0_0_0_MCHBAR) — Offset E494h | | | | Self-Refresh Exit Timing Parameters (TC_SREXITTP_0_0_0_MCHBAR) — Offset E4C0h | | | 3.2.100 | Built in Self Test (WDB_MBIST_0_0_0_MCHBAR[0]) — Offset E4E8h 185 | | | | RDB Built in Self Test (RDB_MBIST_0_0_0_MCHBAR) — Offset E4F8h 186 | | | 3.2.102 | PECC Inject Count (ECC_INJECT_COUNT_0_0_0_MCHBAR) — Offset E4FCh 186 | | | 3.2.103 | BMiscellaneous Control Register (MCMNTS_SPARE_0_0_0_MCHBAR) — Offset E5FCh | | 3.3 | Power N | Management (MCHBAR) Registers | | | 3.3.1 | Summary of Registers | | | 3.3.2 | BIOS POST Code (BIOS_POST_CODE_0_0_0_MCHBAR_PCU) — Offset 5824h 189 | | | 3.3.3 | Cycle Sum of All Active Cores (PKG_IA_C0_ANY_SUM_0_0_0_MCHBAR_PCU) — Offset 5828h | | | 3.3.4 | Cycle Sum of Any Active Core (PKG_IA_C0_ANY_0_0_0_MCHBAR_PCU) — Offset 5830h | | | 3.3.5 | Cycle Sum of Active Graphics (PKG_GT_C0_ANY_0_0_0_MCHBAR_PCU) — Offset 5838h | | | 3.3.6 | Cycle Sum of Overlapping Active GT and Core (PKG_GT_AND_IA_OVERLAP_0_0_MCHBAR_PCU) — Offset 5840h 191 | | | 3.3.7 | Cycle Sum of Any Active GT Slice (PKG_GT_C0_ANY_SLICE_0_0_0_MCHBAR_PCU) — Offset 5848h | | | 3.3.8 | Cycle Sum of All Active GT Slice (PKG_GT_C0_SLICES_SUM_0_0_0_MCHBAR_PCU) — Offset 5850h | | | 3.3.9 | Cycle Sum of Any GT Media Engine (PKG_GT_C0_ANY_MEDIA_0_0_0_MCHBAR_PCU) — Offset 5858h | | | 3.3.10 | Ratio Sum of Any Active Core (PKG_IA_CO_ANY_RATIO_0_0_0_MCHBAR_PCU) — Offset 5860h | | | 3.3.11 | Ratio Sum of Active GT (PKG_GT_C0_ANY_RATIO_0_0_0_MCHBAR_PCU) — Offset 5868h | | | 3.3.12 | Ratio Sum of Active GT Slice (PKG_GT_C0_ANY_SLICE_RATIO_0_0_MCHBAR_PCU) — Offset 5870h 194 | | | 3.3.13 | DDR Power Limit (DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU) — Offset 58E0h 195 | | | | Package RAPL Performance Status | | | | (PACKAGE_RAPL_PERF_STATUS_0_0_0_MCHBAR_PCU) — Offset 58F0h 196 | | | | System Agent Performance Status (SA_PERF_STATUS_0_0_0_MCHBAR_PCU) — Offset 5918h | | | | Primary Plane Turbo Policy (PRIP_TURBO_PLCY_0_0_0_MCHBAR_PCU) — Offset 5920h | | | 3.3.17 | Secondary Plane Turbo Policy (SECP_TURBO_PLCY_0_0_0_MCHBAR_PCU) — Offset 5924h | | | | Primary Plane Energy Status (PRIP_NRG_STTS_0_0_0_MCHBAR_PCU) — Offset 5928h | | | 3.3.19 | Secondary Plane Energy Status (SECP_NRG_STTS_0_0_0_MCHBAR_PCU) — Offset 592Ch | | | 3.3.20 | Package Power SKU Unit (PACKAGE_POWER_SKU_UNIT_0_0_0_MCHBAR_PCU) — Offset 5938h | | | 3.3.21 | Package Energy Status (PACKAGE_ENERGY_STATUS_0_0_0_MCHBAR_PCU) — | |-----|---------|----------------------------------------------------------------------------------------------------| | | 2 2 22 | Offset 593Ch | | | | 5948h | | | 3.3.23 | Power Plane 0 Efficient Cycles (PP0_EFFICIENT_CYCLES_0_0_0_MCHBAR_PCU) — Offset 5968h | | | 3.3.24 | Power Plane 0 Thread Activity (PPO THREAD ACTIVITY 0 0 0 MCHBAR PCU) — | | | 3.3.25 | Offset 596Ch | | | 2 2 26 | RP-State Limits (RP_STATE_LIMITS_0_0_0_MCHBAR_PCU) — Offset 5994h . 203 | | | | RP-State Capability (RP STATE CAP 0 0 0 MCHBAR PCU) — Offset 5998h 203 | | | | Temperature Target (TEMPERATURE_TARGET_0_0_0_MCHBAR_PCU) — Offset | | | | 599Ch | | | | Package Power Limit (PACKAGE_RAPL_LIMIT_0_0_0_MCHBAR_PCU) — Offset 59A0h204 | | | | Thermal Status GT (THERM_STATUS_GT_0_0_0_MCHBAR_PCU) — Offset 59C0h 206 | | | | Thermal Interrupt GT (THERM_INTERRUPT_GT_0_0_0_MCHBAR_PCU) — Offset 59C4h | | | | Device Idle Duration Override (DEVICE_IDLE_DURATION_OVERRIDE_0_0_0_MCHBAR_PCU) — Offset $59C8h208$ | | | 3.3.33 | Package GT C0 EUs SUM (PKG_GT_C0_EUS_SUM) — Offset 59F0h209 | | | 3.3.34 | Package GT C0 Media Sum (PKG_GT_C0_MEDIA_SUM) — Offset 59F8h 210 | | | 3.3.35 | FIVR FFFC EMI Control (FFFC_EMI_CONTROL_0_0_0_MCHBAR_PCU) — Offset 5A08h | | | 3.3.36 | FIVR FFFC RFI Control (FFFC_RFI_CONTROL_0_0_0_MCHBAR_PCU) — Offset 5A0Ch | | | 3.3.37 | FIVR FFFC RFI Control 2 (FFFC_RFI_CONTROL2_0_0_0_MCHBAR_PCU) — Offset 5A18h | | | 3.3.38 | BIOS Mailbox Data (BIOS_MAILBOX_DATA_0_0_0_MCHBAR_PCU) — Offset 5DA0h | | | 3.3.39 | BIOS Mailbox Interface (BIOS_MAILBOX_INTERFACE_0_0_0_MCHBAR_PCU) — Offset 5DA4h | | | 3.3.40 | BIOS Reset Complete (BIOS_RESET_CPL_0_0_0_MCHBAR_PCU) — Offset 5DA8h 213 | | | | Memory Controller BIOS Request (MC_BIOS_REQ_0_0_0_MCHBAR_PCU) — Offset 5E00h213 | | | 3.3.42 | Memory Controller BIOS Data (MC_BIOS_DATA_0_0_0_MCHBAR_PCU) — Offset 5E04h | | | 3.3.43 | System Agent Power Management Control (SAPMCTL_0_0_0_MCHBAR_PCU) — Offset 5F00h | | | 3.3.44 | Configurable TDP Nominal (CONFIG_TDP_NOMINAL_0_0_0_MCHBAR_PCU) — Offset 5F3Ch | | | 3.3.45 | Configurable TDP Level 1 (CONFIG_TDP_LEVEL1_0_0_0_MCHBAR_PCU) — Offset 5F40h | | | 3.3.46 | Configurable TDP Level 1 (CONFIG_TDP_LEVEL2_0_0_0_MCHBAR_PCU) — Offset 5F48h | | | 3.3.47 | Configurable TDP Control (CONFIG_TDP_CONTROL_0_0_0_MCHBAR_PCU) — Offset 5F50h | | | 3.3.48 | Turbo Activation Ratio (TURBO_ACTIVATION_RATIO_0_0_0_MCHBAR_PCU) — Offset 5F54h | | | 3.3.49 | Overclocking Status (OC_STATUS_0_0_0_MCHBAR_PCU) — Offset 5F58h221 | | | | Base Clock (BCLK) Frequency (BCLK_FREQ_0_0_0_MCHBAR) — Offset 5F60h 221 | | 3.4 | Host Co | ontroller (MCHBAR) Registers222 | | | 3.4.1 | Summary of Registers | |-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------| | | 3.4.2 | Type-C Sub-system Device Enable (TCSS_DEVEN_0_0_0_MCHBAR_IMPH) — Offset 7090h | | | 3.4.3 | Capabilities D (CAPID0 D 0 0 MCHBAR) — Offset 7094h | | | 3.4.4 | Capabilities F (CAPIDO_F_0_0_PCI) — Offset 7098h | | | 3.4.5 | REGBAR Base Address (REGBAR_0_0_0_MCHBAR_IMPH) — Offset 7110h 225 | | 3.5 | | Media Interface BAR (DMIBAR) Registers | | ٥.5 | 3.5.1 | Summary of Registers | | | 3.5.2 | DMI Virtual Channel Enhanced Capability (DMIVCECH_0_0_0_MIBAR) — Offset | | | 3.3.2 | 0h | | | 3.5.3 | DMI Port VC Capability Register 1 (DMIPVCCAP1_0_0_0_DMIBAR) — Offset 4h 227 | | | 3.5.4 | DMI Port VC Capability Register 2 (DMIPVCCAP2_0_0_0_DMIBAR) — Offset 8h 228 | | | 3.5.5 | DMI Port VC Control (DMIPVCCTL_0_0_0_DMIBAR) — Offset Ch | | | 3.5.6 | DMI VC0 Resource Capability (DMIVC0RCAP_0_0_0_DMIBAR) — Offset 10h 229 | | | 3.5.7 | DMI VC1 Resource Capability (DMIVC1RCAP_0_0_0_DMIBAR) — Offset 1Ch 230 | | | 3.5.8 | DMI VC0 Resource Status (DMIVC1RSTS_0_0_0_DMIBAR) — Offset 26h 230 | | | 3.5.9 | DMI VCm Resource Capability (DMIVCMRCAP 0 0 0 DMIBAR) — Offset 34h231 | | | | DMI VCm Resource Control (DMIVCMRCTL_0_0_0_DMIBAR) — Offset 38h 231 | | | 3.5.11 | DMI VCm Resource Status (DMIVCMRSTS_0_0_0_DMIBAR) — Offset 3Eh 232 | | | 3.5.12 | DMI Root Complex Link Declaration (DMIRCLDECH_0_0_0_DMIBAR) — Offset | | | 3.3.11 | 40h | | | 3.5.13 | DMI Element Self Description (DMIESD 0 0 0 DMIBAR) — Offset 44h 234 | | | | DMI Link Entry 1 Description (DMILE1D 0 0 0 DMIBAR) — Offset 50h 234 | | | | DMI Link Upper Entry 1 Address (DMILUE1A 0 0 0 DMIBAR) — Offset 5Ch 235 | | | | DMI Link Entry 2 Description (DMILE2D_0_0_0_DMIBAR) — Offset 60h 236 | | | | DMI Link Entry 2 Address (DMILE2A_0_0_0_DMIBAR) — Offset 68h 236 | | | | Link Control (LCTL_0_0_0_DMIBAR) — Offset 88h | | | | DMI Uncorrectable Error Status (DMIUESTS_0_0_0_DMIBAR) — Offset 1C4h 238 | | | | DMI Uncorrectable Error Mask (DMIUEMSK_0_0_0_DMIBAR) — Offset 1C8h 239 | | | | DMI Uncorrectable Error Severity (DMIUESEV_0_0_0_DMIBAR) — Offset 1CCh | | | 2 5 22 | 240 DMI Correctable Error Status (DMICESTS_0_0_0_DMIBAR) — Offset 1D0h 241 | | | | DMI Correctable Error Mask (DMICEMSK_0_0_0_DMIBAR) — Offset 1D0ff 241 | | 3.6 | | R Registers | | 3.0 | 3.6.1 | Summary of Registers | | | 3.6.2 | PHY Image Status in IMR (IMR PHY STATUS) — Offset C10010h | | | 3.6.3 | Thunderbolt Firmware Status in IMR (IOM_CSME_IMR_TBT_STATUS) — Offset Thunderbolt Firmware Status in IMR (IOM_CSME_IMR_TBT_STATUS) — Offset | | | 3.0.3 | C10014h | | | 3.6.4 | TypeC Configuration 4 (IOM_TYPEC_SW_CONFIGURATION_4) — Offset C10098h 244 | | | 3.6.5 | IOM PORT STATUS (IOM_PORT_STATUS[0]) — Offset C10160h 246 | | | 3.6.6 | IOM PORT STATUS (IOM_PORT_STATUS[1]) — Offset C10164h | | | 3.6.7 | IOM PORT STATUS (IOM_PORT_STATUS[2]) — Offset C10168h | | | 3.6.8 | IOM PORT STATUS (IOM_PORT_STATUS[3]) — Offset C1016Ch | | | 3.6.9 | IOM DP Resource Management (IOM_DP_RESOURCE_MNG[0]) — Offset C1102Ch 251 | | | 3.6.10 | IOM DP HW Resource Semaphore (IOM_DP_HW_RESOURCE_SEMAPHORE[0]) — Offset C11038h | | | 3.6.11 | IOM FW Current Status (IOM_FW_CURRENT_STATUS) — Offset C118F8h 252 | | | | IOM FW Current Task (IOM_FW_CURRENT_TASK) — Offset C118FCh 253 | | 3.7 | | press Egress Port BAR (PXPEPBAR) Registers | | | 3.7.1 | Summary of Registers | | | 3.7.2 | Egress Port Virtual Channel Control (EPPVCCTL_0_0_0_PXPEPBAR) — Offset Ch. | | | | 254 | | | 3.7.3 | Egress Port Element Declaration Capability (EPESD_0_0_0_PXPEPBAR) — Offse | | |-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------| | 2.0 | \ | 44h | | | 3.8 | | COBAR Registers25 | | | | 3.8.1<br>3.8.2 | Summary of Registers | 25 | | | | Version Register (VER_REG_U_U_U_VIDBAR) — Offset 9h | ΣO | | | 3.8.3 | Capability Register (CAP_REG_0_0_0_VTDBAR) — Offset 8h | | | | 3.8.4 | Extended Capability Register (ECAP_REG_0_0_0_VTDBAR) — Offset 10h 26 Global Command Register (GCMD_REG_0_0_0_VTDBAR) — Offset 18h 26 | | | | 3.8.5 | Global Status Register (GSTS_REG_0_0_0_VTDBAR) — Offset 18126 | | | | 3.8.6<br>3.8.7 | Root Table Address Register (RTADDR_REG_0_0_0_VTDBAR) — Offset 101 | | | | 3.8.8 | Context Command Register (CCMD_REG_0_0_0_VTDBAR) — Offset 28h 27 | / U<br>71 | | | 3.8.9 | Fault Status Register (FSTS_REG_0_0_0_VTDBAR) — Offset 34h | 7 I | | | | Fault Event Control Register (FECTL_REG_0_0_0_VTDBAR) — Offset 38h27 | 7./ | | | | Fault Event Data Register (FEDATA REG 0 0 VTDBAR) — Offset 3Ch 27 | | | | | Fault Event Address Register (FEADDR_REG_0_0_VTDBAR) — Offset 40h.27 | | | | | Fault Event Upper Address Register (FEUADDR_REG_0_0_0_VTDBAR) — Offset 44h | t | | | 3.8.14 | Advanced Fault Log Register (AFLOG_REG_0_0_0_VTDBAR) — Offset 58h 27 | | | | | Protected Memory Enable Register (PMEN_REG_0_0_0_VTDBAR) — Offset 64h 278 | | | | | Protected Low Memory Base Register (PLMBASE_REG_0_0_0_VTDBAR) — Offse 68h | 79 | | | | Protected Low-Memory Limit Register (PLMLIMIT_REG_0_0_0_VTDBAR) — Offse 6Ch | | | | | Protected High-Memory Base Register (PHMBASE_REG_0_0_0_VTDBAR) — Offset 70h | | | | | Protected High-Memory Limit Register (PHMLIMIT_REG_0_0_0_VTDBAR) — Offset 78h | | | | 3.8.20 | Invalidation Queue Head Register (IQH_REG_0_0_0_VTDBAR) — Offset 80h 28 | 32 | | | | Invalidation Queue Tail Register (IQT_REG_0_0_0_VTDBAR) — Offset 88h28 | | | | | Invalidation Queue Address Register (IQA_REG_0_0_0_VTDBAR) — Offset 90h 283 | | | | 3.8.23 | Invalidation Completion Status Register (ICS_REG_0_0_0_VTDBAR) — Offset 9Ch | 34 | | | | 284 | | | | | Invalidation Event Data Register (IEDATA_REG_0_0_0_VTDBAR) — Offset A4h 285 | •• | | | | Invalidation Event Address Register (IEADDR_REG_0_0_0_VTDBAR) — Offset A8h | 36 | | | | Invalidation Event Upper Address Register (IEUADDR_REG_0_0_0_VTDBAR) — Offset ACh | | | | | Interrupt Remapping Table Address Register (IRTA_REG_0_0_0_VTDBAR) — Offset B8h28 | | | | 3.8.29 | Page Request Queue Head Register (PQH_REG_0_0_0_VTDBAR) — Offset C0h 287 | •• | | | | Page Request Queue Tail Register (PQT_REG_0_0_0_VTDBAR) — Offset C8h 28 | | | | | Page Request Queue Address Register (PQA_REG_0_0_0_VTDBAR) — Offset D0 288 | | | | | Page Request Status Register (PRS_REG_0_0_0_VTDBAR) — Offset DCh 28 | | | | | Page Request Event Control Register (PECTL_REG_0_0_0_VTDBAR) — Offset E0 290 | | | | | Page Request Event Data Register (PEDATA_REG_0_0_0_VTDBAR) — Offset E4290 | | | | 3.8.35 | Page Request Event Address Register (PEADDR_REG_0_0_0_VTDBAR) — Offse | et<br>o 1 | | 3.8.36 | Page Request Event Upper Address Register (PEUADDR_REG_0_0_0_VTDBAR) - Offset ECh | _<br>91 | |--------|-----------------------------------------------------------------------------------------------|---------| | 3 8 37 | MTRR Capability Register (MTRRCAP_0_0_0_VTDBAR) — Offset 100h 29 | <br>32 | | | MTRR Default Type Register (MTRRDEFAULT_0_0_0_VTDBAR) — Offset 108h 293 | | | 3.8.39 | Fixed-Range MTRR Format 64K-00000<br>(MTRR_FIX64K_00000_REG_0_0_0_VTDBAR) — Offset 120h | 93 | | 3.8.40 | Fixed-Range MTRR Format 16K-80000 (MTRR_FIX16K_80000_REG_0_0_0_VTDBAR) — Offset 128h | | | 3.8.41 | Fixed-Range MTRR Format 16K-A0000 (MTRR_FIX16K_A0000_REG_0_0_0_VTDBAR) — Offset 130h | | | 3.8.42 | Fixed-Range MTRR Format 4K-C0000 (MTRR_FIX4K_C0000_REG_0_0_0_VTDBAR) — Offset 138h | | | 3.8.43 | Fixed-Range MTRR Format 4K-C8000 (MTRR_FIX4K_C8000_REG_0_0_0_VTDBAR) — Offset 140h | | | 3.8.44 | Fixed-Range MTRR Format 4K-D0000 (MTRR_FIX4K_D0000_REG_0_0_0_VTDBAR) — Offset 148h | | | 3.8.45 | Fixed-Range MTRR Format 4K-D8000 (MTRR_FIX4K_D8000_REG_0_0_0_VTDBAR) — Offset 150h | | | 3.8.46 | Fixed-Range MTRR Format 4K-E0000 (MTRR_FIX4K_E0000_REG_0_0_0_VTDBAR) — Offset 158h | | | 3.8.47 | Fixed-Range MTRR Format 4K-E8000 (MTRR_FIX4K_E8000_REG_0_0_0_VTDBAR) — Offset 160h | 95 | | 3.8.48 | Fixed-Range MTRR Format 4K-F0000 (MTRR_FIX4K_F0000_REG_0_0_0_VTDBAR) — Offset 168h | 96 | | 3.8.49 | Fixed-Range MTRR Format 4K-F8000 (MTRR_FIX4K_F8000_REG_0_0_0_VTDBAR) — Offset 170h 29 | 96 | | 3.8.50 | Variable-Range MTRR Format Physical Base 0 (MTRR_PHYSBASE0_REG_0_0_0_VTDBAR) — Offset 180h | 96 | | | Variable-Range MTRR Format Physical Mask 0 (MTRR_PHYSMASK0_REG_0_0_0_VTDBAR) — Offset 188h | 96 | | | Variable-Range MTRR Format Physical Base 1 (MTRR_PHYSBASE1_REG_0_0_0_VTDBAR) — Offset 190h | 97 | | | Variable-Range MTRR Format Physical Mask 1 (MTRR_PHYSMASK1_REG_0_0_0_VTDBAR) — Offset 198h 29 | 98 | | | Variable-Range MTRR Format Physical Base 2 (MTRR_PHYSBASE2_REG_0_0_0_VTDBAR) — Offset 1A0h 29 | 98 | | | Variable-Range MTRR Format Physical Mask 2 (MTRR_PHYSMASK2_REG_0_0_0_VTDBAR) — Offset 1A8h 29 | 99 | | | Variable-Range MTRR Format Physical Base 3 (MTRR_PHYSBASE3_REG_0_0_0_VTDBAR) — Offset 1B0h | 99 | | | Variable-Range MTRR Format Physical Mask 3 (MTRR_PHYSMASK3_REG_0_0_0_VTDBAR) — Offset 1B8h | 00 | | | Variable-Range MTRR Format Physical Base 4 (MTRR_PHYSBASE4_REG_0_0_0_VTDBAR) — Offset 1C0h | 00 | | | Variable-Range MTRR Format Physical Mask 4 (MTRR_PHYSMASK4_REG_0_0_0_VTDBAR) — Offset 1C8h | )1 | | | Variable-Range MTRR Format Physical Base 5 (MTRR_PHYSBASE5_REG_0_0_0_VTDBAR) — Offset 1D0h | )1 | | | Variable-Range MTRR Format Physical Mask 5 (MTRR_PHYSMASK5_REG_0_0_0_VTDBAR) — Offset 1D8h | )2 | | | Variable-Range MTRR Format Physical Base 6 (MTRR_PHYSBASE6_REG_0_0_0_VTDBAR) — Offset 1E0h | )2 | | | Variable-Range MTRR Format Physical Mask 6 (MTRR_PHYSMASK6_REG_0_0_0_VTDBAR) — Offset 1E8h | )3 | | 3.8.64 | Variable-Range MTRR Format Physical Base 7 (MTRR_PHYSBASE7_REG_0_0_0_VTDBAR) — Offset 1F0h | 3 | | | 3.8.65 | Variable-Range MTRR Format Physical Mask 7 (MTRR_PHYSMASK7_REG_0_0_0_VTDBAR) — Offset 1F8h304 | |-----|--------|-----------------------------------------------------------------------------------------------| | | 3.8.66 | Variable-Range MTRR Format Physical Base 8 | | | | (MTRR_PHYSBASE8_REG_0_0_0_VTDBAR) — Offset 200h304 | | | 3.8.67 | Variable-Range MTRR Format Physical Mask 8 (MTRR_PHYSMASK8_REG_0_0_0_VTDBAR) — Offset 208h305 | | | 3.8.68 | Variable-Range MTRR Format Physical Base 9 (MTRR_PHYSBASE9_REG_0_0_0_VTDBAR) — Offset 210h305 | | | 3.8.69 | Variable-Range MTRR Format Physical Mask 9 (MTRR_PHYSMASK9_REG_0_0_0_VTDBAR) — Offset 218h306 | | | 3.8.70 | Fault Recording Register Low [0] (FRCDL_REG_0_0_0_VTDBAR) — Offset 400h. | | | 3.8.71 | 306 Fault Recording Register High [0] (FRCDH_REG_0_0_0_VTDBAR) — Offset 408h | | | 2 0 72 | 307 | | | | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h309 | | | | IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h310 | | 3.9 | • | cs VT BAR (GFXVTBAR) Registers312 | | | 3.9.1 | Summary of Registers | | | 3.9.2 | Version Register (VER_REG_0_0_0_VTDBAR) — Offset 0h315 | | | 3.9.3 | Capability Register (CAP_REG_0_0_0_VTDBAR) — Offset 8h315 | | | 3.9.4 | Extended Capability Register (ECAP_REG_0_0_0_VTDBAR) — Offset 10h 318 | | | 3.9.5 | Global Command Register (GCMD_REG_0_0_0_VTDBAR) — Offset 18h321 | | | 3.9.6 | Global Status Register (GSTS_REG_0_0_0_VTDBAR) — Offset 1Ch324 | | | 3.9.7 | Root Table Address Register (RTADDR REG 0 0 0 VTDBAR) — Offset 20h . 326 | | | 3.9.8 | Context Command Register (CCMD REG 0 0 VTDBAR) — Offset 28h327 | | | 3.9.9 | Fault Status Register (FSTS_REG_0_0_0_VTDBAR) — Offset 34h | | | | Fault Event Control Register (FECTL_REG_0_0_0_VTDBAR) — Offset 38h330 | | | | Fault Event Data Register (FEDATA_REG_0_0_0_VTDBAR) — Offset 3Ch331 | | | | Fault Event Address Register (FEADDR_REG_0_0_0_VTDBAR) — Offset 40h.332 | | | | | | | | Fault Event Upper Address Register (FEUADDR_REG_0_0_0_VTDBAR) — Offset 44h | | | | Advanced Fault Log Register (AFLOG_REG_0_0_0_VTDBAR) — Offset $58h \dots 333$ | | | 3.9.15 | Protected Memory Enable Register (PMEN_REG_0_0_0_VTDBAR) — Offset 64h $334$ | | | 3.9.16 | Protected Low Memory Base Register (PLMBASE_REG_0_0_0_VTDBAR) — Offset 68h335 | | | 3.9.17 | 68h | | | 3.9.18 | Protected High-Memory Base Register (PHMBASE_REG_0_0_0_VTDBAR) — Offset 70h | | | 3.9.19 | Protected High-Memory Limit Register (PHMLIMIT_REG_0_0_0_VTDBAR) — Offset 78h | | | 3 9 20 | Invalidation Queue Head Register (IQH_REG_0_0_0_VTDBAR) — Offset 80h 338 | | | | Invalidation Queue Tail Register (IQT_REG_0_0_0_VTDBAR) — Offset 88h339 | | | | Invalidation Queue Address Register (IQA_REG_0_0_VTDBAR) — Offset 90h . | | | 3.7.22 | 339 | | | 3.9.23 | Invalidation Completion Status Register (ICS_REG_0_0_0_VTDBAR) — Offset 9Ch | | | 3.9.24 | Invalidation Event Control Register (IECTL_REG_0_0_0_VTDBAR) — Offset A0h. 340 | | | 3.9.25 | Invalidation Event Data Register (IEDATA_REG_0_0_0_VTDBAR) — Offset A4h 341 | | | 3.9.26 | Invalidation Event Address Register (IEADDR_REG_0_0_0_VTDBAR) — Offset | | | 2027 | A8h342 Invalidation Event Upper Address Register (IEUADDR_REG_0_0_0_VTDBAR) — | | | 3.9.2/ | Offset ACh | | 3.9.28 | Interrupt Remapping Table Address Register (IRTA_REG_0_0_0_VTDBAR) — Offset B8h | |--------|--------------------------------------------------------------------------------------------| | 3.9.29 | Offset B8h | | 3.9.30 | Page Request Queue Tail Register (PQT_REG_0_0_0_VTDBAR) — Offset C8h 344 | | | Page Request Queue Address Register (PQA_REG_0_0_0_VTDBAR) — Offset D0h 344 | | 3.9.32 | Page Request Status Register (PRS_REG_0_0_0_VTDBAR) — Offset DCh 345 | | | Page Request Event Control Register (PECTL_REG_0_0_0_VTDBAR) — Offset E0h 346 | | 3.9.34 | Page Request Event Data Register (PEDATA_REG_0_0_0_VTDBAR) — Offset E4h 346 | | | Page Request Event Address Register (PEADDR_REG_0_0_0_VTDBAR) — Offset E8h | | 3.9.36 | Page Request Event Upper Address Register (PEUADDR_REG_0_0_0_VTDBAR) — Offset ECh | | 3.9.37 | MTRR Capability Register (MTRRCAP_0_0_0_VTDBAR) — Offset 100h 348 | | | MTRR Default Type Register (MTRRDEFAULT_0_0_0_VTDBAR) — Offset 108h 349 | | | Fixed-Range MTRR Format 64K-00000 (MTRR_FIX64K_00000_REG_0_0_0_VTDBAR) — Offset 120h | | 3.9.40 | Fixed-Range MTRR Format 16K-80000 (MTRR_FIX16K_80000_REG_0_0_0_VTDBAR) — Offset 128h | | 3.9.41 | Fixed-Range MTRR Format 16K-A0000 (MTRR_FIX16K_A0000_REG_0_0_0_VTDBAR) — Offset 130h | | 3.9.42 | Fixed-Range MTRR Format 4K-C0000 (MTRR_FIX4K_C0000_REG_0_0_0_VTDBAR) — Offset 138h | | 3.9.43 | Fixed-Range MTRR Format 4K-C8000 (MTRR_FIX4K_C8000_REG_0_0_0_VTDBAR) — Offset 140h | | 3.9.44 | Fixed-Range MTRR Format 4K-D0000 (MTRR_FIX4K_D0000_REG_0_0_0_VTDBAR) — Offset 148h | | 3.9.45 | Fixed-Range MTRR Format 4K-D8000 (MTRR_FIX4K_D8000_REG_0_0_0_VTDBAR) — Offset 150h | | 3.9.46 | Fixed-Range MTRR Format 4K-E0000 (MTRR_FIX4K_E0000_REG_0_0_0_VTDBAR) — Offset 158h | | 3.9.47 | Fixed-Range MTRR Format 4K-E8000 (MTRR_FIX4K_E8000_REG_0_0_0_VTDBAR) — Offset 160h | | 3.9.48 | Fixed-Range MTRR Format 4K-F0000 (MTRR_FIX4K_F0000_REG_0_0_0_VTDBAR) — Offset 168h | | 3.9.49 | Fixed-Range MTRR Format 4K-F8000 (MTRR_FIX4K_F8000_REG_0_0_0_VTDBAR) — Offset 170h | | 3.9.50 | Variable-Range MTRR Format Physical Base 0 (MTRR_PHYSBASE0_REG_0_0_0_VTDBAR) — Offset 180h | | 3.9.51 | Variable-Range MTRR Format Physical Mask 0 (MTRR_PHYSMASK0_REG_0_0_0_VTDBAR) — Offset 188h | | 3.9.52 | Variable-Range MTRR Format Physical Base 1 (MTRR_PHYSBASE1_REG_0_0_0_VTDBAR) — Offset 190h | | 3.9.53 | Variable-Range MTRR Format Physical Mask 1 (MTRR_PHYSMASK1_REG_0_0_0_VTDBAR) — Offset 198h | | 3.9.54 | Variable-Range MTRR Format Physical Base 2 (MTRR_PHYSBASE2_REG_0_0_0_VTDBAR) — Offset 1A0h | | 3.9.55 | Variable-Range MTRR Format Physical Mask 2 (MTRR_PHYSMASK2_REG_0_0_0_VTDBAR) — Offset 1A8h | | 3.9.56 | Variable-Range MTRR Format Physical Base 3 (MTRR_PHYSBASE3_REG_0_0_0_VTDBAR) — Offset 1B0h | | 3.9.57 | Variable-Range MTRR Format Physical Mask 3 (MTRR_PHYSMASK3_REG_0_0_0_VTDBAR) — Offset 1B8h | | | 3.9.58 | Variable-Range MTRR Format Physical Base 4 | |------|---------|--------------------------------------------------------------------------------------------------------| | | | (MTRR_PHYSBASE4_REG_0_0_0_VTDBAR) — Offset 1C0h | | | 3.9.59 | Variable-Range MTRR Format Physical Mask 4 (MTRR_PHYSMASK4_REG_0_0_0_VTDBAR) — Offset 1C8h356 | | | 3 9 60 | Variable-Range MTRR Format Physical Base 5 | | | 3.3.00 | (MTRR_PHYSBASE5_REG_0_0_0_VTDBAR) — Offset 1D0h357 | | | 3.9.61 | Variable-Range MTRR Format Physical Mask 5 | | | 0.0.01 | (MTRR_PHYSMASK5_REG_0_0_0_VTDBAR) — Offset 1D8h357 | | | 3.9.62 | Variable-Range MTRR Format Physical Base 6 | | | | (MTRR_PHYSBASE6_REG_0_0_0_VTDBAR) — Offset 1E0h358 | | | 3.9.63 | Variable-Range MTRR Format Physical Mask 6 | | | | (MTRR_PHYSMASK6_REG_0_0_0_VTDBAR) — Offset 1E8h358 | | | 3.9.64 | Variable-Range MTRR Format Physical Base 7 | | | | (MTRR_PHYSBASE7_REG_0_0_0_VTDBAR) — Offset 1F0h359 | | | 3.9.65 | Variable-Range MTRR Format Physical Mask 7 | | | | (MTRR_PHYSMASK7_REG_0_0_0_VTDBAR) — Offset 1F8h359 | | | 3.9.66 | Variable-Range MTRR Format Physical Base 8 | | | 2 0 67 | (MTRR_PHYSBASE8_REG_0_0_0_VTDBAR) — Offset 200h | | | 3.9.6/ | Variable-Range MTRR Format Physical Mask 8 (MTRR_PHYSMASK8_REG_0_0_0_VTDBAR) — Offset 208h360 | | | 2 0 60 | Variable-Range MTRR Format Physical Base 9 | | | 3.9.00 | (MTRR_PHYSBASE9_REG_0_0_0_VTDBAR) — Offset 210h361 | | | 3 9 69 | Variable-Range MTRR Format Physical Mask 9 | | | 3.5.05 | (MTRR_PHYSMASK9_REG_0_0_0_VTDBAR) — Offset 218h361 | | | 3.9.70 | Fault Recording Register Low [0] (FRCDL REG 0 0 VTDBAR) — Offset 400h. | | | 313170 | 362 | | | 3.9.71 | Fault Recording Register High [0] (FRCDH_REG_0_0_0_VTDBAR) — Offset 408h | | | | 363 | | | 3.9.72 | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 364 | | | | IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 365 | | 3.10 | | ADR (MCHBAR) Registers367 | | | | Summary of Registers | | | | P-State Limits (P_STATE_LIMITS_0_2_0_GTTMMADR) — Offset 138148h368 | | | 3.10.3 | Primary Plane Turbo Power Policy (PRIP_TURBO_PLCY_0_2_0_GTTMMADR) — | | | | Offset 138158h | | | 3.10.4 | Secondare Plane Turbo Power Policy (SECP_TURBO_PLCY_0_2_0_GTTMMADR) — | | | | Offset 13815Ch370 | | | 3.10.5 | Cycle Sum of Active Graphics (PKG_GT_C0_ANY_0_2_0_GTTMMADR) — Offset | | | 2 10 6 | 138180h | | | 3.10.6 | Cycle Sum of Overlapping Active GT and Core (PKG_GT_AND_IA_OVERLAP_0_2_0_GTTMMADR) — Offset 138188h371 | | | 2 10 7 | Cycle Sum of Any Active GT Slice (PKG_GT_C0_ANY_SLICE_0_2_0_GTTMMADR) | | | 3.10.7 | — Offset 138190h371 | | | 3 10 8 | Cycle Sum of All Active GT Slice (PKG_GT_C0_SLICES_SUM_0_2_0_GTTMMADR) | | | 3.10.0 | - Offset 138198h | | | 3.10.9 | Cycle Sum of Any Graphics (PKG_GT_C0_ANY_MEDIA_0_2_0_GTTMMADR) — | | | | Offset 1381A0h | | | 3.10.10 | OGT Performance Status (GT_PERF_STATUS_0_2_0_GTTMMADR) — Offset | | | | 1381B4h | | | 3.10.11 | LThermal Status GT (THERM_STATUS_GT_0_2_0_GTTMMADR) — Offset 1381B8h | | | | 373 | | | 3.10.12 | 2GT Thermal Interrupt (THERM_INTERRUPT_GT_0_2_0_GTTMMADR) — Offset | | | 24244 | 1381BCh | | | 3.10.13 | BPCU Reference Clock (PCU_REFERENCE_CLOCK_0_2_0_GTTMMADR) — Offset | | | 2 10 17 | 1381C8h376<br>4Graphics Any Ratio (PKG_GT_C0_ANY_RATIO_0_2_0_GTTMMADR) — Offset | | | 3.10.14 | 145868h | | | | 1-3000H | | | 3.10.1 | 5Cycle Sum of Any Active GT Slice Ratio | | |---|-------------|-------------------------------------------------------------------------------------------------------------------------------|-------| | | 2.10.1 | (PKG_GT_C0_ANY_SLICE_RATIO_0_2_0_GTTMMADR) — Offset 145870h | | | | 3.10.1 | .6Cycle Sum of Graphics EUs (PKG_GT_C0_EUS_SUM_0_2_0_GTTMMADR) — Offset 1459F0h | 377 | | | 3.10.1 | .7Cycle Sum of Any Active Media (PKG_GT_C0_MEDIA_SUM_0_2_0_GTTMMA | DR) | | | 0.20.2 | — Offset 1459F8h | . 378 | | 4 | Processor G | Graphics (D2:F0) | . 379 | | | | ssor Graphics Registers (D2:F0) | | | | 4.1.1 | Summary of Registers | | | | 4.1.2 | Vendor ID (VID2_0_2_0_PCI) — Offset 0h | . 381 | | | 4.1.3 | Device ID (DID2_0_2_0_PCI) — Offset 2h | . 381 | | | 4.1.4 | PCI Command (PCICMD_0_2_0_PCI) — Offset 4h | . 382 | | | 4.1.5 | PCI Status (PCISTS2_0_2_0_PCI) — Offset 6h | | | | 4.1.6 | Revision Identification and Class Code register (RID2_CC_0_2_0_PCI) — Of | fset | | | | 8h | | | | 4.1.7 | Cache Line Size (CLS_0_2_0_PCI) — Offset Ch | | | | 4.1.8 | Master Latency Timer (MLT2_0_2_0_PCI) — Offset Dh | . 385 | | | 4.1.9 | Header Type (HDR2_0_2_0_PCI) — Offset Eh | . 385 | | | 4.1.10 | Built In Self Test (BIST_0_2_0_PCI) — Offset Fh | . 386 | | | 4.1.11 | Graphics Translation Table Memory Mapped Range Address (GTTMMADR0_0_2_0_PCI) — Offset 10h | 206 | | | 4 1 12 | 2 Graphics Translation Table Memory Mapped Range Address | . 300 | | | 4.1.12 | (GTTMMADR1_0_2_0_PCI) — Offset 14h | 387 | | | 4.1.13 | Graphics Memory Range Address (GMADR0_0_2_0_PCI) — Offset 18h | . 388 | | | 4.1.14 | Graphics Memory Range Address (GMADR1_0_2_0_PCI) — Offset 1Ch | . 389 | | | | 5 I/O Base Address (IOBAR_0_2_0_PCI) — Offset 20h | | | | | Subsystem Vendor Identification (SVID2_0_2_0_PCI) — Offset 2Ch | | | | | Subsystem Identification (SID2_0_2_0_PCI) — Offset 2Eh | | | | 4.1.18 | B Video BIOS ROM Base Address (ROMADR_0_2_0_PCI) — Offset 30h | . 391 | | | | Capabilities Pointer (CAPPOINT_0_2_0_PCI) — Offset 34h | | | | | ) Interrupt Line (INTRLINE_0_2_0_PCI) — Offset 3Ch | | | | | . Interrupt Pin (INTRPIN_0_2_0_PCI) — Offset 3Dh | | | | | Minimum Grant (MINGNT_0_2_0_PCI) — Offset 3Eh | | | | 4.1.23 | B Maximum Latency (MAXLAT_0_2_0_PCI) — Offset 3Fh | . 393 | | | | Capability Identifier (CAPIDO_0_2_0_PCI) — Offset 40h | | | | | Capabilities Control (CAPCTRL0_0_2_0_PCI) — Offset 42h | | | | | Capabilities A (CAPIDO_A_0_2_0_PCI) — Offset 44h | | | | | Capabilities B (CAPIDO_B_0_2_0_PCI) — Offset 48h | | | | | B PCI Mirror of GMCH Graphics Control (MGGC0_0_2_0_PCI) — Offset 50h Mirror of Device Enable (DEVEN0_0_2_0_PCI) — Offset 54h | | | | | Device 2 Control (DEV2CTL_0_2_0_PCI) — Offset 58h | | | | 4.1.30 | Multi Size Aperture Control (MSAC_0_2_0_PCI) — Offset 60h | 308 | | | | Push Aperture (PUSHAP_0_2_0_PCI) — Offset 68h | | | | | 3 VTd Status (VTD_STATUS_0_2_0_PCI) — Offset 6Ch | | | | | PCI Express Capability Header (PCIECAPHDR_0_2_0_PCI) — Offset 70h | | | | | PCI Express Capability (PCIECAP_0_2_0_PCI) — Offset 72h | | | | 4.1.36 | Device Capabilities (DEVICECAP_0_2_0_PCI) — Offset 74h | . 401 | | | | PCI Express Device Control (DEVICECTL_0_2_0_PCI) — Offset 78h | | | | | B PCI Express Capability Structure (DEVICESTS_0_2_0_PCI) — Offset 7Ah | | | | 4.1.39 | Message Signaled Interrupts Capability ID (MSI_CAPID_0_2_0_PCI) — Offs | et | | | | ACh | . 404 | | | | Message Control (MC_0_2_0_PCI) — Offset AEh | | | | 4.1.41 | Message Address (MA_0_2_0_PCI) — Offset B0h | . 405 | | | | P Message Data (MD_0_2_0_PCI) — Offset B4h | | | | 4.1.43 | B MSI Mask Bits (MSI_MASK_0_2_0_PCI) — Offset B8h | . 406 | | | | 4.1.45<br>4.1.46 | MSI Pending Bits (MSI_PEND_0_2_0_PCI) — Offset BCh | 407<br>408 | |---|-------|------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------| | | | | Graphics VTD Base Address MSB (GFXVTDBAR_MSB_0_2_0_PCI) — Offset C 409 | | | | | 4.1.49 | Power Management Capabilities ID (PMCAPID_0_2_0_PCI) — Offset D0h | 410 | | | | | Power Management Capabilities (PMCAP_0_2_0_PCI) — Offset D2h | | | | | | Power Management Control and Status (PMCS_0_2_0_PCI) — Offset D4h | | | | | | Software SMI (SWSMI_0_2_0_PCI) — Offset E0h | | | | | 4.1.53 | Graphics System Event (GSE_0_2_0_PCI) — Offset E4h | 412 | | | | 4.1.54 | Software SCI (SWSCI_0_2_0_PCI) — Offset E8h | 413 | | | | 4.1.55 | Device 2 Mirror of Protected Audio Video Path Control (PAVPCO_0_2_0_PCI) Offset F0h | _<br>414 | | | | 4.1.56 | Device 2 Mirror of Protected Audio Video Path Control (PAVPC1_0_2_0_PCI) | _ | | | | <i>4</i> 1 57 | Offset F4hStepping Revision ID (SRID_0_2_0_PCI) — Offset F8h | 414 | | | | | ASL Storage (ASLS_0_2_0_PCI) — Offset FCh | | | | | | PASID Extended Capability Header (PASID_EXTCAP_0_2_0_PCI) — Offset 10 | | | | | 4.1.60 | PASID Capability (PASID_CAP_0_2_0_PCI) — Offset 104h | 416 | | | | 4.1.61 | PASID Control (PASID_CTRL_0_2_0_PCI) — Offset 106h | 417 | | | | | ATS Extended Capability Header (ATS_EXTCAP_0_2_0_PCI) — Offset 200h | | | | | | ATS Capability (ATS_CAP_0_2_0_PCI) — Offset 204h | | | | | | ATS Control (ATS_CTRL_0_2_0_PCI) — Offset 206h | | | | | 4.1.65 | Page Request Extended Capability Header (PR_EXTCAP_0_2_0_PCI) — Offse 300h | 420 | | | | | | | | | | | Page Request Status (PR_STATUS_0_2_0_PCI) — Offset 306h Outstanding Page Request Capacity (OPRC_0_2_0_PCI) — Offset 308h | | | | | | Outstanding Page Request Capacity (OPRC_0_2_0_PCI) — Offset 306h Outstanding Page Request Allocation (OPRA_0_2_0_PCI) — Offset 30Ch | | | | | | SRIOV Extended Capability Header (SRIOV_ECAPHDR_0_2_0_PCI) — Offset 3 423 | | | | | | SRIOV Capabilities (SRIOV_CAP_0_2_0_PCI) — Offset 324h | | | | | | SRIOV Status (SRIOV_STS_0_2_0_PCI) — Offset 32Ah | | | | | | SRIOV Initial VFs (SRIOV_INITVFS_0_2_0_PCI) — Offset 32Ch | | | | | 4.1.74 | SRIOV Total VFs (SRIOV_TOTVFS_0_2_0_PCI) — Offset 32Eh | 425 | | | | 4.1./5 | First VF Offset (FIRST_VF_OFFSET_0_2_0_PCI) — Offset 334h | 425 | | | | | VF Stride (VF_STRIDE_0_2_0_PCI) — Offset 336h | | | | | | Supported Page Sizes (SUPPORTED_PAGE_SIZES_0_2_0_PCI) — Offset 33C 427 | | | | | 4.1.79 | System Page Sizes (SYSTEM_PAGE_SIZES_0_2_0_PCI) — Offset 340h | 427 | | | | | VF BAR0 Lower DWORD (VF_BAR0_LDW_0_2_0_PCI) — Offset 344h | | | | | | VF BAR0 Upper DWORD (VF_BAR0_UDW_0_2_0_PCI) — Offset 348h | | | | | | VF BAR1 LDW (VF_BAR1_LDW_0_2_0_PCI) — Offset 34Ch | | | | | | VF BAR1 UDW (VF_BAR1_UDW_0_2_0_PCI) — Offset 350h | | | | | 4.1.84 | VF Migration State Array Offset (VF_MIGST_OFFSET_0_2_0_PCI) — Offset 3 430 | 5Ch | | 5 | PCI E | xpress | * Controller Registers (D1:F0) | 432 | | | | | ary of Registers | | | | | | Identifiers (ID) — Offset 0h | | | | | | Command (CMD) — Offset 4h | | | | 5.4 | Primary | y Status (PSTS) — Offset 6h | 438 | | | | | | | | Revision ID (RID_CC) — Offset 8h | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Cache Line Size (CLS) — Offset Ch | | | Primary Latency Timer (PLT) — Offset Dh | | | Header Type (HTYPE) — Offset Eh | 441 | | | | | Base Address Register 1 (BAR1) — Offset 14h | 442 | | Bus Numbers (BNUM_SLT) — Offset 18h | 442 | | I/O Base And Limit (IOBL) — Offset 1Ch | 443 | | Secondary Status (SSTS) — Offset 1Eh | 443 | | Memory Base And Limit (MBL) — Offset 20h | 444 | | | | | Prefetchable Memory Base Upper 32 Bits (PMBU32) — Offset 28h | 446 | | Prefetchable Memory Limit Upper 32 Bits (PMLU32) — Offset 2Ch | 446 | | Capabilities List Pointer (CAPP) — Offset 34h | 446 | | Interrupt Information Byte 0 (INTRB0) — Offset 3Ch | 447 | | Interrupt Information Byte 1 (INTRB1) — Offset 3Dh | 448 | | Bridge Control (BCTRL) — Offset 3Eh | 448 | | Capabilities List (CLIST) — Offset 40h | 449 | | PCI Express Capabilities (XCAP) — Offset 42h | 450 | | Device Capabilities (DCAP) — Offset 44h | 451 | | Device Control (DCTL) — Offset 48h | 452 | | Device Status (DSTS) — Offset 4Ah | 453 | | | | | Link Control (LCTL) — Offset 50h | 456 | | Link Status (LSTS) — Offset 52h | 458 | | Slot Capabilities (SLCAP) — Offset 54h | 459 | | Slot Control (SLCTL) — Offset 58h | 461 | | | | | Root Control (RCTL) — Offset 5Ch | 464 | | Root Capabilities (ROOTCAP) — Offset 5Eh | 465 | | | | | Device Capabilities 2 (DCAP2) — Offset 64h | 466 | | Device Control 2 (DCTL2) — Offset 68h | 468 | | | | | | | | | | | Link Status 2 (LSTS2) — Offset 72h | 474 | | Slot Capabilities 2 (SLCAP2) — Offset 74h | 475 | | Slot Control 2 (SLCTL2) — Offset 78h | 475 | | Slot Status 2 (SLSTS2) — Offset 7Ah | 475 | | Message Signaled Interrupt Identifiers (MID) — Offset 80h | 475 | | Message Signaled Interrupt Message (MC) — Offset 82h | 476 | | Message Signaled Interrupt Message Address (MA) — Offset 84h | 477 | | M C' LITT IN ALL (MILA) OCC LOOL | .,, | | Message Signaled Interrupt Message Upper Address (MUA) — Offset 88h | | | Message Signaled Interrupt Message Upper Address (MUA) — Offset 88h | 477 | | Message Signaled Interrupt Message Data (MD) — Offset 8Ch | 477<br>478 | | | 477<br>478<br>478 | | Message Signaled Interrupt Message Data (MD) — Offset 8Ch | 477<br>478<br>478<br>478 | | Message Signaled Interrupt Message Data (MD) — Offset 8Ch | 477<br>478<br>478<br>478<br>479 | | Message Signaled Interrupt Message Data (MD) — Offset 8Ch | 477<br>478<br>478<br>478<br>479<br>479 | | Message Signaled Interrupt Message Data (MD) — Offset 8Ch | 477<br>478<br>478<br>478<br>479<br>479<br>480 | | Message Signaled Interrupt Message Data (MD) — Offset 8Ch | 477<br>478<br>478<br>478<br>479<br>479<br>480<br>481 | | Message Signaled Interrupt Message Data (MD) — Offset 8Ch Subsystem Vendor Capability (SVCAP) — Offset 98h Subsystem Vendor IDs (SVID) — Offset 9Ch Power Management Capability (PMCAP) — Offset A0h PCI Power Management Capabilities (PMC) — Offset A2h PCI Power Management Control (PMCS) — Offset A4h Advanced Error Extended (AECH) — Offset 100h | 477<br>478<br>478<br>478<br>479<br>479<br>480<br>481<br>482 | | Message Signaled Interrupt Message Data (MD) — Offset 8Ch Subsystem Vendor Capability (SVCAP) — Offset 98h Subsystem Vendor IDs (SVID) — Offset 9Ch Power Management Capability (PMCAP) — Offset A0h PCI Power Management Capabilities (PMC) — Offset A2h PCI Power Management Control (PMCS) — Offset A4h Advanced Error Extended (AECH) — Offset 100h Uncorrectable Error Status (UES) — Offset 104h | 477<br>478<br>478<br>478<br>479<br>479<br>480<br>481<br>482<br>483 | | | Header Type (HTYPE) — Offset Eh Base Address Register 0 (BAR0) — Offset 10h Base Address Register 1 (BAR1) — Offset 14h Bus Numbers (BNUM_SLT) — Offset 18h I/O Base And Limit (IOBL) — Offset 11ch Secondary Status (SSTS) — Offset 11ch Secondary Status (SSTS) — Offset 11ch Memory Base And Limit (MBL) — Offset 20h Prefetchable Memory Base And Limit (PMBL) — Offset 24h Prefetchable Memory Base Upper 32 Bits (PMBU32) — Offset 28h Prefetchable Memory Base Upper 32 Bits (PMBU32) — Offset 28h Prefetchable Memory Base Upper 32 Bits (PMBU32) — Offset 28ch Prefetchable Memory Base Upper 32 Bits (PMBU32) — Offset 28ch Interrupt Information Byte 0 (INTRB0) — Offset 37ch Interrupt Information Byte 0 (INTRB0) — Offset 37ch Interrupt Information Byte 1 (INTRB1) — Offset 37ch Interrupt Information Byte 1 (INTRB1) — Offset 37ch Capabilities List (CLIST) — Offset 40h PCI Express Capabilities (XCAP) — Offset 42h Device Capabilities (DCAP) — Offset 44h Device Control (DCTL) — Offset 48h Device Status (DSTS) — Offset 4Ah Link Capabilities (LCAP) — Offset 44ch Link Capabilities (LCAP) — Offset 50h Link Status (LSTS) — Offset 50h Link Status (LSTS) — Offset 55h Slot Status (SLSTS) — Offset 55h Slot Status (SLSTS) — Offset 56h Root Control (RCTL) — Offset 56h Root Capabilities (ROOTCAP) — Offset 56h Device Capabilities 2 (DCAP2) — Offset 66h Device Capabilities 2 (DCAP2) — Offset 66h Link Control 2 (DCTL2) — Offset 66h Link Control 2 (LCTL2) — Offset 70h Link Status 2 (LSTS2) — Offset 77h Slot Control 2 (SLCTL2) — Offset 78h Slot Control 2 (SLCTL2) — Offset 77h Slot Control 2 (SLCTL2) — Offset 78h Slot Control 2 (SLCTL2) — Offset 77h | | 5.60 | Correctable Error Mask (CEM) — Offset 114h | 487 | |--------------|-------------------------------------------------------------------------|-----| | 5.61 | Advanced Error Capabilities And Control (AECC) — Offset 118h | 488 | | 5.62 | Header Log (HL_DW1) — Offset 11Ch | 488 | | 5.63 | Header Log (HL_DW2) — Offset 120h | 489 | | 5.64 | Header Log (HL_DW3) — Offset 124h | | | 5.65 | Header Log (HL DW4) — Offset 128h | | | 5.66 | Root Error Command (REC) — Offset 12Ch | 490 | | 5.67 | Root Error Status (RES) — Offset 130h | | | 5.68 | Error Source Identification (ESID) — Offset 134h | | | 5.69 | TLP Prefix Log 1 (TLPPL1) — Offset 138h | | | | TLP Prefix Log 2 (TLPPL2) — Offset 13Ch | | | 5.71 | TLP Prefix Log 3 (TLPPL3) — Offset 140h | | | 5.72 | TLP Prefix Log 4 (TLPPL4) — Offset 144h | | | 5.73 | PTM Extended Capability Header (PTMECH) — Offset 150h | 494 | | 5.74 | PTM Capability (PTMCAPR) — Offset 154h | 495 | | 5.75 | PTM Control (PTMCTLR) — Offset 158h | | | 5.76 | L1 Sub-States Extended Capability Header (L1SECH) — Offset 200h | | | 5.77 | L1 Sub-States Capabilities (L1SCAP) — Offset 204h | | | 5.78 | L1 Sub-States Control 1 (L1SCTL1) — Offset 208h | 490 | | 5.79 | L1 Sub-States Control 2 (L1SCTL2) — Offset 20Ch | 500 | | 5.80 | ACS Extended Capability Header (ACSECH) — Offset 220h | 501 | | 5.81 | ACS Capability (ACSCAPR) — Offset 224h | 502 | | 5.82 | ACS Control (ACSCTLR) — Offset 226h | 502 | | 5.83 | Port VC Capability Register 1 (PVCCR1) — Offset 284h | 502 | | 5.84 | Port VC Capability 2 (PVCC2) — Offset 288h | 500 | | 5.85 | Port VC Control (PVCC) — Offset 28Ch | | | 5.86 | Port VC Status (PVCS) — Offset 28Eh | | | 5.87 | Virtual Channel 0 Resource Capability (V0VCRC) — Offset 290h | | | 5.88 | Virtual Channel 0 Resource Control (V0CTL) — Offset 294h | | | | Virtual Channel 0 Resource Status (V0STS) — Offset 294h | 507 | | 5.89<br>5.90 | Virtual Channel 1 Resource Capability (V1VCRC) — Offset 29Ch | 509 | | 5.90 | Virtual Channel 1 Resource Capability (V1VCRC) — Offset 29CH | | | 5.92 | Virtual Channel 1 Resource Status (V1STS) — Offset 2A6h | | | | DDC Extended Canability Header (DDCECH) Offset A00h | 211 | | 5.93<br>5.94 | DPC Extended Capability Header (DPCECH) — Offset A00h | 217 | | | DPC Capability (DPCCAPR) — Offset A04h | | | 5.95 | DPC Control (DPCCTLR) — Offset A06h | D13 | | 5.96 | | | | 5.97 | DPC Error Source ID (DPCESIDR) — Offset A0Ah | | | 5.98 | RP PIO Status (RPPIOSR) — Offset A10h | | | 5.99 | RP PIO Mask (RPPIOMR) — Offset A10h | | | | RP PIO Severity (RPPIOVR) — Offset A14h | | | | RP PIO SysError (RPPIOSER) — Offset A18h | | | | RP PIO Exception (RPPIOER) — Offset A1Ch | | | | RP PIO Header Log DW1 (RPPIOHLR_DW1) — Offset A20h | | | | RP PIO Header Log DW2 (RPPIOHLR_DW2) — Offset A24h | | | | RP PIO Header Log DW3 (RPPIOHLR_DW3) — Offset A28h | | | 5.106 | RP PIO Header Log DW4 (RPPIOHLR_DW4) — Offset A2Ch | 522 | | | Secondary PCI Express Extended Capability Header (SPEECH) — Offset A30h | | | | Link Control 3 (LCTL3) — Offset A34h | | | | Lane Error Status (LES) — Offset A38h | | | | Lane 0 And Lane 1 Equalization Control (L01EC) — Offset A3Ch | | | | Lane 2 And Lane 3 Equalization Control (L23EC) — Offset A40h | | | | Lane 4 And Lane 5 Equalization Control (L45EC) — Offset A44h | | | | Lane 6 And Lane 7 Equalization Control (L67EC) — Offset A48h | | | 5 11/ | Lane 8 And Lane 9 Equalization Control (189EC) — Offset A4Ch | 530 | | 5.115 | Lane 10 And Lane 11 Equalization Control (L1011EC) — Offset A50h | 532 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | | Lane 12 And Lane 13 Equalization Control (L1213EC) — Offset A54h | | | | Lane 14 And Lane 15 Equalization Control (L1415EC) — Offset A58h | | | | Data Link Feature Extended Capability Header (DLFECH) — Offset A90h | | | | Data Link Feature Capabilities (DLFCAP) — Offset A94h | | | | Data Link Feature Status (DLFSTS) — Offset A98h | | | | Physical Layer 16.0 GT/s Extended Capability Header (PL16GECH) — Offset A9Ch | | | | Physical Layer 16.0 GT/s Capability (PL16CAP) — Offset AA0h | | | | Physical Layer 16.0 GT/s Control (PL16CTL) — Offset AA4h | | | | Physical Layer 16.0 GT/s Status (PL16S) — Offset AA8h | | | | Physical Layer 16.0 GT/s Status (FL103) — Offset AAOT | | | 3.123 | 539 | ACII | | 5 126 | Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status (PL16FRDPMS) – | _ | | 3.120 | Offset AB0h | 539 | | 5 127 | Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status (PL16SRDPMS | ) — | | J.127 | Offset AB4h | | | 5 128 | Physical Layer 16.0 GT/s Extra Status (PL16ES) — Offset AB8h | | | | Physical Layer 16.0 GT/s Lane 01 Equalization Control (PL16L01EC) — Offset ABCh . | | | | Physical Layer 16.0 GT/s Lane 23 Equalization Control (PL16L23EC) — Offset ABEh . | | | | Physical Layer 16.0 GT/s Lane 45 Equalization Control (PL16L45EC) — Offset AC0h . | | | | Physical Layer 16.0 GT/s Lane 67 Equalization Control (PL16L67EC) — Offset ACOI . | | | | Physical Layer 16.0 GT/s Lane 89 Equalization Control (PL16L89EC) — Offset AC211. | | | | Physical Layer 16.0 GT/s Lane 1011 Equalization Control (PL16L1011EC) — Offset AC411. | | | | 545 | | | 5.135 | Physical Layer 16.0 GT/s Lane 1213 Equalization Control (PL16L1213EC) — Offset AC 546 | C8h | | 5.136 | Physical Layer 16.0 GT/s Lane 1415 Equalization Control (PL16L1415EC) — Offset AC | CAh | | | 547 | | | 5.137 | 547 Physical Laver 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh | 548 | | | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh | | | 5.138 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh<br>Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h | 549 | | 5.138<br>5.139 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h | 549<br>550 | | 5.138<br>5.139<br>5.140 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h Physical Layer 32.0 GT/s Status (G5STS) — Offset AE8h | 549<br>550<br>551 | | 5.138<br>5.139<br>5.140<br>5.141 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h Physical Layer 32.0 GT/s Status (G5STS) — Offset AE8h Receiver Modified TS Data 1 (RCVDMODTSDATA1) — Offset AECh | 549<br>550<br>551<br>552 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h Physical Layer 32.0 GT/s Status (G5STS) — Offset AE8h Receiver Modified TS Data 1 (RCVDMODTSDATA1) — Offset AECh Receiver Modified TS Data 2 (RCVDMODTSDATA2) — Offset AF0h | 549<br>550<br>551<br>552<br>553 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h Physical Layer 32.0 GT/s Status (G5STS) — Offset AE8h Receiver Modified TS Data 1 (RCVDMODTSDATA1) — Offset AECh Receiver Modified TS Data 2 (RCVDMODTSDATA2) — Offset AF0h Transmitted Modified TS Data 1 (TRNSMODTSDATA1) — Offset AF4h | 549<br>550<br>551<br>552<br>553<br>554 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h Physical Layer 32.0 GT/s Status (G5STS) — Offset AE8h Receiver Modified TS Data 1 (RCVDMODTSDATA1) — Offset AECh Receiver Modified TS Data 2 (RCVDMODTSDATA2) — Offset AF0h Transmitted Modified TS Data 2 (TRNSMODTSDATA1) — Offset AF4h Transmitted Modified TS Data 2 (TRNSMODTSDATA2) — Offset AF8h | 549<br>550<br>551<br>552<br>553<br>554<br>555 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h Physical Layer 32.0 GT/s Status (G5STS) — Offset AE8h Receiver Modified TS Data 1 (RCVDMODTSDATA1) — Offset AECh Receiver Modified TS Data 2 (RCVDMODTSDATA2) — Offset AF0h Transmitted Modified TS Data 1 (TRNSMODTSDATA1) — Offset AF4h Transmitted Modified TS Data 2 (TRNSMODTSDATA2) — Offset AF8h 32.0 GT/s Lane 0123 Equalization Control (G5LANEEQCTL_0) — Offset AFCh | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>555 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145<br>5.146 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h Physical Layer 32.0 GT/s Status (G5STS) — Offset AE8h Receiver Modified TS Data 1 (RCVDMODTSDATA1) — Offset AECh Receiver Modified TS Data 2 (RCVDMODTSDATA2) — Offset AF0h Transmitted Modified TS Data 1 (TRNSMODTSDATA1) — Offset AF4h Transmitted Modified TS Data 2 (TRNSMODTSDATA2) — Offset AF8h 32.0 GT/s Lane 0123 Equalization Control (G5LANEEQCTL_0) — Offset B00h | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>555 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145<br>5.146<br>5.147 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h Physical Layer 32.0 GT/s Status (G5STS) — Offset AE8h Receiver Modified TS Data 1 (RCVDMODTSDATA1) — Offset AECh Receiver Modified TS Data 2 (RCVDMODTSDATA2) — Offset AF0h Transmitted Modified TS Data 1 (TRNSMODTSDATA1) — Offset AF4h Transmitted Modified TS Data 2 (TRNSMODTSDATA2) — Offset AF8h 32.0 GT/s Lane 0123 Equalization Control (G5LANEEQCTL_0) — Offset B00h 32.0 GT/s Lane 891011 Equalization Control (G5LANEEQCTL_8) — Offset B04h | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>555<br>559<br>563 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145<br>5.146<br>5.147<br>5.148 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h Physical Layer 32.0 GT/s Status (G5STS) — Offset AE8h Receiver Modified TS Data 1 (RCVDMODTSDATA1) — Offset AECh Receiver Modified TS Data 2 (RCVDMODTSDATA2) — Offset AF0h Transmitted Modified TS Data 1 (TRNSMODTSDATA1) — Offset AF4h Transmitted Modified TS Data 2 (TRNSMODTSDATA2) — Offset AF8h 32.0 GT/s Lane 0123 Equalization Control (G5LANEEQCTL_0) — Offset B00h 32.0 GT/s Lane 891011 Equalization Control (G5LANEEQCTL_8) — Offset B04h 32.0 GT/s Lane 12131415 Equalization Control (G5LANEEQCTL_12) — Offset B08h | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>555<br>563<br>567 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145<br>5.146<br>5.147<br>5.148<br>5.149 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h Physical Layer 32.0 GT/s Status (G5STS) — Offset AE8h Receiver Modified TS Data 1 (RCVDMODTSDATA1) — Offset AECh Receiver Modified TS Data 2 (RCVDMODTSDATA2) — Offset AF0h Transmitted Modified TS Data 1 (TRNSMODTSDATA1) — Offset AF4h | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>559<br>563<br>567<br>571 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145<br>5.146<br>5.147<br>5.148<br>5.149<br>5.150 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h Physical Layer 32.0 GT/s Status (G5STS) — Offset AE8h Receiver Modified TS Data 1 (RCVDMODTSDATA1) — Offset AECh Receiver Modified TS Data 2 (RCVDMODTSDATA2) — Offset AF0h Transmitted Modified TS Data 1 (TRNSMODTSDATA1) — Offset AF4h Transmitted Modified TS Data 2 (TRNSMODTSDATA2) — Offset AF8h 32.0 GT/s Lane 0123 Equalization Control (G5LANEEQCTL_0) — Offset AFCh 32.0 GT/s Lane 891011 Equalization Control (G5LANEEQCTL_4) — Offset B00h 32.0 GT/s Lane 12131415 Equalization Control (G5LANEEQCTL_12) — Offset B08h Alternate Protocol Extended Capability Header (APEC) — Offset B0Ch Alternate Protocol Capabilities (APCAPR) — Offset B10h | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>559<br>563<br>571<br>572 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145<br>5.146<br>5.147<br>5.148<br>5.149<br>5.150<br>5.151 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h Physical Layer 32.0 GT/s Status (G5STS) — Offset AE8h Receiver Modified TS Data 1 (RCVDMODTSDATA1) — Offset AECh | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>563<br>567<br>571<br>572<br>573 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145<br>5.146<br>5.147<br>5.148<br>5.149<br>5.150<br>5.151<br>5.151 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h Physical Layer 32.0 GT/s Status (G5STS) — Offset AE8h Receiver Modified TS Data 1 (RCVDMODTSDATA1) — Offset AECh Receiver Modified TS Data 2 (RCVDMODTSDATA2) — Offset AF0h Transmitted Modified TS Data 1 (TRNSMODTSDATA1) — Offset AF4h Transmitted Modified TS Data 2 (TRNSMODTSDATA2) — Offset AF8h | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>555<br>567<br>571<br>572<br>573<br>573 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145<br>5.146<br>5.147<br>5.148<br>5.150<br>5.151<br>5.151<br>5.152 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h Physical Layer 32.0 GT/s Status (G5STS) — Offset AE8h Receiver Modified TS Data 1 (RCVDMODTSDATA1) — Offset AECh Receiver Modified TS Data 2 (RCVDMODTSDATA2) — Offset AF0h Transmitted Modified TS Data 1 (TRNSMODTSDATA1) — Offset AF4h Transmitted Modified TS Data 2 (TRNSMODTSDATA2) — Offset AF8h | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>555<br>567<br>571<br>572<br>573<br>574 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145<br>5.146<br>5.147<br>5.148<br>5.150<br>5.151<br>5.151<br>5.152<br>5.153 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>555<br>567<br>571<br>572<br>573<br>574<br>575 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145<br>5.146<br>5.147<br>5.148<br>5.150<br>5.151<br>5.151<br>5.152<br>5.153<br>5.154<br>5.155 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>555<br>567<br>571<br>572<br>573<br>574<br>575<br>575 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.145<br>5.145<br>5.146<br>5.147<br>5.150<br>5.151<br>5.152<br>5.153<br>5.154<br>5.155<br>5.155 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>555<br>567<br>571<br>572<br>573<br>574<br>575<br>575<br>575 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145<br>5.146<br>5.147<br>5.150<br>5.151<br>5.152<br>5.153<br>5.154<br>5.155<br>5.155<br>5.155 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>555<br>567<br>571<br>572<br>573<br>574<br>575<br>575<br>575 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145<br>5.146<br>5.147<br>5.151<br>5.152<br>5.153<br>5.154<br>5.155<br>5.155<br>5.155<br>5.156<br>5.157<br>5.158 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>555<br>567<br>571<br>572<br>573<br>574<br>575<br>575<br>576<br>577<br>577 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145<br>5.146<br>5.147<br>5.151<br>5.152<br>5.153<br>5.154<br>5.155<br>5.155<br>5.155<br>5.156<br>5.157<br>5.158<br>5.159 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>555<br>567<br>571<br>572<br>573<br>574<br>575<br>576<br>577<br>577<br>577 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145<br>5.146<br>5.147<br>5.150<br>5.151<br>5.152<br>5.153<br>5.154<br>5.155<br>5.155<br>5.156<br>5.157<br>5.158<br>5.159<br>5.160 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>555<br>567<br>571<br>572<br>573<br>574<br>575<br>576<br>577<br>577<br>577<br>577<br>577 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145<br>5.146<br>5.147<br>5.151<br>5.152<br>5.153<br>5.154<br>5.155<br>5.155<br>5.156<br>5.157<br>5.158<br>5.159<br>5.160<br>5.161 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>555<br>567<br>571<br>572<br>573<br>574<br>575<br>576<br>577<br>577<br>577<br>577<br>577<br>578 | | 5.138<br>5.139<br>5.140<br>5.141<br>5.142<br>5.143<br>5.144<br>5.145<br>5.146<br>5.147<br>5.150<br>5.151<br>5.152<br>5.153<br>5.154<br>5.155<br>5.156<br>5.157<br>5.158<br>5.159<br>5.160<br>5.161<br>5.162 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh | 549<br>550<br>551<br>552<br>553<br>554<br>555<br>555<br>567<br>571<br>572<br>573<br>574<br>575<br>577<br>577<br>578<br>578<br>578<br>578 | 6 | | Multicast Overlay BAR 2 (MCOB2) — Offset C2Ch | | |-------|--------------------------------------------------------------------------------------------------------------|------| | | VNN Removal Control (VNNREMCTL) — Offset C70h | | | | VNN Removal Save And Restore Hardware Contexts 1 (VNNRSNRC1) — Offset C74h | | | 5.167 | Physical Layer 16.0 GT/s Margining Extended Capability Header (PL16MECH) — Offse EDCh | | | 5.168 | Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status Byte 0 & 1 (PL16MPCPSB01) — Offset EE0h | 584 | | 5.169 | Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status Byte 2 & 3 (PL16MPCPSB23) — Offset EE2h | | | 5.170 | Physical Layer 16.0 GT/s Lane0 Margin Control and Status (PL16L0MCS) — Offset EE 585 | | | 5.171 | Physical Layer 16.0 GT/s Lane1 Margin Control and Status (PL16L1MCS) — Offset EE 586 | 8h. | | 5.172 | Physical Layer 16.0 GT/s Lane2 Margin Control and Status (PL16L2MCS) — Offset EE $586$ | Ch | | 5.173 | Physical Layer 16.0 GT/s Lane3 Margin Control and Status (PL16L3MCS) — Offset EF 587 | 0h. | | 5.174 | Physical Layer 16.0 GT/s Lane4 Margin Control and Status (PL16L4MCS) — Offset EF 587 | 4h. | | 5.175 | Physical Layer 16.0 GT/s Lane5 Margin Control and Status (PL16L5MCS) — Offset EF 587 | 8h. | | 5.176 | Physical Layer 16.0 GT/s Lane6 Margin Control and Status (PL16L6MCS) — Offset EF $587$ | Ch. | | 5.177 | Physical Layer 16.0 GT/s Lane7 Margin Control and Status (PL16L7MCS) — Offset F0 587 | 0h. | | 5.178 | Physical Layer 16.0 GT/s Lane8 Margin Control and Status (PL16L8MCS) — Offset F0 587 | )4h. | | 5.179 | Physical Layer 16.0 GT/s Lane9 Margin Control and Status (PL16L9MCS) — Offset F0 587 | 8h. | | 5.180 | Physical Layer 16.0 GT/s Lane10 Margin Control and Status (PL16L10MCS) — Offset F 588 | 0Ch | | 5.181 | Physical Layer 16.0 GT/s Lane11 Margin Control and Status (PL16L11MCS) — Offset F 588 | -10h | | | Physical Layer 16.0 GT/s Lane12 Margin Control and Status (PL16L12MCS) — Offset F 588 | | | | Physical Layer 16.0 GT/s Lane13 Margin Control and Status (PL16L13MCS) — Offset F 588 | | | | Physical Layer 16.0 GT/s Lane14 Margin Control and Status (PL16L14MCS) — Offset F 588 | | | 5.185 | Physical Layer 16.0 GT/s Lane15 Margin Control and Status (PL16L15MCS) — Offset F 588 | -20h | | PCI E | xpress* Controller Registers (D6:F0,2) | 589 | | 6.1 | Device Identifiers (ID) — Offset 0h | 593 | | 6.2 | Device Command (CMD) — Offset 4h | | | 6.3 | Primary Status (PSTS) — Offset 6h | | | 6.4 | Revision ID (RID_CC) — Offset 8h | | | 6.5 | Cache Line Size (CLS) — Offset Ch | | | 6.6 | Primary Latency Timer (PLT) — Offset Dh | | | 6.7 | Header Type (HTYPE) — Offset Eh | | | 6.8 | Bus Numbers (BNUM_SLT) — Offset 18h | | | 6.9 | I/O Base And Limit (IOBL) — Offset 1Ch | | | 6.10 | Secondary Status (SSTS) — Offset 1Eh | | | 6.11 | Memory Base And Limit (MBL) — Offset 20h | | | 6.12 | Prefetchable Memory Base And Limit (PMBL) — Offset 24h | | | 6.13 | Prefetchable Memory Base Upper 32 Bits (PMBU32) — Offset 28h | | | | | 601 | | 6.15 | Capabilities List Pointer (CAPP) — Offset 34h | 601 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | 6.16 | Interrupt Information (INTR) — Offset 3Ch | 602 | | 6.17 | Bridge Control (BCTRL) — Offset 3Eh | | | 6.18 | Capabilities List (CLIST) — Offset 40h | | | 6.19 | PCI Express Capabilities (XCAP) — Offset 42h | | | 6.20 | Device Capabilities (DCAP) — Offset 44h | | | 6.21 | Device Control (DCTL) — Offset 48h | 607 | | 6.22 | Device Status (DSTS) — Offset 4Ah | 608 | | 6.23 | Link Capabilities (LCAP) — Offset 4Ch | | | 6.24 | Link Control (LCTL) — Offset 50h | | | 6.25 | Link Status (LSTS) — Offset 52h | | | 6.26 | Slot Capabilities (SLCAP) — Offset 54h | | | 6.27 | Slot Control (SLCTL) — Offset 58h | 615 | | 6.28 | Slot Status (SLSTS) — Offset 5Ah | 616 | | 6.29 | Root Control (RCTL) — Offset 5Ch | 617 | | 6.30 | Root Status (RSTS) — Offset 60h | 618 | | 6.31 | Device Capabilities 2 (DCAP2) — Offset 64h | | | 6.32 | Device Control 2 (DCTL2) — Offset 68h | 620 | | 6.33 | Device Status 2 (DSTS2) — Offset 6Ah | 623 | | 6.34 | Link Capabilities 2 (LCAP2) — Offset 6Ch | 623 | | 6.35 | Link Control 2 (LCTL2) — Offset 70h | 624 | | 6.36 | Link Status 2 (LSTS2) — Offset 72h | 627 | | 6.37 | Slot Capabilities 2 (SLCAP2) — Offset 74h | 628 | | 6.38 | Slot Control 2 (SLCTL2) — Offset 78h | | | 6.39 | Slot Status 2 (SLSTS2) — Offset 7Ah | | | 6.40 | Message Signaled Interrupt Identifiers (MID) — Offset 80h | | | C 11 | Message Signaled Interrupt Message (MC) — Offset 82h | 628 | | 6.41 | | | | 6.42 | Message Signaled Interrupt Message Address (MA) — Offset 84h | 629 | | | Message Signaled Interrupt Message Address (MA) — Offset 84h | 629<br>630 | | 6.42 | Message Signaled Interrupt Message Address (MA) — Offset 84h | 629<br>630<br>630 | | 6.42<br>6.43 | Message Signaled Interrupt Message Address (MA) — Offset 84h | 629<br>630<br>630<br>630 | | 6.42<br>6.43<br>6.44 | Message Signaled Interrupt Message Address (MA) — Offset 84h | 629<br>630<br>630<br>630<br>631 | | 6.42<br>6.43<br>6.44<br>6.45 | Message Signaled Interrupt Message Address (MA) — Offset 84h | 629<br>630<br>630<br>630<br>631<br>631 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46 | Message Signaled Interrupt Message Address (MA) — Offset 84h | 629<br>630<br>630<br>630<br>631<br>631<br>632 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47 | Message Signaled Interrupt Message Address (MA) — Offset 84h | 629<br>630<br>630<br>631<br>631<br>632<br>633 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48 | Message Signaled Interrupt Message Address (MA) — Offset 84h | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49 | Message Signaled Interrupt Message Address (MA) — Offset 84h | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50 | Message Signaled Interrupt Message Address (MA) — Offset 84h | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>637 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50<br>6.51<br>6.52<br>6.53 | Message Signaled Interrupt Message Address (MA) — Offset 84h Message Signaled Interrupt Message Data (MD) — Offset 88h Subsystem Vendor Capability (SVCAP) — Offset 90h Subsystem Vendor IDs (SVID) — Offset 94h Power Management Capability (PMCAP) — Offset A0h PCI Power Management Capabilities (PMC) — Offset A2h PCI Power Management Control (PMCS) — Offset A4h Advanced Error Extended (AECH) — Offset 100h Uncorrectable Error Status (UES) — Offset 104h Uncorrectable Error Severity (UEV) — Offset 10Ch Correctable Error Status (CES) — Offset 110h | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>637 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50<br>6.51<br>6.52<br>6.53<br>6.54 | Message Signaled Interrupt Message Address (MA) — Offset 84h. Message Signaled Interrupt Message Data (MD) — Offset 88h. Subsystem Vendor Capability (SVCAP) — Offset 90h. Subsystem Vendor IDs (SVID) — Offset 94h. Power Management Capability (PMCAP) — Offset A0h. PCI Power Management Capabilities (PMC) — Offset A2h. PCI Power Management Control (PMCS) — Offset A4h. Advanced Error Extended (AECH) — Offset 100h. Uncorrectable Error Status (UES) — Offset 104h. Uncorrectable Error Severity (UEV) — Offset 10Ch. Correctable Error Status (CES) — Offset 110h. Correctable Error Mask (CEM) — Offset 114h. | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>638<br>639 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50<br>6.51<br>6.52<br>6.53 | Message Signaled Interrupt Message Address (MA) — Offset 84h. Message Signaled Interrupt Message Data (MD) — Offset 88h. Subsystem Vendor Capability (SVCAP) — Offset 90h. Subsystem Vendor IDs (SVID) — Offset 94h. Power Management Capability (PMCAP) — Offset A0h. PCI Power Management Capabilities (PMC) — Offset A2h. PCI Power Management Control (PMCS) — Offset A4h. Advanced Error Extended (AECH) — Offset 100h. Uncorrectable Error Status (UES) — Offset 104h. Uncorrectable Error Mask (UEM) — Offset 108h. Uncorrectable Error Severity (UEV) — Offset 110h. Correctable Error Status (CES) — Offset 114h. Advanced Error Capabilities And Control (AECC) — Offset 118h. | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>637<br>638 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50<br>6.51<br>6.52<br>6.53<br>6.54 | Message Signaled Interrupt Message Address (MA) — Offset 84h. Message Signaled Interrupt Message Data (MD) — Offset 88h. Subsystem Vendor Capability (SVCAP) — Offset 90h. Subsystem Vendor IDs (SVID) — Offset 94h. Power Management Capability (PMCAP) — Offset A0h. PCI Power Management Capabilities (PMC) — Offset A2h. PCI Power Management Control (PMCS) — Offset A4h. Advanced Error Extended (AECH) — Offset 100h. Uncorrectable Error Status (UES) — Offset 104h. Uncorrectable Error Mask (UEM) — Offset 108h. Uncorrectable Error Severity (UEV) — Offset 110h. Correctable Error Status (CES) — Offset 114h. Advanced Error Capabilities And Control (AECC) — Offset 118h. Header Log (HL_DW1) — Offset 11Ch. | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>639<br>639<br>640 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50<br>6.51<br>6.52<br>6.53<br>6.54<br>6.55 | Message Signaled Interrupt Message Address (MA) — Offset 84h. Message Signaled Interrupt Message Data (MD) — Offset 88h. Subsystem Vendor Capability (SVCAP) — Offset 90h. Subsystem Vendor IDs (SVID) — Offset 94h. Power Management Capability (PMCAP) — Offset A0h. PCI Power Management Capabilities (PMC) — Offset A2h. PCI Power Management Control (PMCS) — Offset A4h. Advanced Error Extended (AECH) — Offset 100h. Uncorrectable Error Status (UES) — Offset 104h. Uncorrectable Error Mask (UEM) — Offset 108h. Uncorrectable Error Severity (UEV) — Offset 110h. Correctable Error Status (CES) — Offset 114h. Advanced Error Capabilities And Control (AECC) — Offset 118h. | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>639<br>639<br>640 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50<br>6.51<br>6.52<br>6.53<br>6.54<br>6.55<br>6.56 | Message Signaled Interrupt Message Address (MA) — Offset 84h. Message Signaled Interrupt Message Data (MD) — Offset 88h. Subsystem Vendor Capability (SVCAP) — Offset 90h. Subsystem Vendor IDs (SVID) — Offset 94h. Power Management Capability (PMCAP) — Offset A0h. PCI Power Management Capabilities (PMC) — Offset A2h. PCI Power Management Control (PMCS) — Offset A4h. Advanced Error Extended (AECH) — Offset 100h. Uncorrectable Error Status (UES) — Offset 104h. Uncorrectable Error Mask (UEM) — Offset 108h. Uncorrectable Error Severity (UEV) — Offset 10Ch. Correctable Error Status (CES) — Offset 110h. Correctable Error Capabilities And Control (AECC) — Offset 118h. Header Log (HL_DW1) — Offset 11Ch. Header Log (HL_DW2) — Offset 120h. Header Log (HL_DW3) — Offset 124h. | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>639<br>640<br>641<br>641 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50<br>6.51<br>6.52<br>6.53<br>6.55<br>6.56<br>6.57<br>6.58<br>6.59 | Message Signaled Interrupt Message Address (MA) — Offset 84h. Message Signaled Interrupt Message Data (MD) — Offset 88h. Subsystem Vendor Capability (SVCAP) — Offset 90h. Subsystem Vendor IDs (SVID) — Offset 94h. Power Management Capability (PMCAP) — Offset A0h. PCI Power Management Capabilities (PMC) — Offset A2h. PCI Power Management Control (PMCS) — Offset A4h. Advanced Error Extended (AECH) — Offset 100h. Uncorrectable Error Status (UES) — Offset 104h. Uncorrectable Error Mask (UEM) — Offset 108h. Uncorrectable Error Severity (UEV) — Offset 110h. Correctable Error Status (CES) — Offset 110h. Correctable Error Capabilities And Control (AECC) — Offset 118h. Header Log (HL_DW1) — Offset 120h. Header Log (HL_DW2) — Offset 124h. Header Log (HL_DW3) — Offset 124h. Header Log (HL_DW4) — Offset 128h. | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>639<br>640<br>641<br>641<br>641 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50<br>6.51<br>6.52<br>6.53<br>6.54<br>6.55<br>6.56<br>6.57<br>6.58 | Message Signaled Interrupt Message Address (MA) — Offset 84h Message Signaled Interrupt Message Data (MD) — Offset 88h Subsystem Vendor Capability (SVCAP) — Offset 90h Subsystem Vendor IDs (SVID) — Offset 94h Power Management Capability (PMCAP) — Offset A0h PCI Power Management Capabilities (PMC) — Offset A2h PCI Power Management Control (PMCS) — Offset A4h Advanced Error Extended (AECH) — Offset 100h Uncorrectable Error Status (UES) — Offset 104h Uncorrectable Error Mask (UEM) — Offset 108h Uncorrectable Error Severity (UEV) — Offset 10Ch Correctable Error Status (CES) — Offset 110h Correctable Error Capabilities And Control (AECC) — Offset 118h Header Log (HL_DW1) — Offset 11Ch Header Log (HL_DW2) — Offset 120h Header Log (HL_DW3) — Offset 124h Header Log (HL_DW4) — Offset 128h Root Error Command (REC) — Offset 12Ch | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>639<br>640<br>641<br>641<br>641<br>642 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50<br>6.51<br>6.52<br>6.53<br>6.55<br>6.56<br>6.57<br>6.58<br>6.59 | Message Signaled Interrupt Message Address (MA) — Offset 84h. Message Signaled Interrupt Message Data (MD) — Offset 88h. Subsystem Vendor Capability (SVCAP) — Offset 90h. Subsystem Vendor IDs (SVID) — Offset 94h. Power Management Capability (PMCAP) — Offset A0h. PCI Power Management Capabilities (PMC) — Offset A2h. PCI Power Management Control (PMCS) — Offset A4h. Advanced Error Extended (AECH) — Offset 100h. Uncorrectable Error Status (UES) — Offset 104h. Uncorrectable Error Mask (UEM) — Offset 10Ch. Correctable Error Severity (UEV) — Offset 110h. Correctable Error Mask (CES) — Offset 114h. Advanced Error Capabilities And Control (AECC) — Offset 118h. Header Log (HL_DW1) — Offset 120h. Header Log (HL_DW2) — Offset 124h. Header Log (HL_DW3) — Offset 124h. Header Log (HL_DW4) — Offset 128h. Root Error Command (REC) — Offset 130h. | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>639<br>640<br>641<br>641<br>642<br>642 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50<br>6.51<br>6.52<br>6.53<br>6.55<br>6.56<br>6.57<br>6.58<br>6.59<br>6.60 | Message Signaled Interrupt Message Address (MA) — Offset 84h Message Signaled Interrupt Message Data (MD) — Offset 88h Subsystem Vendor Capability (SVCAP) — Offset 90h Subsystem Vendor IDs (SVID) — Offset 94h Power Management Capability (PMCAP) — Offset A0h PCI Power Management Capabilities (PMC) — Offset A2h PCI Power Management Control (PMCS) — Offset A4h Advanced Error Extended (AECH) — Offset 100h Uncorrectable Error Status (UES) — Offset 104h Uncorrectable Error Mask (UEM) — Offset 108h Uncorrectable Error Severity (UEV) — Offset 110h Correctable Error Status (CES) — Offset 114h Advanced Error Capabilities And Control (AECC) — Offset 118h Header Log (HL_DW1) — Offset 120h Header Log (HL_DW3) — Offset 124h Header Log (HL_DW4) — Offset 128h Root Error Command (REC) — Offset 130h Error Source Identification (ESID) — Offset 134h. | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>639<br>640<br>641<br>641<br>642<br>642<br>643 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50<br>6.51<br>6.52<br>6.53<br>6.55<br>6.55<br>6.55<br>6.56<br>6.57<br>6.58<br>6.59<br>6.60<br>6.61 | Message Signaled Interrupt Message Address (MA) — Offset 84h Message Signaled Interrupt Message Data (MD) — Offset 88h Subsystem Vendor Capability (SVCAP) — Offset 90h Subsystem Vendor IDs (SVID) — Offset 94h Power Management Capability (PMCAP) — Offset A0h PCI Power Management Capabilities (PMC) — Offset A2h PCI Power Management Control (PMCS) — Offset A4h Advanced Error Extended (AECH) — Offset 100h Uncorrectable Error Status (UES) — Offset 104h Uncorrectable Error Mask (UEM) — Offset 10Ch Correctable Error Severity (UEV) — Offset 110h Correctable Error Status (CES) — Offset 110h Correctable Error Capabilities And Control (AECC) — Offset 118h Header Log (HL_DW1) — Offset 11Ch Header Log (HL_DW2) — Offset 120h Header Log (HL_DW3) — Offset 124h Header Log (HL_DW4) — Offset 128h Root Error Command (REC) — Offset 130h Error Source Identification (ESID) — Offset 134h PTM Extended Capability Header (PTMECH) — Offset 150h | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>640<br>641<br>641<br>642<br>642<br>643<br>644 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50<br>6.51<br>6.52<br>6.53<br>6.54<br>6.55<br>6.56<br>6.57<br>6.58<br>6.60<br>6.61<br>6.62<br>6.63<br>6.64 | Message Signaled Interrupt Message Address (MA) — Offset 84h Message Signaled Interrupt Message Data (MD) — Offset 88h Subsystem Vendor Capability (SVCAP) — Offset 90h Subsystem Vendor IDs (SVID) — Offset 94h Power Management Capability (PMCAP) — Offset A0h PCI Power Management Capabilities (PMC) — Offset A2h PCI Power Management Control (PMCS) — Offset A4h Advanced Error Extended (AECH) — Offset 100h Uncorrectable Error Status (UES) — Offset 104h Uncorrectable Error Mask (UEM) — Offset 10Ch Correctable Error Severity (UEV) — Offset 10Ch Correctable Error Status (CES) — Offset 110h Correctable Error Capabilities And Control (AECC) — Offset 118h Header Log (HL_DW1) — Offset 11Ch Header Log (HL_DW2) — Offset 120h Header Log (HL_DW3) — Offset 124h Header Log (HL_DW4) — Offset 128h Root Error Command (REC) — Offset 134h PTM Capability (PTMCAPR) — Offset 150h PTM Capability (PTMCAPR) — Offset 154h | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>640<br>641<br>642<br>642<br>643<br>644<br>644 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50<br>6.51<br>6.52<br>6.53<br>6.54<br>6.55<br>6.56<br>6.57<br>6.60<br>6.61<br>6.62<br>6.63<br>6.64<br>6.65 | Message Signaled Interrupt Message Address (MA) — Offset 84h Message Signaled Interrupt Message Data (MD) — Offset 88h Subsystem Vendor Capability (SVCAP) — Offset 90h Subsystem Vendor IDs (SVID) — Offset 94h Power Management Capability (PMCAP) — Offset A0h PCI Power Management Control (PMCS) — Offset A2h PCI Power Management Control (PMCS) — Offset A4h Advanced Error Extended (AECH) — Offset 100h Uncorrectable Error Status (UES) — Offset 104h Uncorrectable Error Severity (UEV) — Offset 10Ch Correctable Error Severity (UEV) — Offset 110h Correctable Error Mask (CEM) — Offset 110h Correctable Error Capabilities And Control (AECC) — Offset 118h Header Log (HL_DW1) — Offset 11Ch Header Log (HL_DW2) — Offset 120h Header Log (HL_DW3) — Offset 124h Header Log (HL_DW4) — Offset 128h Root Error Command (REC) — Offset 130h Error Source Identification (ESID) — Offset 134h PTM Extended Capability Header (PTMECH) — Offset 150h PTM Capability (PTMCAPR) — Offset 158h. | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>640<br>641<br>642<br>642<br>644<br>644<br>644<br>644 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50<br>6.51<br>6.52<br>6.53<br>6.54<br>6.55<br>6.56<br>6.57<br>6.62<br>6.61<br>6.62<br>6.63<br>6.64<br>6.65<br>6.66 | Message Signaled Interrupt Message Address (MA) — Offset 84h Message Signaled Interrupt Message Data (MD) — Offset 88h Subsystem Vendor Capability (SVCAP) — Offset 90h Subsystem Vendor IDs (SVID) — Offset 94h Power Management Capability (PMCAP) — Offset A0h PCI Power Management Capabilities (PMC) — Offset A2h PCI Power Management Control (PMCS) — Offset A2h Advanced Error Extended (AECH) — Offset 100h Uncorrectable Error Status (UES) — Offset 104h Uncorrectable Error Mask (UEM) — Offset 10Ch Correctable Error Status (CES) — Offset 110h Correctable Error Mask (CEM) — Offset 114h Advanced Error Capabilities And Control (AECC) — Offset 118h Header Log (HL_DW1) — Offset 120h Header Log (HL_DW2) — Offset 124h Header Log (HL_DW3) — Offset 124h Header Log (HL_DW4) — Offset 128h Root Error Command (REC) — Offset 134h PTM Extended Capability Header (PTMECH) — Offset 150h PTM Capability (PTMCAPR) — Offset 154h PTM Control (PTMCTLR) — Offset 158h L1 Sub-States Extended Capability Header (L1SECH) — Offset 200h | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>639<br>640<br>641<br>642<br>643<br>644<br>644<br>645<br>646 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50<br>6.51<br>6.52<br>6.53<br>6.54<br>6.55<br>6.56<br>6.65<br>6.61<br>6.62<br>6.63<br>6.64<br>6.65<br>6.66<br>6.67 | Message Signaled Interrupt Message Address (MA) — Offset 84h Message Signaled Interrupt Message Data (MD) — Offset 88h Subsystem Vendor Capability (SVCAP) — Offset 90h Subsystem Vendor IDs (SVID) — Offset 94h Power Management Capability (PMCAP) — Offset A0h PCI Power Management Capabilities (PMC) — Offset A2h PCI Power Management Control (PMCS) — Offset A2h Advanced Error Extended (AECH) — Offset 100h Uncorrectable Error Status (UES) — Offset 104h Uncorrectable Error Mask (UEM) — Offset 108h Uncorrectable Error Status (CES) — Offset 110h Correctable Error Mask (CEM) — Offset 114h Advanced Error Capabilities And Control (AECC) — Offset 118h Header Log (HL_DW1) — Offset 11Ch Header Log (HL_DW2) — Offset 120h Header Log (HL_DW3) — Offset 124h Header Log (HL_DW4) — Offset 128h Root Error Command (REC) — Offset 134h PTM Extended Capability Header (PTMECH) — Offset 150h PTM Extended Capability Header (PTMECH) — Offset 150h PTM Capability (PTMCAPR) — Offset 154h PTM Control (PTMCTLR) — Offset 158h L1 Sub-States Extended Capability Header (L1SECH) — Offset 200h L1 Sub-States Capabilities (L1SCAP) — Offset 204h | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>639<br>640<br>641<br>641<br>642<br>644<br>644<br>644<br>645<br>646<br>647 | | 6.42<br>6.43<br>6.44<br>6.45<br>6.46<br>6.47<br>6.48<br>6.49<br>6.50<br>6.51<br>6.52<br>6.53<br>6.54<br>6.55<br>6.56<br>6.65<br>6.61<br>6.62<br>6.63<br>6.64<br>6.65<br>6.66<br>6.67<br>6.68 | Message Signaled Interrupt Message Address (MA) — Offset 84h Message Signaled Interrupt Message Data (MD) — Offset 88h Subsystem Vendor Capability (SVCAP) — Offset 90h Subsystem Vendor IDs (SVID) — Offset 94h Power Management Capability (PMCAP) — Offset A0h PCI Power Management Capabilities (PMC) — Offset A2h PCI Power Management Control (PMCS) — Offset A2h Advanced Error Extended (AECH) — Offset 100h Uncorrectable Error Status (UES) — Offset 104h Uncorrectable Error Mask (UEM) — Offset 10Ch Correctable Error Status (CES) — Offset 110h Correctable Error Mask (CEM) — Offset 114h Advanced Error Capabilities And Control (AECC) — Offset 118h Header Log (HL_DW1) — Offset 120h Header Log (HL_DW2) — Offset 124h Header Log (HL_DW3) — Offset 124h Header Log (HL_DW4) — Offset 128h Root Error Command (REC) — Offset 134h PTM Extended Capability Header (PTMECH) — Offset 150h PTM Capability (PTMCAPR) — Offset 154h PTM Control (PTMCTLR) — Offset 158h L1 Sub-States Extended Capability Header (L1SECH) — Offset 200h | 629<br>630<br>630<br>631<br>631<br>632<br>633<br>634<br>635<br>639<br>640<br>641<br>641<br>642<br>644<br>645<br>646<br>647<br>649 | | 6.70 | ACS Extended Capability Header (ACSECH) — Offset 220h | 651 | |--------------|-----------------------------------------------------------------------------------|-----| | 6.71 | ACS Capability (ACSCAPR) — Offset 224h | 651 | | 6.72 | ACS Control (ACSCTLR) — Offset 226h | | | 6.73 | Port VC Capability Register 1 (PVCCR1) — Offset 284h | | | 6.74 | Port VC Capability 2 (PVCC2) — Offset 288h | | | 6.75 | Port VC Control (PVCC) — Offset 28Ch | | | 6.76 | Port VC Status (PVCS) — Offset 28Eh | | | 6.77 | Virtual Channel 0 Resource Capability (V0VCRC) — Offset 290h | | | 6.78 | Virtual Channel 0 Resource Control (V0CTL) — Offset 294h | | | 6.79 | Virtual Channel 0 Resource Status (V0STS) — Offset 29Ah | | | 6.80 | Virtual Channel 1 Resource Capability (V1VCRC) — Offset 29Ch | | | 6.81 | Virtual Channel 1 Resource Control (V1CTL) — Offset 2A0h | | | 6.82 | Virtual Channel 1 Resource Status (V1STS) — Offset 2A6h | | | 6.83 | DPC Extended Capability Header (DPCECH) — Offset A00h | | | 6.84 | DPC Capability (DPCCAPR) — Offset A04h | | | 6.85 | DPC Control (DPCCTLR) — Offset A06h | | | | DPC Status (DPCSR) — Offset A08h | | | 6.86<br>6.87 | DPC Status (DPCSR) — Offset Adolf | 666 | | | | | | 6.88 | RP PIO Status (RPPIOSR) — Offset A10h | | | 6.89 | RP PIO Mask (RPPIOMR) — Offset A10h | | | 6.90 | RP PIO Severity (RPPIOVR) — Offset A14h | | | 6.91 | RP PIO SysError (RPPIOSER) — Offset A18h | 670 | | 6.92 | RP PIO Exception (RPPIOER) — Offset A1Ch | | | 6.93 | RP PIO Header Log DW1 (RPPIOHLR_DW1) — Offset A20h | 6/1 | | 6.94 | RP PIO Header Log DW2 (RPPIOHLR_DW2) — Offset A24h | 6/2 | | 6.95 | RP PIO Header Log DW3 (RPPIOHLR_DW3) — Offset A28h | | | 6.96 | RP PIO Header Log DW4 (RPPIOHLR_DW4) — Offset A2Ch | | | 6.97 | Secondary PCI Express Extended Capability Header (SPEECH) — Offset A30h | | | 6.98 | | | | | Lane Error Status (LES) — Offset A38h | | | 6.100 | Lane 0 And Lane 1 Equalization Control (L01EC) — Offset A3Ch | 676 | | | Lane 2 And Lane 3 Equalization Control (L23EC) — Offset A40h | | | | Lane 4 And Lane 5 Equalization Control (L45EC) — Offset A44h | | | | Lane 6 And Lane 7 Equalization Control (L67EC) — Offset A48h | | | | Lane 8 And Lane 9 Equalization Control (L89EC) — Offset A4Ch | | | 6.105 | Lane 10 And Lane 11 Equalization Control (L1011EC) — Offset A50h | 683 | | 6.106 | Lane 12 And Lane 13 Equalization Control (L1213EC) — Offset A54h | 684 | | | Lane 14 And Lane 15 Equalization Control (L1415EC) — Offset A58h | | | 6.108 | Data Link Feature Extended Capability Header (DLFECH) — Offset A90h | 686 | | 6.109 | Data Link Feature Capabilities (DLFCAP) — Offset A94h | 687 | | | Data Link Feature Status (DLFSTS) — Offset A98h | | | | Physical Layer 16.0 GT/s Extended Capability Header (PL16GECH) — Offset A9Ch | | | 6.112 | Physical Layer 16.0 GT/s Capability (PL16CAP) — Offset AA0h | 689 | | 6.113 | Physical Layer 16.0 GT/s Control (PL16CTL) — Offset AA4h | 689 | | | Physical Layer 16.0 GT/s Status (PL16S) — Offset AA8h | | | 6.115 | Physical Layer 16.0 GT/s Local Data Parity Mismatch Status (PL16LDPMS) — Offset A | ACh | | | 690 | | | 6.116 | Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status (PL16FRDPMS) - | _ | | | Offset AB0h | | | 6.117 | Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status (PL16SRDPMS | | | | Offset AB4h | | | | Physical Layer 16.0 GT/s Extra Status (PL16ES) — Offset AB8h | | | | Physical Layer 16.0 GT/s Lane 01 Equalization Control (PL16L01EC) — Offset ABCh | | | | Physical Layer 16.0 GT/s Lane 23 Equalization Control (PL16L23EC) — Offset ABEh | | | 6 1 2 1 | Physical Layer 16 0 GT/s Lane 45 Equalization Control (PL16L45EC) — Offset ACOh | 693 | | | $^2$ Physical Layer 16.0 GT/s Lane 67 Equalization Control (PL16L67EC) — Offset AC2h . 694 | |------------|------------------------------------------------------------------------------------------------------| | | 3 Physical Layer 16.0 GT/s Lane 89 Equalization Control (PL16L89EC) — Offset AC4h . 695 | | | Physical Layer 16.0 GT/s Lane 1011 Equalization Control (PL16L1011EC) — Offset AC6h 696 | | | 5 Physical Layer 16.0 GT/s Lane 1213 Equalization Control (PL16L1213EC) — Offset AC8h 697 | | | 6 Physical Layer 16.0 GT/s Lane 1415 Equalization Control (PL16L1415EC) — Offset ACAh 698 | | | VNN Removal Control (VNNREMCTL) — Offset C70h | | | 3 VNN Removal Save And Restore Hardware Contexts 1 (VNNRSNRC1) — Offset C74h 700 | | | Physical Layer 16.0 GT/s Margining Extended Capability Header (PL16MECH) — Offset EDCh | | | Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status (PL16MPCPS) — Offset EE0h | | 6.131 | . Physical Layer 16.0 GT/s Lane0 Margin Control and Status (PL16L0MCS) — Offset EE4h . 704 $$ | | 6.132 | Physical Layer 16.0 GT/s Lane1 Margin Control and Status (PL16L1MCS) — Offset EE8h . 705 | | 6.133 | 3 Physical Layer 16.0 GT/s Lane2 Margin Control and Status (PL16L2MCS) — Offset EECh . 705 | | 6.134 | Physical Layer 16.0 GT/s Lane3 Margin Control and Status (PL16L3MCS) — Offset EF0h . 705 | | 6.135 | 5 Physical Layer 16.0 GT/s Lane4 Margin Control and Status (PL16L4MCS) — Offset EF4h .<br>705 | | 6.136 | 5 Physical Layer 16.0 GT/s Lane5 Margin Control and Status (PL16L5MCS) — Offset EF8h . 705 | | 6.137 | $^{\prime}$ Physical Layer 16.0 GT/s Lane6 Margin Control and Status (PL16L6MCS) — Offset EFCh . 706 | | 6.138 | 3 Physical Layer 16.0 GT/s Lane7 Margin Control and Status (PL16L7MCS) — Offset F00h . 706 $$ | | 6.139 | Physical Layer 16.0 GT/s Lane8 Margin Control and Status (PL16L8MCS) — Offset F04h . 706 | | 6.140 | ) Physical Layer 16.0 GT/s Lane9 Margin Control and Status (PL16L9MCS) — Offset F08h . 706 $$ | | 6.141 | . Physical Layer 16.0 GT/s Lane10 Margin Control and Status (PL16L10MCS) — Offset F0Ch 706 | | | Physical Layer 16.0 GT/s Lane11 Margin Control and Status (PL16L11MCS) — Offset F10h 706 | | 6.143 | 3 Physical Layer 16.0 GT/s Lane12 Margin Control and Status (PL16L12MCS) — Offset F14h 706 | | 6.144 | Physical Layer 16.0 GT/s Lane13 Margin Control and Status (PL16L13MCS) — Offset F18h 707 | | | 5 Physical Layer 16.0 GT/s Lane14 Margin Control and Status (PL16L14MCS) — Offset F1Ch 707 | | 6.146 | 5 Physical Layer 16.0 GT/s Lane15 Margin Control and Status (PL16L15MCS) — Offset F20h<br>707 | | 6.147 | ' Feature Control 2 (FCTL2) — Offset 1330h | | Dyna | mic Tuning Technology Registers (D4:F0)708 | | 7.1<br>7.2 | Summary of Registers | | 7.3 | Device ID (DID_0_4_0_PCI) — Offset 2h | | 7.4 | PCI Command (PCICMD_0_4_0_PCI) — Offset 4h | | 7.5 | PCI Status (PCISTS_0_4_0_PCI) — Offset 6h | | 7.6 | Revision ID (RID_0_4_0_PCI) — Offset 8h | | 7.7 | Class Code (CC_0_4_0_PCI) — Offset 9h | | 7.8 | Extended Class Code (CC 0 4 0 NOPI PCI) — Offset Ah | 7 | | 7.9 | Cache Line Size Register (CLS_0_4_0_PCI) — Offset Ch | | |---|------|-----------------------------------------------------------------------------------------|----------| | | 7.10 | Master Latency Timer (MLT_0_4_0_PCI) — Offset Dh | | | | 7.11 | Header Type (HDR_0_4_0_PCI) — Offset Eh | 714 | | | 7.12 | Built In Self Test (BIST_0_4_0_PCI) — Offset Fh | 714 | | | 7.13 | Thermal Controller Base Address (TMBAR_0_4_0_PCI) — Offset 10h | 715 | | | 7.14 | Subsystem Vendor ID (SVID_0_4_0_PCI) — Offset 2Ch | 716 | | | 7.15 | Subsystem ID (SID_0_4_0_PCI) — Offset 2Eh | 716 | | | 7.16 | Capability Pointer (CAPPOINT_0_4_0_PCI) — Offset 34h | | | | 7.17 | Interrupt Line Register (INTRLINE_0_4_0_PCI) — Offset 3Ch | | | | 7.18 | Interrupt Pin Register (INTRPIN_0_4_0_PCI) — Offset 3Dh | | | | 7.19 | Minimum Guaranteed (MINGNT_0_4_0_PCI) — Offset 3Eh | | | | 7.20 | Maximum Latency (MAXLAT 0 4 0 PCI) — Offset 3Fh | | | | 7.21 | Device Enable (DEVEN_0_4_0_PCI) — Offset 54h | | | | 7.22 | Capabilities A (CAPIDO_A_0_4_0_PCI) — Offset E4h | | | | 7.23 | Capabilities B (CAPIDO_B_0_4_0_PCI) — Offset E8h | | | 8 | | e Processing Unit Registers (D5:F0) | | | 0 | _ | | | | | 8.1 | Summary of Registers | | | | 8.2 | | | | | 8.3 | Command and Status (PCICMD_PCISTS) — Offset 4h | | | | 8.4 | Revision ID and Class Code (RID_CC) — Offset 8h | /28 | | | 8.5 | Cache Line Size, Master Latency Timer, Header Type and BIST (CLS_MLT_HT_BIST) Offset Ch | —<br>720 | | | 8.6 | ISPMMADR LSB (ISPMMADR_LOW) — Offset 10h | 720 | | | 8.7 | ISPMMADR MSB (ISPMMADR_HIGH) — Offset 14h | | | | _ | Cubayatam Vandar ID and Cubayatam ID (CVID, CID) Offset 3Ch | 730 | | | 8.8 | Subsystem Vendor ID and Subsystem ID (SVID_SID) — Offset 2Ch | 730 | | | 8.9 | Capabilities Pointer (CAPPOINT) — Offset 34h | | | | 8.10 | Interrupt Properties (INTR) — Offset 3Ch | | | | 8.11 | PCIe Capabilities (PCIECAPHDR_PCIECAP) — Offset 70h | | | | 8.12 | Device Capabilities (DEVICECAP) — Offset 74h | | | | 8.13 | Device Capabilities and Control (DEVICECTL_DEVICESTS) — Offset 78h | | | | 8.14 | MSI Capabilities and MSI Control (MSI_CAPID) — Offset ACh | | | | 8.15 | MSI Address Low (MSI_ADDRESS_LO) — Offset B0h | /35 | | | 8.16 | MSI Address High (MSI_ADDRESS_HI) — Offset B4h | /35 | | | 8.17 | MSI Data (MSI_DATA) — Offset B8h | | | | 8.18 | Power Management Capabilities (PMCAP) — Offset D0h | | | | 8.19 | Power Management Control and Status (PMCS) — Offset D4h | | | | 8.20 | IPUVTDBAR Base Address Register (IPUVTDBAR_LOW) — Offset F0h | | | | 8.21 | IPUVTDBAR Base Address Register (IPUVTDBAR_HIGH) — Offset F4h | | | 9 | Gaus | s Newton Algorithm Registers (D8:F0) | 740 | | | 9.1 | Summary of Registers | 740 | | | 9.2 | Vendor & Device ID (IDENTIFICATION) — Offset 0h | 741 | | | 9.3 | Device Control (DCTRL) — Offset 4h | | | | 9.4 | Device Status (DSTS) — Offset 6h | 742 | | | 9.5 | Revision ID & Class Codes (RID_DLCO) — Offset 8h | | | | 9.6 | Cache Line Size (CLS) — Offset Ch | | | | 9.7 | Header Type (HTYPE) — Offset Eh | | | | 9.8 | Built-in Self Test (BIST) — Offset Fh | | | | 9.9 | GNA Base Address Low (GNABAL) — Offset 10h | | | | 9.10 | GNA Base Address High (GNABAH) — Offset 14h | | | | 9.11 | Sub System Vendor Identifiers (SSVI) — Offset 2Ch | | | | 9.12 | Sub System Identifiers (SSI) — Offset 2Eh | | | | 9.13 | Capabilities Pointers (CAPP) — Offset 34h | | | | 9.14 | Interrupt Line (INTL) — Offset 3Ch | | | | ノ・エマ | THE THE (TITE) OHIGE SOH | 777 | | | 9.16 | Min Grant And Min Latency Register (MINGNTLAT) — Offset 3Eh | | |----|-------|-----------------------------------------------------------------------|-----| | | 9.17 | Override Configuration Control (OVRCFGCTL) — Offset 40h | 750 | | | 9.18 | Message Signaled Interrupt Capability ID (MSICAPID) — Offset 90h | | | | 9.19 | Message Signaled Interrupt Message Control (MC) — Offset 92h | | | | 9.20 | Message Signaled Interrupt Message Address (MA) — Offset 94h | 752 | | | 9.21 | Message Signaled Interrupt Message Data (MD) — Offset 98h | | | | 9.22 | D0i3 Capability ID (D0I3CAPID) — Offset A0h | | | | 9.23 | D0i3 Capability (D0I3CAP) — Offset A2h | | | | 9.24 | D0i3 Vendor Extended Capability Register (D0I3VSEC) — Offset A4h | | | | 9.25 | D0i3 SW LTR Pointer Register (D0I3SWLTRPTR) — Offset A8h | | | | 9.26 | D0i3 DevIdle Pointer Register (D0I3DEVIDLEPTR) — Offset ACh | | | | 9.27 | D0i3 DevIdle Power On Latency (D0I3DEVIDLEPOL) — Offset B0h | | | | 9.28 | D0i3 Power Control Enables Register (PCE) — Offset B2h | | | | 9.29 | Power Management Capability ID (PMCAPID) — Offset DCh | | | | 9.30 | Power Management Capability (PMCAP) — Offset DEh | | | | 9.31 | Power Management Control Status (PMCS) — Offset E0h | | | | 9.32 | FLR Capability ID (FLRCAPID) — Offset F0h | | | | 9.33 | FLR Capability Length And Version (FLRMISC) — Offset F2h | 760 | | | 9.34 | FLR Control Register (FLRCTL) — Offset F4h | | | | 9.35 | FLR Status Register (FLRSTS) — Offset F5h | | | 10 | Crash | Log & Telemetry Registers (D10:F0) | 762 | | | 10.1 | Summary of Registers | 762 | | | 10.2 | Device ID And Vendor ID (VENDOR_ID_DEVICE_ID) — Offset 0h | 763 | | | 10.3 | Command and Status (COMMAND_STATUS) — Offset 4h | 763 | | | 10.4 | Revision ID (REVISION_ID) — Offset 8h | | | | 10.5 | Cache Line Size (CACHE_LINE_SIZE) — Offset Ch | | | | 10.6 | PM Base Address (PM_BAR) — Offset 10h | | | | 10.7 | Subsystem Vendor ID (SUBSYSTEM_VENDOR_ID) — Offset 2Ch | | | | 10.8 | Capabilities Pointer (CAPABILITIES_POINTER) — Offset 34h | 768 | | | | Interrupt line (INTERRUPT_LINE) — Offset 3Ch | | | | | PCIe Capability ID (PCIE_CAPID) — Offset 70h | | | | | Device Capabilities (DEV_CAP) — Offset 74h | | | | 10.12 | PCIE Device Control and Status (DEV_CTL_STS) — Offset 78h | 770 | | | | Power Management Capabilities (PM_CAPID) — Offset D0h | | | | | Power Management Control Status (PM_CONTROL_STATUS) — Offset D4h | | | | | Telemetry Capability Header (TELEM_CAPABILITY_HEADER) — Offset 100h | | | | | Telemetry VSEC 0 (TELEM_VSEC_0) — Offset 104h | | | | | Telemetry VSEC 1 (TELEM_VSEC_1) — Offset 108h | | | | | Telemetry VSEC 2 (TELEM_VSEC_2) — Offset 10Ch | | | | | Watcher Capability Header (WATCHER_CAPABILITY_HEADER) — Offset 110h | | | | | Watcher VSEC 0 (WATCHER_VSEC_0) — Offset 114h | | | | | Watcher VSEC 1 (WATCHER_VSEC_1) — Offset 118h | | | | | Crashlog Capability Header (CRASHLOG_CAPABILITY_HEADER) — Offset 120h | | | | | | | | | 10.24 | Crashlog VSEC 0 (CRASHLOG_VSEC_0) — Offset 124h | 776 | | | 10.23 | Crashlog VSEC 2 (CRASHLOG_VSEC_2) — Offset 12Ch | 777 | | | | | | | 11 | | ne Management Device (D14:F0) | | | | 11.1 | Volume Management Device (D14:F0) | | | | | 11.1.1 Summary of Registers | 778 | | | | 11.1.2 Vendor ID (VID_0_14_0_PCI) — Offset 0h | | | | | 11.1.3 Device ID (DID_0_14_0_PCI) — Offset 2h | | | | | 11.1.4 PCI Command (PCICMD_0_14_0_PCI) — Offset 4h | 779 | | | | 11.1.5 PCI Status (PCISTS_0_14_0_PCI) — Offset 6h | 781 | | | | | Revision ID (RID_0_14_0_PCI) — Offset 8h | | |----|------|---------|------------------------------------------------------------------------------------|--------------| | | | | Class Code Register Interface (CCRIF_0_14_0_PCI) — Offset 9h | | | | | | Class Code Register Classes (CCRC_0_14_0_PCI) — Offset Ah | | | | | 11.1.9 | Cache Line Size (CLSR_0_14_0_PCI) — Offset Ch | 783 | | | | 11.1.10 | OHeader Type (HDR_0_14_0_PCI) — Offset Eh | 784 | | | | 11.1.11 | 1VMD Configuration Base Address (CFGBAR_0_14_0_PCI) — Offset 10h | 784 | | | | | 2VMD Memory Base Address Range 1 (MEMBAR1_0_14_0_PCI) — Offset 18h | | | | | | 3VMD Memory Base Address Range 2 (MEMBAR2_0_14_0_PCI) — Offset 20h | | | | | 11.1.14 | 4Subsystem Vendor ID (SVID_0_14_0_PCI) — Offset 2Ch | 786 | | | | | 5Subsystem ID (SSID_0_14_0_PCI) — Offset 2Eh | | | | | | 6Capability Pointer (CAPPTR_0_14_0_PCI) — Offset 34h | | | | | | 7 Interrupt Line Register (INTL_0_14_0_PCI) — Offset 3Ch | | | | | | BInterrupt Pin Register (INTPIN_0_14_0_PCI) — Offset 3Dh | | | | 11 2 | | e Management Device MEMBAR2 Registers | | | | 11.2 | | Summary of Registers | | | | | 11 2 2 | MSI-X Table Address Register 0 (MSIXADDR_0_14_0_MEMBAR2[0]) — Offset | / 00<br>+ Nh | | | | | 789 | | | | | | MSI-X Message Data Register 0 (MSIXDATA_0_14_0_MEMBAR2[0]) — Offset 789 | | | | | | MSI-X Vector Control Register 0 (MSIXVCTL_0_14_0_MEMBAR2[0]) — Offset 790 | | | | | | MSI-X Pending Bit Array (MSIXPBA_0_14_0_MEMBAR2) — Offset 1000h | | | 12 | | | ystem (TCSS) | | | | 12.1 | | erbolt DMA Device Registers (D13:F2-3) | | | | | 12.1.1 | Summary of Registers | 792 | | | | 12.1.2 | Vendor ID and Device ID (TBT_DMA_CFG_FIRST16DWORD_DW0_INST) — Off | fset | | | | | 0h | 793 | | | | | Command and Status (CMD_STATUS) — Offset 4h | | | | | 12.1.4 | Revision ID and Class Code (TBT_DMA_CFG_FIRST16DWORD_DW2_INST) — | | | | | | Offset 8h Misc Configuration (TBT_DMA_CFG_FIRST16DWORD_DW3_INST) — Offset C | /95 | | | | | 796 | | | | | 12.1.6 | Base Address Register 0 (BAR0) — Offset 10h | 796 | | | | | Base Address Register 1 (BAR1) — Offset 14h | | | | | | Base Address Register 1 Low (BAR1_LOW) — Offset 18h | | | | | | Base Address Register 1 High (BAR1_HIGH) — Offset 1Ch | | | | | 12.1.10 | OCardbus CIS Pointer (TBT_DMA_CFG_FIRST16DWORD_DW10_INST) — Offse<br>28h | | | | | 12.1.11 | 1Subsystem IDs (TBT_DMA_CFG_FIRST16DWORD_DW11_INST) — Offset 2Ch<br>798 | 7 JU | | | | | 2Expansion ROM Base Address (TBT_DMA_CFG_FIRST16DWORD_DW12_INST) Offset 30h | 799 | | | | 12.1.13 | 3PCIe Capabilities Pointer (CAPPOINT) — Offset 34h | 799 | | | | | 4Interrupt Configuration (INT_CFG) — Offset 3Ch | | | | | | 5Power Management Capability Configuration (TBT_DMA_CFG_PM_CAP_0) — Offset 80h | 800 | | | | | 5PM Capability 1 Control and Status (TBT_DMA_CFG_PM_CAP_1) — Offset 84l<br>801 | | | | | 12.1.17 | 7MSI Capability 0: MSI Capability Config (TBT_DMA_CFG_MSIREG_DW0_INST) Offset 88h | ) —<br>802 | | | | | Offset 8Ch | 802 | | | | 12.1.19 | 9MSI Capability 2: Message Address High (TBT_DMA_CFG_MSIREG_DW2_INST<br>Offset 90h | | | | 12.1.20MSI Capability 3: Message Data (TBT_DMA_CFG_MSIREG_DW3_INST) — O | ffset | |------|------------------------------------------------------------------------------|-------| | | 94h | . 803 | | | 12.1.21 MSI Capability 4: Interrupt Mask (TBT_DMA_CFG_MSIREG_DW4_INST) — O | | | | 98h | | | | 12.1.22 MSI Capability 5: Interrupt Pending (TBT_DMA_CFG_MSIREG_DW5_INST) | | | | Offset 9Ch | . 804 | | | 12.1.23MSIX Capability 0: MSIX Capability Config | | | | (TBT_DMA_CFG_MSIXREG_DW0_INST) — Offset A0h | . 805 | | | 12.1.24MSIX Capability 1: Table Offset and Table BIR | | | | (TBT_DMA_CFG_MSIXREG_DW1_INST) — Offset A4h | . 805 | | | 12.1.25 MSIX Capability 2: PBA Offset and PBA BIR | | | | (TBT_DMA_CFG_MSIXREG_DW2_INST) — Offset A8h | | | | 12.1.26 VS CAP 10 (TBT_DMA_CFG_VS_CAP_10) — Offset CCh | . 806 | | | 12.1.27VS CAP 11 (TBT_DMA_CFG_VS_CAP_11) — Offset D0h | . 807 | | | 12.1.28 VS CAP 12 Thunderbolt Access Through PCIE Command Register | | | | (TBT_DMA_CFG_VS_CAP_12) — Offset D4h | . 807 | | | 12 1 29VS CAP 13 Thunderholt Access Through PCIF Write Data Register | | | | (TBT_DMA_CFG_VS_CAP_13) — Offset D8h | . 808 | | | 12.1.30 VS CAP 14 Thunderbolt Access Through PCIERead Data Register | | | | (TBT_DMA_CFG_VS_CAP_14) — Offset DCh | . 809 | | | 12.1.31 VS CAP 17 (TBT_DMA_CFG_VS_CAP_17) — Offset E8h | . 809 | | | 12.1.32VS CAP 18 (TBT_DMA_CFG_VS_CAP_18) — Offset ECh | | | | 12.1.33 VS CAP 19 (TBT_DMA_CFG_VS_CAP_19) — Offset F0h | | | | 12.1.34VS CAP 20: BIOS Data LOW (TBT_DMA_CFG_VS_CAP_20) — Offset F4h | | | | 12.1.35VS CAP 21: BIOS Data HIGH (TBT_DMA_CFG_VS_CAP_21) — Offset F8h | | | | 12.1.36 VS CAP 22: YFL Vendor Configuration Bits (TBT_DMA_CFG_VS_CAP_22) — C | | | | FCh | | | 122 | USB Host Controller (xHCI) Registers (D13:F0) | | | 12.2 | | | | | 12.2.1 Summary of Registers | | | | 12.2.2 Vendor ID (VID) — Offset 0h | . 814 | | | 12.2.3 Device ID (DID) — Offset 2h | | | | 12.2.4 Command Reg (CMD) — Offset 4h | | | | 12.2.5 Device Status (STS) — Offset 6h | | | | 12.2.6 Revision ID (RID) — Offset 8h | | | | 12.2.7 Programming Interface (PI) — Offset 9h | | | | 12.2.8 Sub Class Code (SCC) — Offset Ah | | | | 12.2.9 Base Class Code (BCC) — Offset Bh | . 818 | | | 12.2.10 Cache Line Size (CLS) — Offset Ch | . 818 | | | 12.2.11 Master Latency Timer (MLT) — Offset Dh | . 819 | | | 12.2.12 Header Type (HT) — Offset Eh | . 819 | | | 12.2.13 Memory Base Address (MBAR) — Offset 10h | | | | 12.2.14USB Subsystem Vendor ID (SSVID) — Offset 2Ch | | | | 12.2.15USB Subsystem ID (SSID) — Offset 2Eh | | | | 12.2.16 Capabilities Pointer (CAP_PTR) — Offset 34h | | | | 12.2.17 Interrupt Line (ILINE) — Offset 3Ch | | | | 12.2.18 Interrupt Pin (IPIN) — Offset 3Dh | | | | 12.2.19 Audio Time Synchronization (AUDSYNC) — Offset 58h | 822 | | | | | | | 12.2.20 Serial Bus Release Number (SBRN) — Offset 60h | . 023 | | | 12.2.21 Frame Length Adjustment (FLADJ) — Offset 61h | | | | 12.2.22Best Effort Service Latency (BESL) — Offset 62h | | | | 12.2.23 PCI Power Management Capability ID (PM_CID) — Offset 70h | | | | 12.2.24Next Item Pointer 1 (PM_NEXT) — Offset 71h | | | | 12.2.25 Power Management Capabilities (PM_CAP) — Offset 72h | | | | 12.2.26 Power Management Control/Status (PM_CS) — Offset 74h | | | | 12.2.27 Message Signaled Interrupt CID (MSI_CID) — Offset 80h | | | | 12.2.28 Next Item Pointer (MSI_NEXT) — Offset 81h | . 828 | | | 12.2.29 Message Signaled Interrupt Message Control (MSI_MCTL) — Offset 82n | | |------|---------------------------------------------------------------------------------|--------------| | | 12.2.30Message Signaled Interrupt Message Address (MSI_MAD) — Offset 84h | 830 | | | 12.2.31Message Signaled Interrupt Upper Address (MSI_MUAD) — Offset 88h | | | | 12.2.32Message Signaled Interrupt Message Data (MSI_MD) — Offset 8Ch | | | | 12.2.33High Speed Configuration 2 (HSCFG2) — Offset A4h | | | 12.3 | USB Host Controller MBAR Registers (D13:F0) | | | | 12.3.1 Summary of Registers | | | | 12.3.2 Capability Registers Length (CAPLENGTH) — Offset 0h | 839 | | | 12.3.3 Host Controller Interface Version Number (HCIVERSION) — Offset 2h | 839 | | | 12.3.4 Structural Parameters 1 (HCSPARAMS1) — Offset 4h | 839 | | | 12.3.5 Structural Parameters 2 (HCSPARAMS2) — Offset 8h | 840 | | | 12.3.6 Structural Parameters 3 (HCSPARAMS3) — Offset Ch | | | | 12.3.7 Capability Parameters (HCCPARAMS) — Offset 10h | 841 | | | 12.3.8 Doorbell Offset (DBOFF) — Offset 14h | | | | 12.3.9 Runtime Register Space Offset (RTSOFF) — Offset 18h | 843 | | | 12.3.10 USB Command (USBCMD) — Offset 80h | 843 | | | 12.3.11USB Status (USBSTS) — Offset 84h | | | | 12.3.12Page Size (PAGESIZE) — Offset 88h | | | | 12.3.13 Device Notification Control (DNCTRL) — Offset 94h | | | | 12.3.14Command Ring Low (CRCR_LO) — Offset 98h | | | | 12.3.15Command Ring High (CRCR_HI) — Offset 9Ch | | | | 12.3.16 Device Context Base Address Array Pointer Low (DCBAAP_LO) — Offset B0h | | | | 12.3.17 Device Context Base Address Array Pointer High (DCBAAP_HI) — Offset B4h | | | | 12.3.18 Configure Reg (CONFIG) — Offset B8h | | | | 12.3.19 Port Status AndControl USB2 (PORTSC1) — Offset 480h | 849 | | | 12.3.20 Port Power Management Status Aand Control USB2 (PORTPMSC1) — Offset 4 | 184h | | | 850 | 10-111 | | | 12.3.21Port X Hardware LPM Control Register (PORTHLPMC1) — Offset 48Ch | 851 | | | 12.3.22Port Status And Control USB3 (PORTSC2) — Offset 490h | | | | 12.3.23 Port Power Management Status And Control USB3 (PORTPMSC2) — Offset 49 | | | | 853 | 7 111 | | | 12.3.24USB3 Port Link Info (PORTLI2) — Offset 498h | 853 | | | 12.3.25 Port Status And Control USB3 (PORTSC3) — Offset 4A0h | | | | 12.3.26 Port Power Management Status And Control USB3 (PORTPMSC3) — Offset 4/ | | | | 854 | <b>\</b> 111 | | | 12.3.27USB3 Port Link Info (PORTLI3) — Offset 4A8h | 854 | | | 12.3.28 Port Status And Control USB3 (PORTSC4) — Offset 4B0h | | | | 12.3.29 Port Power Management Status And Control USB3 (PORTPMSC4) — Offset 4l | | | | 855 | J | | | 12.3.30USB3 Port Link Info (PORTLI4) — Offset 4B8h | 855 | | | 12.3.31Port Status And Control USB3 (PORTSC5) — Offset 4C0h | | | | 12.3.32Port Power Management Status And Control USB3 (PORTPMSC5) — Offset 40 | ∵4h | | | 855 | J | | | 12.3.33USB3 Port Link Info (PORTLI5) — Offset 4C8h | 855 | | | 12.3.34Microframe Index (RTMFINDEX) — Offset 2000h | | | | 12.3.35Interrupter Management (IMANO) — Offset 2020h | | | | 12.3.36Interrupter Moderation (IMOD0) — Offset 2024h | 857 | | | 12.3.37Event Ring Segment Table Size (ERSTSZ0) — Offset 2028h | | | | 12.3.38 Event Ring Segment Table Base Address Low (ERSTBA_LO0) — Offset 2030h | | | | 857 | | | | 12.3.39Event Ring Segment Table Base Address High (ERSTBA_HI0) — Offset 2034l | 1 | | | 858 | | | | 12.3.40 Event Ring Dequeue Pointer Low (ERDP LO0) — Offset 2038h | 858 | | | 12.3.41Event Ring Dequeue Pointer High (ERDP_HI0) — Offset 203Ch | | | | 12.3.42Interrupter Management (IMAN1) — Offset 2040h | | | | , , , , , , , , , , , , , , , , , , , , | | | | | Moderation (IMOD1) — Offset 2044h | | |---|--------------------------|-------------------------------------------------------------|-----| | 1 | .2.3.44 Event Ring | Segment Table Size (ERSTSZ1) — Offset 2048h | 860 | | | 860 | Segment Table Base Address Low (ERSTBA_LO1) — Offset 2050h | | | | 860 | Segment Table Base Address High (ERSTBA_HI1) — Offset 2054 | | | | | Dequeue Pointer Low (ERDP_LO1) — Offset 2058h | | | 1 | .2.3.48 Event Ring | Dequeue Pointer High (ERDP_HI1) — Offset 205Ch | 860 | | 1 | .2.3.49 Interrupter | Management (IMAN2) — Offset 2060h | 860 | | 1 | .2.3.50 Interrupter | Moderation (IMOD2) — Offset 2064h | 861 | | | | Segment Table Size (ERSTSZ2) — Offset 2068h | | | | | Segment Table Base Address Low (ERSTBA_LO2) — Offset 2070h | | | | 861 | Segment Table Base Address High (ERSTBA_HI2) — Offset 2074 | | | | | Dequeue Pointer Low (ERDP_LO2) — Offset 2078h | | | 1 | .2.3.55 Event Ring | Dequeue Pointer High (ERDP_HI2) — Offset 207Ch | 861 | | | | Management (IMAN3) — Offset 2080h | | | 1 | .2.3.57 Interrupter | Moderation (IMOD3) — Offset 2084h | 862 | | 1 | 2.3.58 Event Ring | Segment Table Size (ERSTSZ3) — Offset 2088h | 862 | | 1 | .2.3.59Event Ring<br>862 | Segment Table Base Address Low (ERSTBA_LO3) — Offset 2090h | າ | | | 862 | Segment Table Base Address High (ERSTBA_HI3) — Offset 2094 | | | | | Dequeue Pointer Low (ERDP_LO3) — Offset 2098h | | | | | Dequeue Pointer High (ERDP_HI3) — Offset 209Ch | | | | | Management (IMAN4) — Offset 20A0h | | | 1 | .2.3.64Interrupter | Moderation (IMOD4) — Offset 20A4h | 863 | | 1 | .2.3.65 Event Ring | Segment Table Size (ERSTSZ4) — Offset 20A8h | 863 | | | 863 | Segment Table Base Address Low (ERSTBA_LO4) — Offset 20B0 | | | | 863 | Segment Table Base Address High (ERSTBA_HI4) — Offset 20B4 | | | 1 | .2.3.68 Event Ring | Dequeue Pointer Low (ERDP_LO4) — Offset 20B8h | 863 | | | | Dequeue Pointer High (ERDP_HI4) — Offset 20BCh | | | | | Management (IMAN5) — Offset 20C0h | | | | | Moderation (IMOD5) — Offset 20C4h | | | | | Segment Table Size (ERSTSZ5) — Offset 20C8h | | | | 864 | Segment Table Base Address Low (ERSTBA_LO5) — Offset 20D0 | | | | 864 | Segment Table Base Address High (ERSTBA_HI5) — Offset 20D4 | | | | | Dequeue Pointer Low (ERDP_LO5) — Offset 20D8h | | | | | Dequeue Pointer High (ERDP_HI5) — Offset 20DCh | | | | | Management (IMAN6) — Offset 20E0h | | | | | Moderation (IMOD6) — Offset 20E4h | | | | | Segment Table Size (ERSTSZ6) — Offset 20E8h | | | | 865 | Segment Table Base Address Low (ERSTBA_LO6) — Offset 20F0h | | | | 865 | Segment Table Base Address High (ERSTBA_HI6) — Offset 20F4l | | | | | Dequeue Pointer Low (ERDP_LO6) — Offset 20F8h | | | 1 | .2.3.83 Event Ring | Dequeue Pointer High (ERDP_HI6) — Offset 20FCh | 865 | | 1 | .2.3.84Interrupter | Management (IMAN7) — Offset 2100h | 866 | | 1 | 2.3.85 Interrupter | Moderation (IMOD7) — Offset 2104h | 866 | | | | Segment Table Size (FRSTS77) — Offset 2108h | | | 12.3.87Event Ring Segment Table Base Address Low (ERSTBA_LO7) — Offset 2110h 866 | າ | |-----------------------------------------------------------------------------------|-------| | 12.3.88Event Ring Segment Table Base Address High (ERSTBA_HI7) — Offset 2114h 866 | h | | 12.3.89Event Ring Dequeue Pointer Low (ERDP_LO7) — Offset 2118h | 866 | | 12.3.90 Event Ring Dequeue Pointer Low (ERDP_LO7) — Offset 211011 | | | 12.3.91Door Bell (DB0) — Offset 3000h | | | 12.3.92Door Bell (DB1) — Offset 3000h | | | | | | 12.3.93 Door Bell (DB2) — Offset 3008h | | | 12.3.94Door Bell (DB3) — Offset 300Ch | | | 12.3.95Door Bell (DB4) — Offset 3010h | | | 12.3.96 Door Bell (DB5) — Offset 3014h | | | 12.3.97Door Bell (DB6) — Offset 3018h | | | 12.3.98 Door Bell (DB7) — Offset 301Ch | | | 12.3.99Door Bell (DB8) — Offset 3020h | | | 12.3.100Door Bell (DB9) — Offset 3024h | | | 12.3.101Door Bell (DB10) — Offset 3028h | | | 12.3.102Door Bell (DB11) — Offset 302Ch | 868 | | 12.3.103Door Bell (DB12) — Offset 3030h | | | 12.3.104Door Bell (DB13) — Offset 3034h | | | 12.3.105Door Bell (DB14) — Offset 3038h | | | 12.3.106Door Bell (DB15) — Offset 303Ch | | | 12.3.107Door Bell (DB16) — Offset 3040h | | | 12.3.108Door Bell (DB17) — Offset 3044h | . 869 | | 12.3.109Door Bell (DB18) — Offset 3048h | | | 12.3.110Door Bell (DB19) — Offset 304Ch | | | 12.3.111Door Bell (DB20) — Offset 3050h | | | 12.3.112Door Bell (DB21) — Offset 3054h | | | 12.3.113Door Bell (DB22) — Offset 3058h | . 870 | | 12.3.114Door Bell (DB23) — Offset 305Ch | . 870 | | 12.3.115Door Bell (DB24) — Offset 3060h | | | 12.3.116Door Bell (DB25) — Offset 3064h | | | 12.3.117Door Bell (DB26) — Offset 3068h | | | 12.3.118Door Bell (DB27) — Offset 306Ch | | | 12.3.119Door Bell (DB28) — Offset 3070h | | | 12.3.120Door Bell (DB29) — Offset 3074h | | | 12.3.121Door Bell (DB30) — Offset 3078h | . 871 | | 12.3.122Door Bell (DB31) — Offset 307Ch | | | 12.3.123Door Bell (DB32) — Offset 3080h | . 871 | | 12.3.124Door Bell (DB33) — Offset 3084h | . 871 | | 12.3.125Door Bell (DB34) — Offset 3088h | . 871 | | 12.3.126Door Bell (DB35) — Offset 308Ch | | | 12.3.127Door Bell (DB36) — Offset 3090h | | | 12.3.128Door Bell (DB37) — Offset 3094h | | | 12.3.129Door Bell (DB38) — Offset 3098h | | | 12.3.130Door Bell (DB39) — Offset 309Ch | . 872 | | 12.3.131Door Bell (DB40) — Offset 30A0h | | | 12.3.132Door Bell (DB41) — Offset 30A4h | | | 12.3.133Door Bell (DB42) — Offset 30A8h | | | 12.3.134Door Bell (DB43) — Offset 30ACh | | | 12.3.135Door Bell (DB44) — Offset 30B0h | | | 12.3.136Door Bell (DB45) — Offset 30B4h | | | 12.3.137Door Bell (DB46) — Offset 30B8h | . 873 | | 12.3.138Door Bell (DB47) — Offset 30BCh | | | 12.3.139Door Bell (DB48) — Offset 30C0h | . 873 | | 12.3.140Door Bell (DB49) — Offset 30C4h | 873 | |------------------------------------------------------------------------------------|-------| | 12.3.141Door Bell (DB50) — Offset 30C8h | 873 | | 12.3.142Door Bell (DB51) — Offset 30CCh | 873 | | 12.3.143Door Bell (DB52) — Offset 30D0h | 874 | | 12.3.144Door Bell (DB53) — Offset 30D4h | | | 12.3.145Door Bell (DB54) — Offset 30D8h | | | 12.3.146Door Bell (DB55) — Offset 30DCh | | | 12.3.147Door Bell (DB56) — Offset 30E0h | | | 12.3.148Door Bell (DB57) — Offset 30E4h | | | 12.3.149Door Bell (DB58) — Offset 30E8h | | | 12.3.150Door Bell (DB59) — Offset 30ECh | 874 | | 12.3.151Door Bell (DB60) — Offset 30F0h | 875 | | 12.3.152Door Bell (DB61) — Offset 30F4h | | | 12.3.153Door Bell (DB62) — Offset 30F8h | | | 12.3.153Door Bell (DB62) — Offset 30FCh | | | 12.3.155Door Bell (DB64) — Offset 3100h | | | 12.3.155D001 Bell (DB04) — Offset 31001 | 0/3 | | 12.3.156XECP USB2 Support (XECP_SUPP_USB2_1) — Offset 8004h | 8/5 | | 12.3.157XECP SUPP USB3_3 (XECP_SUPP_USB2_3) — Offset 800Ch | | | 12.3.158XECP SUPP USB2_4 Full Speed (XECP_SUPP_USB2_4) — Offset 8010h | | | 12.3.159XECP_SUPP USB2_5 Low Speed (XECP_SUPP_USB2_5) — Offset 8014h | | | 12.3.160XECP SUPP USB2_6 High Speed (XECP_SUPP_USB2_6) — Offset 8018h | | | 12.3.161XECP SUPP USB3_0 (XECP_SUPP_USB3_0) — Offset 8020h | | | 12.3.162XECP USB3.1 Support (XECP_SUPP_USB3_1) — Offset 8024h | 878 | | 12.3.163XECP USB 3 Support (XECP_SUPP_USB3_2) — Offset 8028h | 878 | | 12.3.164XECP SUPP USB3_3 (XECP_SUPP_USB3_3) — Offset 802Ch | 879 | | 12.3.165XECP SUPP USB3_4 (XECP_SUPP_USB3_4) — Offset 8030h | | | 12.3.166XECP SUPP USB3_5 (XECP_SUPP_USB3_5) — Offset 8034h | | | 12.3.167XECP SUPP USB3_6 (XECP_SUPP_USB3_6) — Offset 8038h | | | 12.3.168XECP SUPP USB3_7 (XECP_SUPP_USB3_7) — Offset 803Ch | | | 12.3.169Host Control Scheduler (HOST_CTRL_SCH_REG) — Offset 8094h | | | 12.3.170Power Management Control (PMCTRL_REG) — Offset 80A4h | | | 12.3.171Host Controller Misc Reg (HOST_CTRL_MISC_REG) — Offset 80B0h | | | 12.3.172Host Controller Misc Reg2 (HOST_CTRL_MISC_REG2) — Offset 80B4h | | | 12.3.173Super Speed Port Enable (SSPE_REG) — Offset 80B8h | | | 12.3.174AUX Power Management Control (AUX_CTRL_REG1) — Offset 80E0h | | | 12.3.175SuperSpeed Port Link Control (HOST_CTRL_PORT_LINK_REG) — Offset 80E 892 | ∃Ch . | | 12.3.176USB2 Port Link Control 1 (USB2_LINK_MGR_CTRL_REG1) — Offset 80F0h . | 893 | | 12.3.177USB2 Port Link Control 2 (USB2_LINK_MGR_CTRL_REG2) — Offset 80F4h . | | | 12.3.178USB2 Port Link Control 3 (USB2_LINK_MGR_CTRL_REG3) — Offset 80F8h . | | | 12.3.179USB2 Port Link Control 4 (USB2_LINK_MGR_CTRL_REG4) — Offset 80FCh . | 896 | | 12.3.180Power Scheduler Control-0 (PWR_SCHED_CTRL0) — Offset 8140h | 897 | | 12.3.181Power Scheduler Control-1 (PWR_SCHED_CTRL2) — Offset 8144h | | | 12.3.182AUX Power Management Control (AUX CTRL REG2) — Offset 8154h | | | 12.3.183USB2 PHY Power Management Control (USB2_PHY_PMC) — Offset 8164h | | | 12.3.184XHCI Aux Clock Control Register (XHCI_AUX_CCR) — Offset 816Ch | | | 12.3.185XHC Latency Tolerance Parameters LTV Control (XLTP_LTV1) — Offset 8174 | | | 905 12.3.186XHC Latency Tolerance Parameters LTV Control 2 (XLTP_LTV2) — Offset 81 | 78h | | 907 | 7 011 | | 12.3.187XHC Latency Tolerance Parameters High Idle Time Control (XLTP_HITC) — Of | | | 817Ch | 908 | | 12.3.188XHC Latency Tolerance Parameters Medium Idle Time Control (XLTP_MITC) | _ | | Offset 8180h | 909 | | 12.3.189XHC Latency Tolerance Parameters Low Idle Time Control (XLTP_LITC) — | | |------------------------------------------------------------------------------------------------|--------| | 8184h | 910 | | 12.3.190LFPS On Count (LFPSONCOUNT_REG) — Offset 81B8h | | | 12.3.191USB2 Power Management Control (USB2PMCTRL_REG) — Offset 81C4h | 911 | | 12.3.192USB Legacy Support Capability (USBLEGSUP) — Offset 846Ch | 913 | | 12.3.193USB Legacy Support Control Status (USBLEGCTLSTS) — Offset 8470h | | | 12.3.194Port Disable Override Capability Register (PDO_CAPABILITY) — Offset 84 | | | 915 | | | 12.3.195Command Reg (CMD_MMIO) — Offset 8604h | 916 | | 12.3.196Device Status (STS_MMIO) — Offset 8606h | 916 | | 12.3.197Revision ID (RID_MMIO) — Offset 8608h | 918 | | 12.3.198Programming Interface (PI_MMIO) — Offset 8609h | | | 12.3.199Sub Class Code (SCC_MMIO) — Offset 860Ah | 918 | | 12.3.200Base Class Code (BCC_MMIO) — Offset 860Bh | 919 | | 12.3.201Cache Line Size (CLS_MMIO) — Offset 860Ch | 919 | | 12.3.202Master Latency Timer (MLT_MMIO) — Offset 860Dh | | | 12.3.203Header Type (HT_MMIO) — Offset 860Eh | 920 | | 12.3.204Memory Base Address (MBAR_MMIO) — Offset 8610h | 920 | | 12.3.205USB Subsystem Vendor ID (SSVID_MMIO) — Offset 862Ch | 921 | | 12.3.206USB Subsystem ID (SSID_MMIO) — Offset 862Eh | | | 12.3.207Capabilities Pointer (CAP_PTR_MMIO) — Offset 8634h | 922 | | 12.3.208Interrupt Line (ILINE_MMIO) — Offset 863Ch | 922 | | 12.3.209Interrupt Pin (IPIN_MMIO) — Offset 863Dh | 923 | | 12.3.210Serial Bus Release Number (SBRN_MMIO) — Offset 8660h | | | 12.3.211Frame Length Adjustment (FLADJ_MMIO) — Offset 8661h | | | 12.3.2117 ame Length Adjustment (TEADS_MMIO) — Offset 8662h | | | 12.3.213PCI Power Management Capability ID (PM_CID_MMIO) — Offset 8670h | | | 12.3.214Next Item Pointer 1 (PM_NEXT_MMIO) — Offset 8671h | | | 12.3.215Power Management Capabilities (PM_CAP_MMIO) — Offset 8672h | 920 | | 12.3.216Power Management Control/Status (PM_CS_MMIO) — Offset 8674h | 027 | | | | | 12.3.217Message Signaled Interrupt CID (MSI_CID_MMIO) — Offset 8680h | | | 12.3.218Next Item Pointer (MSI_NEXT_MMIO) — Offset 8681h | | | 12.3.219Message Signaled Interrupt Message Control (MSI_MCTL_MMIO) — Offset 929 | | | 12.3.220Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 930 | | | $12.3.221 {\tt Message~Signaled~Interrupt~Upper~Address~(MSI\_MUAD\_MMIO)} - {\tt Offset}$ | 8688h | | 931 | | | 12.3.222Message Signaled Interrupt Message Data (MSI_MD_MMIO) — Offset 868 931 | ⊰Ch | | 12.3.223High Speed Configuration 2 (HSCFG2_MMIO) — Offset 86A4h | | | 12.3.224Debug Capability ID Register (DCID) — Offset 8700h | 933 | | 12.3.225Debug Capability Doorbell Register (DCDB) — Offset 8704h | | | 12.3.226Debug Capability Event Ring Segment Table Size Register (DCERSTSZ) — 8708h | Offset | | 12.3.227Debug Capability Event Ring Segment Table Base Address Register (DCER: — Offset 8710h | STBA) | | 12.3.228Debug Capability Event Ring Dequeue Pointer Register (DCERDP) — Offse 8718h | et | | 12.3.229Debug Capability Control Register (DCCTRL) — Offset 8720h | 939 | | 12.3.230Debug Capability Status Register (DCST) — Offset 8724h | | | 12.3.231Debug Capability Status Register (DCST) — Onset 67241 | | | 937 | | | 12.3.232Debug Capability Context Pointer Register (DCCP) — Offset 8730h | | | 12.3.233Strap Mirror Capability Register (STRAP MIRROR CAP) — Offset 8800h | 940 | | | 12.3.234GLOBAL TIME SYNC CAP REG (GLOBAL_TIME_SYNC_CAP_REG) — Offset 8E | 10h | |------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------| | | 940 13.2.225CLOBALTIME SYNC CTDL DEC (CLOBALTIME SYNC CTDL DEC) Officet | | | | 12.3.235GLOBAL TIME SYNC CTRL REG (GLOBAL_TIME_SYNC_CTRL_REG) — Offset 8E14h | 0/1 | | | 12.3.236MICROFRAME TIME REG (MICROFRAME_TIME_REG) — Offset 8E18h | 941 | | | 12.3.237Global Time Value (Low Register) (GLOBAL_TIME_LOW_REG) — Offset 8E20 | | | | 942 | J11 | | | 12.3.238Global Time High (GLOBAL_TIME_HI_REG) — Offset 8E24h | 942 | | | 12.3.239Dublin Host Controller USB3 Local Loopback Repeater | | | | (HOST_CTRL_USB3_LOCAL_LPBK_RPTR) — Offset 8E60h | 943 | | | 12.3.240Host Ctrl USB3 Master Loopback Register (HOST_CTRL_USB3_MSTR_LPBK) | _ | | | Offset 8EC8h | 943 | | | 12.3.241Host Controller USB3 BLR Comp (HOST_CTRL_USB3_BLR_COMP) — Offset | 040 | | | 8ECCh | 943 | | | 12.3.242HOSt Controller SSP Disable (HOS1_CTRL_SSP_DIS) — Offset 8ED01 | | | | 12.3.244XHCI USB2 Overcurrent Pin Mapping (U2OCM2) — Offset 90A8h | 045 | | | 12.3.245XHCI USB2 Overcurrent Pin Mapping (U2OCM2) — Offset 90AGh | 943 | | | 12.3.246XHCI USB2 Overcurrent Pin Mapping (U2OCM3) — Offset 90B0h | | | | 12.3.247XHCI USB3 Overcurrent Pin Mapping (U3OCM1) — Offset 9124h | | | | 12.3.248XHCI USB3 Overcurrent Pin Mapping (U3OCM2) — Offset 9128h | | | | 12.3.249XHCI USB3 Overcurrent Pin Mapping (U3OCM3) — Offset 912Ch | | | | 12.3.250XHCI USB3 Overcurrent Pin Mapping (U3OCM4) — Offset 9130h | 946 | | 12.4 | USB Device Controller (xDCI) Configuration Registers (D13:F1) | 946 | | | 12.4.1 Summary of Registers | | | | 12.4.2 Device ID And Vendor ID Register (DEVVENDID) — Offset 0h | 947 | | | 12.4.3 Command and Status (STATUSCOMMAND) — Offset 4h | | | | 12.4.4 Revision Id And Class Code (REVCLASSCODE) — Offset 8h | | | | 12.4.5 Cache Line Latency Header And Bist (CLLATHEADERBIST) — Offset Ch | 949 | | | 12.4.6 Base Address Register (BAR) — Offset 10h | | | | 12.4.7 Base Address Register High (BAR_HIGH) — Offset 14h | | | | 12.4.8 Base Address Register1 (BAR1) — Offset 18h | | | | 12.4.9 Base Address Register1 High (BAR1_HIGH) — Offset 1Ch | | | | 12.4.10 Subsystem Vendor And Subsystem ID (SUBSYSTEMID) — Offset 2Ch 12.4.11 Expansion ROM Base Address (EXPANSION_ROM_BASEADDR) — Offset 30h | | | | 12.4.12 Capabilities Pointer Register (CAPABILITYPTR) — Offset 34h | | | | 12.4.13 Interrupt Register (INTERRUPTREG) — Offset 3Ch | | | | 12.4.14 Power Management Capability Id (POWERCAPID) — Offset 80h | | | | 12.4.15 Power Management Control And Status Register (PMECTRLSTATUS) — Offset | | | | 955 | • | | | 12.4.16 Pci Device Idle Vendor Capability Register (PCIDEVIDLE_CAP_RECORD) — Off | | | | 90h | | | | 12.4.17 Vendor Specific Extended Capability Register (DEVID_VEND_SPECIFIC_REG) | _<br>0F6 | | | Offset 94h | 956 | | | 12.4.18 Software Ltr Update Mmio Location Register (D0I3_CONTROL_SW_LTR_MMIO_REG) — Offset 98h | 056 | | | 12.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch | | | | 12.4.20 D0i3 And Power Control Enable Register (D0I3_MAX_POW_LAT_PG_CONFIG) | ) — | | | Offset A0h | | | | 12.4.21 Manufacturers ID (MANID) — Offset F8h | 958 | | 12.5 | Thunderbolt PCI Express* Controller Registers (D7:F0-3) | 959 | | | 12.5.1 Summary of Registers | | | | 12.5.2 Device Identifiers (ID) — Offset 0h | 962 | | | 12.5.3 Device Command (CMD) — Offset 4h | | | | 12.5.4 Primary Status (PSTS) — Offset 6h | | | | 12.5.5 Revision ID (RID_CC) — Offset 8h | 965 | | 12.5.6 Cache Line Size (CLS) — Offset Ch | | |-----------------------------------------------------------------------|--------| | 12.5.7 Primary Latency Timer (PLT) — Offset Dh | 966 | | 12.5.8 Header Type (HTYPE) — Offset Eh | 966 | | 12.5.9 Bus Numbers (BNUM_SLT) — Offset 18h | 967 | | 12.5.10I/O Base And Limit (IOBL) — Offset 1Ch | 967 | | 12.5.11Secondary Status (SSTS) — Offset 1Eh | 968 | | 12.5.12 Memory Base And Limit (MBL) — Offset 20h | | | 12.5.13 Prefetchable Memory Base And Limit (PMBL) — Offset 24h | 969 | | 12.5.14Prefetchable Memory Base Upper 32 Bits (PMBU32) — Offset 28h | | | 12.5.15 Prefetchable Memory Limit Upper 32 Bits (PMLU32) — Offset 2Ch | | | 12.5.16 Capabilities List Pointer (CAPP) — Offset 34h | | | 12.5.17Interrupt Information (INTR) — Offset 3Ch | 971 | | 12.5.18Bridge Control (BCTRL) — Offset 3Eh | 972 | | 12.5.19Capabilities List (CLIST) — Offset 40h | | | 12.5.20 PCI Express Capabilities (XCAP) — Offset 42h | | | 12.5.21 Device Capabilities (DCAP) — Offset 44h | 974 | | 12.5.22Device Control (DCTL) — Offset 48h | 976 | | 12.5.23 Device Status (DSTS) — Offset 4Ah | 977 | | 12.5.24Link Capabilities (LCAP) — Offset 4Ch | 977 | | 12.5.25Link Control (LCTL) — Offset 50h | | | 12.5.26Link Status (LSTS) — Offset 52h | | | 12.5.27 Slot Capabilities (SLCAP) — Offset 54h | 982 | | 12.5.28 Slot Control (SLCTL) — Offset 58h | 083 | | 12.5.29 Slot Status (SLSTS) — Offset 5Ah | 084 | | 12.5.30 Root Control (RCTL) — Offset 5Ch | 985 | | 12.5.31 Root Status (RSTS) — Offset 60h | | | 12.5.32 Device Capabilities 2 (DCAP2) — Offset 64h | | | 12.5.33 Device Capabilities 2 (DCAP2) — Offset 68h | 000 | | 12.5.34 Device Status 2 (DSTS2) — Offset 6Ah | 000 | | 12.5.35Link Capabilities 2 (LCAP2) — Offset 6Ch | | | 12.5.36Link Control 2 (LCTL2) — Offset 70h | 990 | | 12.5.37Link Status 2 (LSTS2) — Offset 70h | | | 12.5.38 Slot Capabilities 2 (SLCAP2) — Offset 7211 | | | 12.5.38510t Capabilities 2 (SLCAP2) — Offset 7411 | 995 | | 12.5.39 Slot Control 2 (SLCTL2) — Offset 78h | 995 | | 12.5.40 Slot Status 2 (SLSTS2) — Offset 7Ah | 995 | | 12.5.41 Message Signaled Interrupt Identifiers (MID) — Offset 80h | | | 12.5.42 Message Signaled Interrupt Message (MC) — Offset 82h | | | 12.5.43 Message Signaled Interrupt Message Address (MA) — Offset 84h | | | 12.5.44 Message Signaled Interrupt Message Data (MD) — Offset 88h | 997 | | 12.5.45 Subsystem Vendor Capability (SVCAP) — Offset 90h | | | 12.5.46 Subsystem Vendor IDs (SVID) — Offset 94h | | | 12.5.47 Power Management Capability (PMCAP) — Offset A0h | | | 12.5.48 PCI Power Management Capabilities (PMC) — Offset A2h | | | 12.5.49 PCI Power Management Control (PMCS) — Offset A4h | | | 12.5.50 Advanced Error Extended (AECH) — Offset 100h | | | 12.5.51Uncorrectable Error Status (UES) — Offset 104h | | | 12.5.52Uncorrectable Error Mask (UEM) — Offset 108h | | | 12.5.53Uncorrectable Error Severity (UEV) — Offset 10Ch | | | 12.5.54Correctable Error Status (CES) — Offset 110h | | | 12.5.55Correctable Error Mask (CEM) — Offset 114h | | | 12.5.56Advanced Error Capabilities And Control (AECC) — Offset 118h | | | 12.5.57Header Log (HL_DW1) — Offset 11Ch | | | 12.5.58Header Log (HL_DW2) — Offset 120h | . 1008 | | 12.5.59 Header Log (HL_DW3) — Offset 124h | | | 12.5.60 Header Log (HL. DW4) — Offset 128h | 1009 | | 12.5.61 Root Error Command (REC) — Offset 12Ch | | |-------------------------------------------------------------------------------------|-------| | 12.5.62 Root Error Status (RES) — Offset 130h | .1010 | | 12.5.63 Error Source Identification (ESID) — Offset 134h | .1011 | | 12.5.64 PTM Extended Capability Header (PTMECH) — Offset 150h | .1011 | | 12.5.65 PTM Capability Register (PTMCAPR) — Offset 154h | .1011 | | 12.5.66 PTM Control Register (PTMCTLR) — Offset 158h | .1012 | | 12.5.67L1 Sub-States Extended Capability Header (L1SECH) — Offset 200h | .1013 | | 12.5.68L1 Sub-States Capabilities (L1SCAP) — Offset 204h | | | 12.5.69L1 Sub-States Control 1 (L1SCTL1) — Offset 208h | | | 12.5.70L1 Sub-States Control 2 (L1SCTL2) — Offset 20Ch | | | 12.5.71 ACS Extended Capability Header (ACSECH) — Offset 220h | | | 12.5.72 ACS Capability Register (ACSCAPR) — Offset 224h | | | 12.5.73 ACS Control Register (ACSCTLR) — Offset 226h | .1018 | | 12.5.74 Port VC Capability Register 1 (PVCCR1) — Offset 284h | | | 12.5.75 Port VC Capability 2 (PVCC2) — Offset 288h | | | 12.5.76 Port VC Control (PVCC) — Offset 28Ch | | | 12.5.77 Port VC Status (PVCS) — Offset 28Eh | | | 12.5.78 Virtual Channel 0 Resource Capability (V0VCRC) — Offset 290h | 1022 | | 12.5.79 Virtual Channel 0 Resource Control (V0CTL) — Offset 294h | | | 12.5.80 Virtual Channel 0 Resource Status (VOSTS) — Offset 29Ah | | | 12.5.81 Virtual Channel 1 Resource Capability (V1VCRC) — Offset 29Ch | | | 12.5.82 Virtual Channel 1 Resource Control (V1CTL) — Offset 2A0h | | | 12.5.83 Virtual Channel 1 Resource Status (V1STS) — Offset 2A6h | | | 12.5.84 DPC Extended Capability Header (DPCECH) — Offset A00h | 1027 | | 12.5.85 DPC Capability Register (DPCCAPR) — Offset A04h | | | 12.5.86 DPC Control Register (DPCCTLR) — Offset A06h | | | 12.5.87 DPC Status Register (DPCSR) — Offset A08h | | | 12.5.88 DPC Error Source ID Register (DPCESIDR) — Offset A0Ah | | | 12.5.89 RP PIO Status Register (RPPIOSR) — Offset A0Ch | 1032 | | 12.5.90 RP PIO Mask Register (RPPIOMR) — Offset A10h | 1032 | | 12.5.91 RP PIO Severity Register (RPPIOVR) — Offset A14h | | | 12.5.92RP PIO SysError Register (RPPIOSER) — Offset A18h | | | 12.5.93 RP PIO Exception Register (RPPIOER) — Offset A1Ch | | | 12.5.94RP PIO Header Log DW1 Register (RPPIOHLR_DW1) — Offset A20h | | | | | | 12.5.95 RP PIO Header Log DW2 Register (RPPIOHLR_DW2) — Offset A24h | 1030 | | 12.5.97RP PIO Header Log DW3 Register (RPPIOHLR_DW3) — Offset A28ff | 1038 | | | | | 12.5.98 Secondary PCI Express Extended Capability Header (SPEECH) — Offset A30 1039 | | | 12.5.99 Link Control 3 (LCTL3) — Offset A34h | | | 12.5.100Lane Error Status (LES) — Offset A38h | | | 12.5.101Lane 0 And Lane 1 Equalization Control (L01EC) — Offset A3Ch | | | 12.5.102Lane 2 And Lane 3 Equalization Control (L23EC) — Offset A40h | | | 12.5.103Lane 4 And Lane 5 Equalization Control (L45EC) — Offset A44h | | | 12.5.104Lane 6 And Lane 7 Equalization Control (L67EC) — Offset A48h | | | 12.5.105Lane 8 And Lane 9 Equalization Control (L89EC) — Offset A4Ch | | | 12.5.106Lane 10 And Lane 11 Equalization Control (L1011EC) — Offset A50h | .1049 | | 12.5.107Lane 12 And Lane 13 Equalization Control (L1213EC) — Offset A54h | | | 12.5.108Lane 14 And Lane 15 Equalization Control (L1415EC) — Offset A58h | | | 12.5.109Data Link Feature Extended Capability Header (DLFECH) — Offset A90h | | | 12.5.110Data Link Feature Capabilities Register (DLFCAP) — Offset A94h | | | 12.5.111Data Link Feature Status Register (DLFSTS) — Offset A98h | | | 12.5.112FPB Capability Header (FPBCAP) — Offset BA0h | | | 12.5.113FPB Capabilities Register (FPBCAPR) — Offset BA4h | .1055 | | 12.5.114FPB RID Vector Control 1 (FPBRIDVC1) — Offset BA8h | | | 12.5.115FPB RID Vector Control 2 (FPBRIDVC2) — Offset BACh | 1058 | |------------------------------------------------------------------|------| | 12.5.116FPB MEM Low Vector Control (FPBMEMLVC) — Offset BB0h | 1058 | | 12.5.117FPB MEM High Vector Control 1 (FPBMEMHVC1) — Offset BB4h | 1060 | | 12.5.118FPB MEM High Vector Control 2 (FPBMEMHVC2) — Offset BB8h | 1061 | | 12.5.119FPB Vector Access Control (FPBVAC) — Offset BBCh | 1062 | | 12.5.120FPB Vector Access Data (FPBVD) — Offset BC0h | 1063 | # **Revision History** | <b>Revision Number</b> | Description | <b>Revision Date</b> | |------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | 001 | Initial Release | January 2022 | | 002 | Removed the IBECC registers from Chapter 3 | January 2022 | | 003 | <ul> <li>Updated Section 3.2, "Processor Memory Controller (MCHBAR) Registers" in Chapter 3</li> <li>Added Section 3.2.4 (offset 0x7900) to Section 3.2.41 (offset 0x7B54)</li> </ul> | | § § ### 1 Introduction This is Volume 2 of the 12th Generation Intel $^{\circledR}$ Core $^{\intercal M}$ Processors Datasheet. Volume 2 provides register information for the processor. Refer to document #655258 for 12th Generation Intel® Core $^{\text{\tiny TM}}$ Processors Datasheet, Volume 1 of 2 The processor contains one or more PCI devices within a single physical component. The configuration registers for these devices are mapped as devices residing on the PCI Bus assigned for the processor socket. This document describes these configuration space registers or device-specific control and status registers only. ### **Table 1. Updated Terminology** | Existing | Updated Terminology | |---------------------|---------------------------| | TDP | Processor Base Power | | cTDP Down Power | Minimum Assured Power | | cTDP Down Frequency | Minimum Assured Frequency | | cTDP Up | Maximum Assured Power | | cTDP Up Frequency | Maximum Assured Frequency | | P1 Freq | Processor Base Frequency | | Small Core | E-core | | Big Core | P-core | ### 2 Processor Configuration Register Definitions and Address Ranges This chapter describes the processor configuration register, I/O, memory address ranges and Model Specific Registers (MSRs). The chapter provides register terminology. PCI Devices and Functions are described. ### 2.1 Register Terminology Table below lists the register-related terminology and access attributes that are used in this document. Register Attribute Modifiers table provides the attribute modifiers. ### Table 2-1. Register Attributes and Terminology | Item | Description | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RO | <b>Read Only:</b> These bits can only be read by software, writes have no effect. The value of the bits is determined by the hardware only. | | RW | Read / Write: These bits can be read and written by software. | | RW1C | <b>Read / Write 1 to Clear:</b> These bits can be read and cleared by software. Writing a '1' to a bit will clear it, while writing a '0' to a bit has no effect. Hardware sets these bits. | | RW0C | <b>Read / Write 0 to Clear:</b> These bits can be read and cleared by software. Writing a '0' to a bit will clear it, while writing a '1' to a bit has no effect. Hardware sets these bits. | | RW1S | <b>Read / Write 1 to Set:</b> These bits can be read and set by software. Writing a '1' to a bit will set it, while writing a '0' to a bit has no effect. Hardware clears these bits. | | RsvdP | <b>Reserved and Preserved:</b> These bits are reserved for future RW implementations and their value should not be modified by software. When writing to these bits, software should preserve the value read. When SW updates a register that has RsvdP fields, it should read the register value first so that the appropriate merge between the RsvdP and updated fields will occur. | | RsvdZ | <b>Reserved and Zero:</b> These bits are reserved for future RW1C implementations. Software should use 0 for writes. | | WO | Write Only: These bits can only be written by software, reads return zero. | | RC | <b>Read Clear:</b> These bits can only be read by software, but a read causes the bits to be cleared. Hardware sets these bits. | | RSW1C | Read Set / Write 1 to Clear: These bits can be read and cleared by software. Reading a bit will set the bit to '1'. Writing a '1' to a bit will clear it, while writing a '0' to a bit has no effect. | | RCW | <b>Read Clear / Write:</b> These bits can be read and written by software, but a read causes the bits to be cleared. | ### Table 2-2. Register Attribute Modifiers (Sheet 1 of 2) | Attribute<br>Modifier | Applicable<br>Attribute | Description | | |-----------------------|-------------------------|----------------------------------------------------------------------------------------------------------------|--| | | RO (w/ -<br>V) | | | | S RW | | <b>Sticky:</b> These bits are only re-initialized to their default value by a "Power Good Reset" (Cold Reset). | | | | RW1C | reset (Colu reset). | | | | RW1S | | | | Attribute<br>Modifier | Applicable<br>Attribute | Description | | |-----------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------|--| | -K | RW | <b>Key</b> : These bits control the ability to write other bits (identified with a 'Lock' modifier) | | | -L | RW | <b>ock</b> : Hardware can make these bits "Read Only" using a separate configuration it or other logic. | | | | WO | | | | -0 | RW | <b>Once</b> : After reset, these bits can only be written by software once, after which they become "Read Only". | | | | WO | | | | -FW | RO | <b>Firmware Write</b> : The value of these bits can be updated by processor hardware mechanisms that may be firmware dependent. | | | -V | RO | Variant: The value of these bits can be updated by hardware. | | ### 2.2 PCI Devices and Functions The processor contains multiple PCI devices. The configuration registers for these devices are mapped as devices residing on PCI Bus 0. - Device 0: Host Bridge / DRAM Controller / LLC Controller 0 Logically this device appears as a PCI device residing on PCI bus 0. Device 0 contains the standard PCI header registers, PCI Express base address register, DRAM control (including thermal/throttling control), configuration for the DMI, and other processor specific registers. - Device 1: Host-PCI Express\* Bridge (PCIe Gen5) Logically this device appears as a "virtual" PCI-to-PCI bridge residing on PCI bus 0, and is compliant with the PCI-to-PCI Bridge Architecture Specification, Revision 1.2. Device 1 contains the standard PCI-to-PCI bridge registers and the standard PCI Express/PCI configuration registers. - Device 2: Processor Graphics Logically, this device appears as a PCI device residing on PCI Bus 0. Device 2 contains the configuration registers for 3D, 2D, and display functions. In addition, Device 2 is located in two separate physical locations – Processor Graphics (GT) and Display Engine. - Device 4: Dynamic Tuning Technology (DTT) Logically, this device appears as a PCI device residing on PCI Bus 0. Device 4 contains the configuration registers for the DTT device. - Device 6: Host-PCI Express\* Bridge (PCIe Gen4) Logically this device appears as a "virtual" PCI-to-PCI bridge residing on PCI bus 0, and is compliant with the PCIto-PCI Bridge Architecture Specification, Revision 1.2. Device 6 is a multi-function device consisting of two functions (0 and 2). Device 6 contains the standard PCI-to-PCI bridge registers and the standard PCI Express/PCI configuration. - Device 7: Thunderbolt PCIe Controllers Logically this device appears as a "virtual" PCI-to-PCI bridge residing on PCI bus 0, and is compliant with the PCI-to-PCI Bridge Architecture Specification, Revision 1.2. Device 7 is a multi-function device consisting of up to four functions (0, 1, 2, 3). Device 7 contains the standard PCI-to-PCI bridge registers and the standard PCI Express/PCI configuration registers. - Device 7 is closely associated with device 13. - Device 8: Gauss Newton Algorithm Device (GNA) Logically, this device appears as a PCI device residing on PCI Bus 0. Device 8 contains the configuration registers for the Gauss Newton Algorithm Device. - Device 9: Intel® Trace Hub. Logically, this device appears as a PCI device residing on PCI Bus 0. Device 9 contains the configuration registers for the Trace Hub device. Trace Hub documentation can be found at <a href="https://software.intel.com/sites/default/files/managed/f3/47/intel-trace-hub-developers-manual-v2.pdf">https://software.intel.com/sites/default/files/managed/f3/47/intel-trace-hub-developers-manual-v2.pdf</a> - Device 10: Crash Log & Telemetry Device Logically, this device appears as a PCI device residing on PCI Bus 0. Device 10 contains the configuration registers for the Crash Log & Telemetry Device. - Device 13: USB-C Device Logically, this device appears as a PCI device residing on PCI Bus 0. Device 13 contains the following functions: - Function 0: USB-C SuperSpeed Host Controller. - Function 1: USB-C SuperSpeed Device Controller. - Functions 2, 3: ThunderBolt DMA Controllers. - Device 14: Intel<sup>®</sup> Volume Management Device. Logically, this device appears as a PCI device residing on PCI Bus 0. Device 14 contains the configuration registers for the Volume Management Device. #### Table 2-3. Processor PCI Devices and Functions | Description | Device | Function | |----------------------------------------|--------|----------| | HOST and DRAM Controller | 0 | 0 | | PCI Express* Controller Gen5 (x8 PCIe) | 1 | 0 | | Processor Graphics | 2 | 0 | | Dynamic Tuning Technology | 4 | 0 | | Image Processing Unit | 5 | 0 | | PCI Express* Controller Gen4 (x4 PCIe) | 6 | 0,2 | | Thunderbolt PCI Express* Controllers | 7 | 0-3 | | Gauss Newton Algorithm Device | 8 | 0 | | Trace Hub | 9 | 0 | | Crash Log | 10 | 0 | | USB-C SuperSpeed Host Controller. | | 0 | | USB-C SuperSpeed Device Controller | 13 | 1 | | ThunderBolt DMA Controllers | | 2,3 | | Volume Management Device | 14 | 0 | From a configuration standpoint, the DMI is logically PCI bus 0. As a result, all devices internal to the processor and the PCH appear to be on PCI Bus 0. ### 2.3 System Address Map The processor supports 4 TB (42 bits) of addressable memory space and 64 KB+3 of addressable I/O space. This section focuses on how the memory space is partitioned and how the separate memory regions are used. I/O address space has simpler mapping and is explained towards the end of this chapter. DRAM capacity is limited by the number of address pins available. There is no hardware lock to prevent more memory from being inserted than is addressable. In the following sections, it is assumed that all of the compatibility memory ranges reside on the DMI Interface. The exception to this rule is VGA ranges, which may be mapped to PCI Express\*, DMI, or to the Processor Graphics device (Processor Graphics). The processor does not remap APIC or any other memory spaces above TOLUD (Top of Low Usable DRAM). The TOLUD register is set to the appropriate value by BIOS. The remapbase/remaplimit registers remap logical accesses bound for addresses above 4GB onto physical addresses that fall within DRAM. The Address Map includes a number of programmable ranges that are not configured using standard PCI BAR configuration: - Device 0: - PXPEPBAR Memory mapped range for PCIe egress port registers. (4 KB window). - MCHBAR Host Memory Mapped Configuration (memory subsystem and power management registers). (128 KB window) - DMIBAR This window is used to access registers associated with the processor/PCH Serial Interconnect (DMI) register memory range. (4 KB window). - VTDPVC0BAR Memory mapped range for VT-d configuration - GFXVTBAR Memory mapped range for VT configuration of the processor graphics device (4KB window). - REGBAR Memory mapped range for System Agent registers (16 MB window). - GGC.GMS Graphics Mode Select. Main memory that is pre-allocated to support the Processor Graphics device in VGA (non-linear) and Native (linear) modes. (0 - 512 MB options). - GGC.GGMS GTT Graphics Memory Size. Main memory that is pre-allocated to support the Processor Graphics Translation Table. (0 - 2 MB options). - For all other PCI devices within the processor that expose PCI configuration space, the behavior is according to PCI specification. The rules for the above programmable ranges are: - 1. For security reasons, the processor positively decodes (FFE0\_0000h to FFFF FFFFh) to DMI. This ensures the boot vector and BIOS execute off the PCH. - 2. ALL of these ranges should be unique and NON-OVERLAPPING. It is the BIOS or system designer's responsibility to limit memory population so that adequate PCI, PCI Express, High BIOS, PCI Express Memory Mapped space, and APIC memory space can be allocated. - 3. In the case of overlapping ranges with memory, the memory decode will be given priority. This is an Intel<sup>®</sup> Trusted Execution Technology (Intel<sup>®</sup> TXT) requirement. It is necessary to get Intel TXT protection checks, avoiding potential attacks. - 4. There are NO Hardware Interlocks to prevent problems in the case of overlapping memory ranges. - 5. Accesses to overlapped ranges may produce indeterminate results. - 6. Peer-to-peer write cycles are allowed below the Top of Low Usable memory (register TOLUD) for DMI Interface to PCI Express VGA range writes. Peer-to-peer cycles to the Processor Graphics VGA range are not supported. Figure 2-1. System Address Range Example ### 2.4 DOS Legacy Address Range The memory address range from 0 to 1 MB is known as Legacy Address. This area is divided into the following address regions: - 0 640 KB DOS Area - 640 768 KB Legacy Video Buffer Area - 768 896 KB in 16 KB sections (total of 8 sections) Expansion Area - 896 960 KB in 16 KB sections (total of 4 sections) Extended System BIOS Area - 960 KB 1 MB Memory, System BIOS Area The area between 768 KB - 1 MB is also collectively referred to as PAM (Programmable Address Memory). All accesses to the DOS and PAM ranges from any device are sent to DRAM. However, access to the legacy video buffer area is treated differently. Figure 2-2. DOS Legacy Address Range ### 2.4.1 DOS Range (0h – 9\_FFFFh) The DOS area is 640 KB ( $0000\_0000h - 0009\_FFFFh$ ) in size and is always mapped to the main memory. ### 2.4.2 Legacy Video Area (A\_0000h - B\_FFFFh) The same address region is used for both Legacy Video Area. - Legacy Video Area: The legacy 128 KB VGA memory range, frame buffer, at 000A\_0000h 000B\_FFFFh, can be mapped to Processor Graphics (Device 2), to PCI Express (Device 1, 6), and/or to the DMI Interface. - Monochrome Adapter (MDA) Range: Legacy support for monochrome display adapter **Note:** The legacy video area is not available for SMM use. ### 2.4.2.1 Legacy Video Area The legacy 128 KB VGA memory range, frame buffer at 000A\_0000h - 000B\_FFFFh, can be mapped to Processor Graphics (Device 2), to PCI Express (Device 1, 6), and/or to the DMI Interface. ### 2.4.2.2 Monochrome Adapter (MDA) Range Legacy support requires the ability to have a second graphics controller (monochrome) in the system. The monochrome adapter may be mapped to Processor Graphics (Device 2), to PCI Express (Device 1, 6), and/or to the DMI Interface. ### 2.4.3 Programmable Attribute Map (PAM) (C\_0000h - F\_FFFFh) PAM is a legacy BIOS ROM area in MMIO. It is overlaid with DRAM and used as a faster ROM storage area. It has a fixed base address (000C\_0000h) and fixed size of 256 KB. The 13 sections from 768 KB to 1 MB comprise what is also known as the PAM Memory Area. Each section has Read enable and Write enable attributes. Figure 2-3. PAM Region Space The PAM registers are mapped in Device 0 configuration space. - ISA Expansion Area (C 0000h D FFFFh) - Extended System BIOS Area (E\_0000h E\_FFFFh) - System BIOS Area (F\_0000h F\_FFFFh) The processor decodes the Core request, then routes to the appropriate destination (DRAM or DMI). Snooped accesses from devices to this region are snooped on processor Caches. Graphics translated requests to this region are not allowed. If such a mapping error occurs, the request will be routed to C\_0000h. Writes will have the byte enables deasserted. # 2.5 Lower Main Memory Address Range (1 MB – TOLUD) This address range extends from 1 MB to the top of Low Usable physical memory that is permitted to be accessible by the processor (as programmed in the TOLUD register). The processor will route all addresses within this range to the DRAM unless it falls into the optional TSEG, optional ISA Hole or optional Processor Graphics stolen memory. This address range is divided into two sub-ranges: - 1 MB to TSEGMB - TSEGMB to TOULUD TSEGMB indicates the TSEG Memory Base address. Figure 2-4. Main Memory Address Range ### 2.5.1 ISA Hole (15 MB -16 MB) The ISA Hole (starting at address F0\_0000h) is enabled in the Legacy Access Control Register in Device 0 configuration space. If no hole is created, the processor will route the request to DRAM. If a hole is created, the processor will route the request to DMI. Graphics translated requests to the range will always route to DRAM. ### 2.5.2 1 MB to TSEGMB Processor access to this range will be directed to memory with the exception of the ISA Hole (when enabled). ### 2.5.3 TSEG For processor initiated transactions, the processor relies on correct programming of SMM Range Registers (SMRR) to enforce TSEG protection. TSEG is below Processor Graphics stolen memory, which is at the Top of Low Usable physical memory (TOLUD). BIOS will calculate and program the TSEG BASE in Device 0 (TSEGMB), used to protect this region from DMA access. Calculation is: TSEGMB = TOLUD - DSM SIZE - GSM SIZE - TSEG SIZE SMM-mode processor accesses to TSEG always access the physical DRAM. When the extended SMRAM space is enabled, processor accesses without SMM attribute or without write-back attribute to the TSEG range are handled as invalid accesses. Non-processor originated accesses such as PCI Express, DMI or processor graphics to enabled SMM space are handled as invalid cycle type with reads and writes to location C 0000h and byte enables turned off for writes. ### 2.5.4 Protected Memory Range (PMR) - (Programmable) For robust and secure launch of the MVMM, the MVMM code and private data need to be loaded to a memory region protected from bus master accesses. Support for protected memory region is required for DMA-remapping hardware implementations on platforms supporting Intel TXT, and is optional for non-Intel TXT platforms. Since the protected memory region needs to be enabled before the MVMM is launched, hardware should support enabling of the protected memory region independently from enabling the DMA-remapping hardware. As part of the secure launch process, the SINIT-AC module verifies the protected memory regions are properly configured and enabled. Once launched, the MVMM can setup the initial DMA-remapping structures in protected memory (to ensure they are protected while being setup) before enabling the DMA-remapping hardware units. To optimally support platform configurations supporting varying amounts of main memory, the protected memory region is defined as two non-overlapping regions: - **Protected Low-memory Region**: This is defined as the protected memory region below 4 GB to hold the MVMM code/private data, and the initial DMA-remapping structures that control DMA to host physical addresses below 4 GB. DMA-remapping hardware implementations on platforms supporting Intel<sup>®</sup> TXT are required to support protected low-memory region 5. - Protected High-memory Region: This is defined as a variable sized protected memory region above 4 GB, enough to hold the initial DMA-remapping structures for managing DMA accesses to addresses above 4 GB. DMA-remapping hardware implementations on platforms supporting Intel<sup>®</sup> TXT are required to support protected high-memory region 6, if the platform supports main memory above 4 GB. Once the protected low/high memory region registers are configured, bus master protection to these regions is enabled through the Protected Memory Enable register. For platforms with multiple DMA-remapping hardware units, each of the DMA-remapping hardware units should be configured with the same protected memory regions and enabled. ### 2.5.5 DRAM Protected Range (DPR) This protection range only applies to DMA accesses and GMADR translations. It serves a purpose of providing a memory range that is only accessible to processor streams. The range just below TSEGMB is protected from DMA accesses. The DPR range works independently of any other range, including the PMRC checks in Intel<sup>®</sup> VT-d. It occurs post any Intel<sup>®</sup> VT-d translation. Therefore, incoming cycles are checked against this range after the Intel<sup>®</sup> VT-d translation and faulted if they hit this protected range, even if they passed the Intel<sup>®</sup> VT-d translation. The system will set up: - 0 to (TSEG\_BASE DPR size 1) for DMA traffic - TSEG\_BASE to (TSEG\_BASE DPR size) as no DMA. After some time, software could request more space for not allowing DMA. It will get some more pages and make sure there are no DMA cycles to the new region. DPR size is changed to the new value. When it does this, there should not be any DMA cycles going to DRAM to the new region. All upstream cycles from 0 to (TSEG\_BASE – 1 – DPR size), and not in the legacy holes (VGA), are decoded to DRAM. ### 2.5.6 Pre-allocated Memory Voids of physical addresses that are not accessible as general system memory and reside within the system memory address range (< TOLUD) are created for SMM-mode, legacy VGA graphics compatibility, and GFX GTT stolen memory. **It is the responsibility of BIOS to properly initialize these regions**. ### 2.6 PCI Memory Address Range (TOLUD – 4 GB) Top of Low Usable DRAM (TOLUD) – TOLUD is restricted to 4 GB memory (1MB granularity), but the System Agent may support up to a much higher capacity, which is limited by DRAM. This address range from the top of low usable DRAM (TOLUD) to 4 GB is normally mapped to the DMI Interface. ### Device 0 exceptions are: - 1. Addresses decoded to the egress port registers (PXPEPBAR) - 2. Addresses decoded to the memory mapped range for Host Memory Mapped Configuration Space registers (MCHBAR) - 3. Addresses decoded to the registers associated with the PCH Serial Interconnect (DMI) register memory range. (DMIBAR) ### For each PCI Express\* port, there are two exceptions to this rule: - 4. Addresses decoded to the PCI Express Memory Window defined by the MBASE, MLIMIT registers are mapped to PCI Express. - 5. Addresses decoded to the PCI Express prefetchable Memory Window defined by the PMBASE, PMLIMIT registers are mapped to PCI Express. ### In Processor Graphics configurations, there are exceptions to this rule: 6. Addresses decode to the Processor Graphics translation window (GMADR) 7. Addresses decode to the Processor Graphics translation table or Processor Graphics registers. (GTTMMADR) ### In an Intel<sup>®</sup> VT enable configuration, there are exceptions to this rule: - 8. Addresses decoded to the memory mapped window to Graphics Intel® VT remap engine registers (GFXVTBAR) - 9. Addresses decoded to the memory mapped window to PEG/DMI VC0 Intel® VT remap engine registers (VTDPVC0BAR) - 10. TCm accesses (to Intel ME stolen memory) from PCH do not go through $Intel^{\circledR}$ VT remap engines. Some of the MMIO Bars may be mapped to this range or to the range above TOUUD. There are sub-ranges within the PCI memory address range defined as APIC Configuration Space, MSI Interrupt Space, and High BIOS address range. The exceptions listed above for Processor Graphics and the PCI Express ports **should NOT** *overlap with these ranges*. Figure 2-5. PCI Memory Address Range ### 2.6.1 APIC Configuration Space (FEC0\_0000h - FECF\_FFFFh) This range is reserved for APIC configuration space. The I/O APIC(s) usually reside in the PCH portion of the chipset, but may also exist as stand-alone components like PXH. The IOAPIC spaces are used to communicate with IOAPIC interrupt controllers that may be populated in the system. Since it is difficult to relocate an interrupt controller using plug-and-play software, fixed address decode regions have been allocated for them. Processor accesses to the default IOAPIC region (FEC0\_0000h to FEC7\_FFFFh) are always forwarded to DMI. The processor optionally supports additional I/O APICs behind the PCI Express\* "Graphics" port. When enabled using the APIC\_BASE and APIC\_LIMIT registers (mapped PCI Express\* Configuration space offset 240h and 244h), the PCI Express\* port(s) will positively decode a subset of the APIC configuration space. Memory requests to this range would then be forwarded to the PCI Express\* port. This mode is intended for the entry Workstation/Server SKU of the PCH, and would be disabled in typical Desktop systems. When disabled, any access within the entire APIC Configuration space (FECO\_0000h to FECF\_FFFFh) is forwarded to DMI. ### 2.6.2 HSEG (FEDA\_0000h - FEDB\_FFFFh) This decode range is not supported on this processor platform. ### 2.6.3 MSI Interrupt Memory Space (FEE0\_0000h - FEEF\_FFFFh) Any PCI Express\* or DMI device may issue a Memory Write to 0FEEx\_xxxxh. This Memory Write cycle does not go to DRAM. The system agent will forward this Memory Write along with the data to the processor as an Interrupt Message Transaction. ### 2.6.4 High BIOS Area For security reasons, the processor will positively decode this range to DMI. This positive decode ensures any overlapping ranges will be ignored. This ensures that the boot vector and BIOS execute off the PCH. The top 2 MB (FFE0\_0000h – FFFF\_FFFFh) of the PCI Memory Address Range is reserved for System BIOS (High BIOS), extended BIOS for PCI devices, and the A20 alias of the system BIOS. The processor begins execution from the High BIOS after reset. This region is positively decoded to DMI. The actual address space required for the BIOS is less than 2 MB. However, the minimum processor MTRR range for this region is 2 MB; thus, the full 2 MB should be considered. # 2.7 Upper Main Memory Address Space (4 GB to TOUUD) The maximum main memory size supported is 64 GB total DRAM memory. A hole between TOLUD and 4 GB occurs when main memory size approaches 4 GB or larger. As a result, TOM and TOUUD registers and REMAPBASE/REMAPLIMIT registers become relevant. The remap configuration registers exist to remap lost main memory space. The greater than 32-bit remap handling will be handled similar to other MCHs. Upstream read and write accesses above 42-bit addressing will be treated as invalid cycles by PEG and DMI. ### 2.7.1 Top of Memory (TOM) The "Top of Memory" (TOM) register reflects the total amount of populated physical memory. This is NOT necessarily the highest main memory address (holes may exist in main memory address map due to addresses allocated for memory mapped IO above TOM). The TOM was used to allocate the Intel Management Engine (Intel ME) stolen memory. The Intel ME stolen size register reflects the total amount of physical memory stolen by the Intel ME. The Intel ME stolen memory is located at the top of physical memory. The Intel ME stolen memory base is calculated by subtracting the amount of memory stolen by the Intel ME from TOM. ### 2.7.2 Top of Upper Usable DRAM (TOUUD) The Top of Upper Usable DRAM (TOUUD) register reflects the total amount of addressable DRAM. If remap is disabled, TOUUD will reflect TOM minus Intel ME stolen size. If remap is enabled, then it will reflect the remap limit. When there is more than 4 GB of DRAM and reclaim is enabled, the reclaim base will be the same as TOM minus Intel ME stolen memory size to the nearest 1 MB alignment. ### 2.7.3 Top of Low Usable DRAM (TOLUD) TOLUD register is restricted to 4 GB memory (A[31:20]), but the processor can support up to 64 GB, limited by DRAM pins. For physical memory greater than 4 GB, the TOUUD register helps identify the address range between the 4 GB boundary and the top of physical memory. This identifies memory that can be directly accessed (including remap address calculation) that is useful for memory access indication and early path indication. TOLUD can be 1 MB aligned. ### 2.7.4 TSEG BASE The "TSEG\_BASE" register reflects the total amount of low addressable DRAM, below TOLUD. BIOS will calculate memory size and program this register; thus, the system agent has knowledge of where (TOLUD) – (Gfx stolen) – (Gfx GTT stolen) – (TSEG) is located. I/O blocks use this minus DPR for upstream DRAM decode. ### 2.7.5 Memory Re-claim Background The following are examples of Memory Mapped IO devices that are typically located below 4 GB: - High BIOS - TSEG - · GFX stolen - GTT stolen - XAPIC - Local APIC - · MSI Interrupts - Mbase/Mlimit - Pmbase/PMlimit - Memory Mapped IO space that supports only 32B addressing The processor provides the capability to re-claim the physical memory overlapped by the Memory Mapped IO logical address space. The MCH re-maps physical memory from the Top of Low Memory (TOLUD) boundary up to the 4 GB boundary to an equivalent sized logical address range located just below the Intel ME stolen memory. ### 2.7.6 Indirect Accesses to MCHBAR Registers Similar to prior chipsets, MCHBAR registers can be indirectly accessed using: - Direct MCHBAR access decode: - Cycle to memory from processor - Hits MCHBAR base, AND - MCHBAR is enabled, AND - Within MMIO space (above and below 4 GB) - GTTMMADR (10000h 13FFFh) range -> MCHBAR decode: - Cycle to memory from processor, AND - Device 2 (Processor Graphics) is enabled, AND - Memory accesses for device 2 is enabled, AND - Targets GFX MMIO Function 0, AND - MCHBAR is enabled or cycle is a read. If MCHBAR is disabled, only read access is allowed. - MCHTMBAR -> MCHBAR (Thermal Monitor) - Cycle to memory from processor, AND - Targets MCHTMBAR base - IOBAR -> GTTMMADR -> MCHBAR. - Follows IOBAR rules. See GTTMMADR information above as well. ### 2.7.7 Memory Remapping An incoming address (referred to as a logical address) is checked to see if it falls in the memory re-map window. The bottom of the re-map window is defined by the value in the REMAPBASE register. The top of the re-map window is defined by the value in the REMAPLIMIT register. An address that falls within this window is re-mapped to the physical memory starting at the address defined by the TOLUD register. The TOLUD register should be 1 MB aligned. ### 2.7.8 Hardware Remap Algorithm The following pseudo-code defines the algorithm used to calculate the DRAM address to be used for a logical address above the top of physical memory made available using re-claiming. ``` IF (ADDRESS_IN[38:20] >= REMAP_BASE[35:20]) AND (ADDRESS_IN[38:20] <= REMAP_LIMIT[35:20]) THEN ADDRESS_OUT[38:20] = (ADDRESS_IN[38:20] - REMAP_BASE[35:20]) + 00000000 & TOLUD[31:20] ADDRESS_OUT[19:0] = ADDRESS_IN[19:0]</pre> ``` ### 2.8 PCI Express\* Configuration Address Space PCIEXBAR is located in Device 0 configuration space. The processor detects memory accesses targeting PCIEXBAR. BIOS should assign this address range such that it will not conflict with any other address ranges. ### 2.9 Graphics Memory Address Ranges The integrated memory controller can be programmed to direct memory accesses to the Processor Graphics when addresses are within any of the ranges specified using registers in MCH Device 2 configuration space. - The Graphics Memory Aperture Base Register (GMADR) is used to access graphics memory allocated using the graphics translation table. - The Graphics Translation Table Base Register (GTTADR) is used to access the translation table and graphics control registers. This is part of the GTTMMADR register. These ranges can reside above the Top-of-Low-DRAM and below High BIOS and APIC address ranges. They should reside above the top of memory (TOLUD) and below 4 GB so they do not take any physical DRAM memory space. Alternatively, these ranges can reside above 4 GB, similar to other BARs that are larger than 32 bits in size. GMADR is a Prefetchable range in order to apply USWC attribute (from the processor point of view) to that range. The USWC attribute is used by the processor for write combining. ### 2.9.1 IOBAR Mapped Access to Device 2 MMIO Space Device 2, Processor Graphics, contains an IOBAR register. If Device 2 is enabled, Processor Graphics registers or the GTT table can be accessed using this IOBAR. The IOBAR is composed of an index register and a data register. **MMIO\_Index**: MMIO\_INDEX is a 32-bit register. A 32-bit (all bytes enabled) I/O write to this port loads the offset of the MMIO register or offset into the GTT that needs to be accessed. An I/O Read returns the current value of this register. I/O read/write accesses less than 32 bits in size (all bytes enabled) will not target this register. **MMIO\_Data**: MMIO\_DATA is a 32-bit register. A 32-bit (all bytes enabled) I/O write to this port is re-directed to the MMIO register pointed to by the MMIO-index register. An I/O read to this port is re-directed to the MMIO register pointed to by the MMIO-index register. I/O read/write accesses less than 32 bits in size (all bytes enabled) will not target this register. The result of accesses through IOBAR can be: - Accesses directed to the GTT table. (that is, route to DRAM) - Accesses to Processor Graphics registers with the device. - Accesses to Processor Graphics display registers now located within the PCH. (that is, route to DMI). **Note:** GTT table space writes (GTTADR) are supported through this mapping mechanism. This mechanism to access Processor Graphics MMIO registers should NOT be used to access VGA I/O registers that are mapped through the MMIO space. VGA registers should be accessed directly through the dedicated VGA I/O ports. ### 2.9.2 Trusted Graphics Ranges Trusted graphics ranges are NOT supported. ### 2.10 System Management Mode (SMM) The Core handles all SMM mode transaction routing. The processor does not allow I/O devices access to the CSEG/TSEG/HSEG ranges. DMI Interface and PCI Express\* masters are Not allowed to access the SMM space. ### Table 2-4. SMM Regions | SMM Space Enabled Transaction Address Space | | DRAM Space (DRAM) | |---------------------------------------------|-------------------------------------------|-------------------------------------------| | TSEG (T) | (TOLUD - STOLEN - TSEG) to TOLUD - STOLEN | (TOLUD - STOLEN - TSEG) to TOLUD - STOLEN | ### 2.11 SMM and VGA Access Through GTT TLB Accesses through GTT TLB address translation SMM DRAM space are not allowed. Writes will be routed to memory address 000C\_0000h with byte enables de-asserted and reads will be routed to Memory address 000C\_0000h. If a GTT TLB translated address hits VGA space, an error is recorded. PCI Express\* and DMI Interface originated accesses are **never** allowed to access SMM space directly or through the GTT TLB address translation. If a GTT TLB translated address hits enabled SMM DRAM space, an error is recorded. PCI Express and DMI Interface write accesses through the GMADR range will not be snooped. Only PCI Express and DMI assesses to GMADR linear range (defined using fence registers) are supported. PCI Express and DMI Interface tileY and tileX writes to GMADR are not supported. If, when translated, the resulting physical address is to enable SMM DRAM space, the request will be remapped to address 000C\_0000h with de-asserted byte enables. PCI Express and DMI Interface read accesses to the GMADR range are not supported. Therefore, there are no address translation concerns. PCI Express and DMI Interface reads to GMADR will be remapped to address 000C\_0000h. The read will complete with UR (unsupported request) completion status. GTT fetches are always decoded (at fetch time) to ensure fetch is not in SMM (actually, anything above base of TSEG or 640 KB - 1 MB). Thus, the fetches will be invalid and go to address 000C\_0000h. This is not specific to PCI Express or DMI; it also applies to processor or Processor Graphics engines. # 2.12 Intel<sup>®</sup> Management Engine (Intel<sup>®</sup> ME) Stolen Memory Accesses There are two ways to validly access Intel ME stolen memory: • PCH accesses mapped to VCm will be decoded to ensure only Intel ME stolen memory is targeted. These VCm accesses will route non-snooped directly to DRAM. This is the means by which the Intel ME (located within the PCH) is able to access the Intel ME stolen range. The display engine is allowed to access Intel ME stolen memory as part of Intel<sup>®</sup> KVM technology flows. Specifically, display-initiated HHP reads (for displaying a Intel KVM technology frame) and display initiated LP non-snoop writes (for display writing an Intel KVM technology captured frame) to Intel ME stolen memory are allowed. ### 2.13 I/O Address Space The system agent generates either DMI Interface or PCI Express\* bus cycles for all processor I/O accesses that it does not claim. The Configuration Address Register (CONFIG\_ADDRESS) and the Configuration Data Register (CONFIG\_DATA) are used to generate PCI configuration space access. The processor allows 64K+3 bytes to be addressed within the I/O space. The upper 3 locations can be accessed only during I/O address wrap-around. A set of I/O accesses are consumed by the Processor Graphics device if it is enabled. The mechanisms for Processor Graphics I/O decode and the associated control is explained in following sub-sections. The I/O accesses are forwarded normally to the DMI Interface bus unless they fall within the PCI Express I/O address range as defined by the mechanisms explained below. I/O writes are NOT posted. Memory writes to PCH or PCI Express are posted. The PCI Express devices have a register that can disable the routing of I/O cycles to the PCI Express device. The processor responds to I/O cycles initiated on PCI Express or DMI with an UR status. Upstream I/O cycles and configuration cycles should never occur. If one does occur, the transaction will complete with an UR completion status. I/O reads that lie within 8-byte boundaries but cross 4-byte boundaries are issued from the processor as one transaction. The reads will be split into two separate transactions. I/O writes that lie within 8-byte boundaries but cross 4-byte boundaries will be split into two transactions by the processor. ### 2.13.1 PCI Express\* I/O Address Mapping The processor can be programmed to direct non-memory (I/O) accesses to the PCI Express bus interface when processor initiated I/O cycle addresses are within the PCI Express I/O address range. This range is controlled using the I/O Base Address (IOBASE) and I/O Limit Address (IOLIMIT) registers in Device 1 Functions 0, 1, 2 configuration space. Address decoding for this range is based on the following concept. The top 4 bits of the respective I/O Base and I/O Limit registers correspond to address bits A[15:12] of an I/O address. For the purpose of address decoding, the device assumes that the lower 12 address bits A[11:0] of the I/O base are zero and that address bits A[11:0] of the I/O limit address are FFFh. This forces the I/O address range alignment to a 4 KB boundary and produces a size granularity of 4 KB. The processor positively decodes I/O accesses to PCI Express I/O address space as defined by the following equation: I/O Base Address ≤ processor I/O Cycle Address ≤ I/O Limit Address The effective size of the range is programmed by the plug-and-play configuration software and it depends on the size of I/O space claimed by the PCI Express device. The processor also forwards accesses to the Legacy VGA I/O ranges according to the settings in the PEG configuration registers BCTRL (VGA Enable) and PCICMD (IOAE), unless a second adapter (monochrome) is present on the DMI Interface/PCI (or ISA). The presence of a second graphics adapter is determined by the MDAP configuration bit. When MDAP is set to 1, the processor will decode legacy monochrome I/O ranges and forward them to the DMI Interface. The I/O ranges decoded for the monochrome adapter are 3B4h, 3B5h, 3B8h, 3B9h, 3BAh, and 3BFh. The PEG I/O address range registers defined above are used for all I/O space allocation for any devices requiring such a window on PCI-Express. The PCICMD register can disable the routing of I/O cycles to PCI Express. ### 2.14 Direct Media Interface (DMI) Interface Decode Rules **Note:** DMI does not apply to P Processors. All "SNOOP semantic" PCI Express\* transactions are kept coherent with processor caches. All "Snoop not required semantic" cycles reference the main DRAM address range. PCI Express non-snoop initiated cycles are not snooped. The processor accepts accesses from the DMI Interface to the following address ranges: - All snoop memory read and write accesses to Main DRAM including PAM region (except stolen memory ranges, TSEG, A0000h – BFFFFh space) - Write accesses to enabled VGA range, MBASE/MLIMIT, and PMBASE/PMLIMIT will be routed as peer cycles to the PCI Express interface. - Write accesses above the top of usable DRAM and below 4 GB (not decoding to PCI Express or GMADR space) will be treated as master aborts. - Read accesses above the top of usable DRAM and below 4 GB (not decoding to PCI Express) will be treated as unsupported requests. - Reads and accesses above the TOUUD will be treated as unsupported requests on VCO. DMI Interface memory read accesses that fall between TOLUD and 4 GB are considered invalid and will master abort. These invalid read accesses will be reassigned to address 000C\_0000h and dispatch to DRAM. Reads will return unsupported request completion. Writes targeting PCI Express space will be treated as peer-to-peer cycles. There is a known usage model for peer writes from DMI to PEG. A video capture card can be plugged into the PCH PCI bus. The video capture card can send video capture data (writes) directly into the frame buffer on an external graphics card (writes to the PEG port). As a result, peer writes from DMI to PEG should be supported. I/O cycles and configuration cycles are not supported in the upstream direction. The result will be an unsupported request completion status. ### 2.14.1 DMI Accesses to the Processor that Cross Device Boundaries The processor does not support transactions that cross device boundaries. This should not occur because PCI Express transactions are not allowed to cross a 4 KB boundary. For reads, the processor will provide separate completion status for each naturally-aligned 64-byte block or, if chaining is enabled, each 128-byte block. If the starting address of a transaction hits a valid address, the portion of a request that hits that target device (PCI Express or DRAM) will complete normally. If the starting transaction address hits an invalid address, the entire transaction will be remapped to address 000C\_0000h and dispatched to DRAM. A single unsupported request completion will result. ### 2.14.2 Traffic Class (TC) / Virtual Channel (VC) Mapping Details - VC0 (enabled by default) - Snoop port and Non-snoop Asynchronous transactions are supported. - Internal Graphics GMADR writes can occur. These writes will NOT be snooped regardless of the snoop not required (SNR) bit. - Processor Graphics GMADR reads (unsupported). - Peer writes can occur. The SNR bit is ignored. - MSI can occur. These will route and be sent to the cores as Intlogical/ IntPhysical interrupts regardless of the SNR bit. - VLW messages can occur. These will route and be sent to the cores as VLW messages regardless of the SNR bit. - MCTP messages can occur. These are routed in a peer fashion. - VC1 (Optionally enabled) - Supports non-snoop transactions only. (Used for isochronous traffic). The PCI Express\* Egress port (PXPEPBAR) should also be programmed appropriately. - The snoop not required (SNR) bit should be set. Any transaction with the SNR bit not set will be treated as an unsupported request. - MSI and peer transactions are treated as unsupported requests. - No "pacer" arbitration or TWRR arbitration will occur. Never remaps to different port. (PCH takes care of Egress port remapping). The PCH meters TCm Intel ME accesses and Intel<sup>®</sup> High Definition Audio (Intel<sup>®</sup> HD Audio) TC1 access bandwidth. - Processor Graphics GMADR writes and GMADR reads are not supported. - VCm accesses - VCm access only map to Intel ME stolen DRAM. These transactions carry the direct physical DRAM address (no redirection or remapping of any kind will occur). This is how the PCH Intel ME accesses its dedicated DRAM stolen space. - DMI block will decode these transactions to ensure only Intel ME stolen memory is targeted, and abort otherwise. - VCm transactions will only route non-snoop. - VCm transactions will not go through VTd remap tables. - The remaphase/remaplimit registers to not apply to VCm transactions. Figure 2-6. Example: DMI Upstream VC0 Memory Map ### 2.15 PCI Express\* Interface Decode Rules All "SNOOP semantic" PCI Express\* transactions are kept coherent with processor caches. All "Snoop not required semantic" cycles should reference the direct DRAM address range. PCI Express non-snoop initiated cycles are not snooped. If a "Snoop not required semantic" cycle is outside of the address range mapped to system memory, then it will proceed as follows: - Reads: Sent to DRAM address 000C\_0000h (non-snooped) and will return "unsuccessful completion". - Writes: Sent to DRAM address 000C\_0000h (non-snooped) with byte enables all disabled Peer writes from PEG to DMI are not supported. If PEG bus master enable is not set, all reads and writes are treated as unsupported requests. ### 2.15.1 TC/VC Mapping Details - VC0 (enabled by default) - Snoop port and Non-snoop Asynchronous transactions are supported. - Processor Graphics GMADR writes can occur. Unlike FSB chipsets, these will NOT be snooped regardless of the snoop not required (SNR) bit. - Processor Graphics GMADR reads (unsupported). - Peer writes are only supported between PEG ports. PEG to DMI peer write accesses are NOT supported. - MSI can occur. These will route to the cores (IntLogical/IntPhysical) regardless of the SNR bit. - VC1 is not supported. - VCm is not supported. ### 2.16 Legacy VGA and I/O Range Decode Rules The legacy 128 KB VGA memory range 000A\_0000h - 000B\_FFFFh can be mapped to Processor Graphics (Device 2), PCI Express (Device 1 Functions), and/or to the DMI interface depending on the programming of the VGA steering bits. Priority for VGA mapping is constant in that the processor always decodes internally mapped devices first. Internal to the processor, decode precedence is always given to Processor Graphics. The processor always positively decodes internally mapped devices, namely the Processor Graphics. Subsequent decoding of regions mapped to either PCI Express port or the DMI Interface depends on the Legacy VGA configurations bits (VGA Enable and MDAP). For the remainder of this section, PCI Express can refer to either the device 1 port functions. VGA range accesses will always be mapped as UC type memory. Accesses to the VGA memory range are directed to Processor Graphics depend on the configuration. The configuration is specified by: - Processor Graphics controller in Device 2 is enabled (DEVEN.D2EN bit 4) - Processor Graphics VGA in Device 0 Function 0 is enabled through register GGC bit 1. - Processor Graphics's memory accesses (PCICMD2 04h 05h, MAE bit 1) in Device 2 configuration space are enabled. - VGA compatibility memory accesses (VGA Miscellaneous Output register MSR Register, bit 1) are enabled. - Software sets the proper value for VGA Memory Map Mode register (VGA GR06 Register, bits 3:2). See the following table for translations. ### **Table 2-5.** Processor Graphics Frame Buffer Accesses | Memory Access<br>GR06(3:2) | A0000h - AFFFFh | B0000h - B7FFFh MDA | B8000h - BFFFFh | |----------------------------|-------------------------------------|-------------------------------------|-------------------------------------| | 00 | Processor Graphics | Processor Graphics | Processor Graphics | | 01 | Processor Graphics | PCI Express bridge or DMI interface | PCI Express bridge or DMI interface | | 10 | PCI Express bridge or DMI interface | Processor Graphics | PCI Express bridge or DMI interface | | 11 | PCI Express bridge or DMI interface | PCI Express bridge or DMI interface | Processor Graphics | #### Note: Additional qualification within Processor Graphics comprehends internal MDA support. The VGA and MDA enabling bits detailed below control segments not mapped to Processor Graphics. VGA I/O range is defined as addresses where A[15:0] are in the ranges 03B0h to 03BBh, and 03C0h to 03DFh. VGA I/O accesses are directed to Processor Graphics depends on the following configuration: - Processor Graphics controller in Device 2 is enabled through register DEVEN.D2EN bit 4. - Processor Graphics VGA in Device 0 Function 0 is enabled through register GGC bit 1. - Processor Graphics's I/O accesses (PCICMD2 04 05h, IOAE bit 0) in Device 2 are enabled. - VGA I/O decodes for Processor Graphics uses 16 address bits (15:0) there is no aliasing. This is different when compared to a bridge device (Device 1) that used only 10 address bits (A 9:0) for VGA I/O decode. - VGA I/O input/output address select (VGA Miscellaneous Output register MSR Register, bit 0) is used to select mapping of I/O access as defined in the following table. #### Table 2-6. Processor Graphics VGA I/O Mapping | I/O Access<br>MSRb0 | зсх | 3DX | 3B0h - 3BBh | 3BCh – 3BFh | |---------------------|---------------------------|-------------------------------------|-------------------------------------|----------------------------------------| | 0 | Processo<br>r<br>Graphics | PCI Express bridge or DMI interface | Processor Graphics | PCI Express bridge or<br>DMI interface | | 1 | Processo<br>r<br>Graphics | Processor Graphics | PCI Express bridge or DMI interface | PCI Express bridge or<br>DMI interface | ### Note: Additional qualification within Processor Graphics comprehends internal MDA support. The VGA and MDA enabling bits detailed below control ranges not mapped to Processor Graphics. For regions mapped outside of the Processor Graphics (or if Processor Graphics is disabled), the legacy VGA memory range A0000h – BFFFFh are mapped to the DMI Interface or PCI Express depending on the programming of the VGA Enable bit in the BCTRL configuration register in the PEG configuration space, and the MDAPxx bits in the Legacy Access Control (LAC) register in Device 0 configuration space. The same register controls mapping VGA I/O address ranges. The VGA I/O range is defined as addresses where A[9:0] are in the ranges 3B0h to 3BBh and 3C0h to 3DFh (inclusive of ISA address aliases – A[15:10] are not decoded). The function and interaction of these two bits is described below: **VGA Enable:** Controls the routing of processor initiated transactions targeting VGA compatible I/O and memory address ranges. When this bit is set, the following processor accesses will be forwarded to the PCI Express: - Memory accesses in the range 0A0000h to 0BFFFFh - I/O addresses where A[9:0] are in the ranges 3B0h to 3BBh and 3C0h to 3DFh (including ISA address aliases A[15:10] are not decoded) When this bit is set to a "1": - Forwarding of these accesses issued by the processor is independent of the I/O address and memory address ranges defined by the previously defined base and limit registers. - Forwarding of these accesses is also independent of the settings of the ISA Enable settings if this bit is "1". - Accesses to I/O address range x3BCh x3BFh are forwarded to the DMI Interface. When this bit is set to a "0": - Accesses to I/O address range x3BCh x3BFh are treated like any other I/O accesses; the cycles are forwarded to PCI Express if the address is within IOBASE and IOLIMIT and ISA enable bit is not set. Otherwise, these accesses are forwarded to the DMI interface. - VGA compatible memory and I/O range accesses are not forwarded to PCI Express but rather they are mapped to the DMI Interface, unless they are mapped to PCI Express using I/O and memory range registers defined above (IOBASE, IOLIMIT) The following table shows the behavior for all combinations of MDA and VGA. #### Table 2-7. VGA and MDA IO Transaction Mapping | VGA_en | MDAP | Range | Destination | Exceptions / Notes | |--------|------|----------|---------------|---------------------------------------------| | 0 | 0 | VGA, MDA | DMI interface | | | 0 | 1 | Illegal | | Undefined behavior results | | 1 | 0 | VGA | PCI Express | | | 1 | 1 | VGA | PCI Express | | | 1 | 1 | MDA | DMI interface | x3BCh – x3BEh will also go to DMI interface | The same registers control mapping of VGA I/O address ranges. The VGA I/O range is defined as addresses where A[9:0] are in the ranges 3B0h to 3BBh and 3C0h to 3DFh (inclusive of ISA address aliases – A[15:10] are not decoded). The function and interaction of these two bits is described below. **MDA Present (MDAP):** This bit works with the VGA Enable bit in the BCTRL register of Device 1 to control the routing of processor-initiated transactions targeting MDA compatible I/O and memory address ranges. This bit should not be set when the VGA Enable bit is not set. If the VGA enable bit is set, accesses to I/O address range x3BCh – x3BFh are forwarded to the DMI Interface. If the VGA enable bit is not set, accesses to I/O address range x3BCh – x3BFh are treated just like any other I/O accesses; that is, the cycles are forwarded to PCI Express if the address is within IOBASE and IOLIMIT and the ISA enable bit is not set; otherwise, the accesses are forwarded to the DMI Interface. MDA resources are defined as the following: #### Table 2-8. MDA Resources | Range Type | Address | |------------|-----------------------------------------------------------------------------------------------------| | Memory | 0B0000h - 0B7FFFh | | I/O | 3B4h, 3B5h, 3B8h, 3B9h, 3BAh, 3BFh (Including ISA address aliases, A[15:10] are not used in decode) | Any I/O reference that includes the I/O locations listed above, or their aliases, will be forwarded to the DMI interface even if the reference includes I/O locations not listed above. For I/O reads that are split into multiple DWord accesses, this decode applies to each DWord independently. For example, a read to x3B3h and x3B4h (quadword read to x3B0h with BE#=E7h) will result in a DWord read from PEG at 3B0h (BE#=Eh), and a DWord read from DMI at 3B4h (BE=7h). Since the processor will not issue I/O writes crossing the DWord boundary, this case does not exist for writes. Summary of decode priority: - Processor Graphics VGA, if enabled, gets: - 03C0h 03CFh: always - 03B0h 03BBh: if MSR[0]=0 (MSR is I/O register 03C2h) - 03D0h 03DFh: if MSR[0]=1 Note: 03BCh - 03BFh never decodes to Processor Graphics; 3BCh - 3BEh are parallel port I/Os, and 3BFh is only used by true MDA devices. - Else, if MDA Present (if VGA on PEG is enabled), DMI gets: - x3B4,5,8,9,A,F (any access with any of these bytes enabled, regardless of the other BEs) - Else, if VGA on PEG is enabled, PEG gets: - x3B0h x3BBh - x3C0h x3CFh - x3D0h x3DFh - Else, if ISA Enable=1, DMI gets: - upper 768 bytes of each 1K block - Else, IOBASE/IOLIMIT apply. ### 2.17 I/O Mapped Registers The processor contains two registers that reside in the processor I/O address space - the Configuration Address (CONFIG\_ADDRESS) Register and the Configuration Data (CONFIG\_DATA) Register. The Configuration Address Register enables/disables the configuration space and determines what portion of configuration space is visible through the Configuration Data window. # 3 Host Bridge and DRAM Controller (D0:F0) This chapter documents the Host Bridge and DRAM Controller. ### Table 3-1. Summary of Host Bridge and DRAM Controller (D0:F0) | Host Bridge/DRAM Registers (D0:F0) | |--------------------------------------------------| | Processor Memory Controller (MCHBAR) Registers | | Power Management (MCHBAR) Registers | | Host Controller (MCHBAR) Registers | | Direct Media Interface BAR (DMIBAR) Registers | | REGBAR Registers | | PCI Express Egress Port BAR (PXPEPBAR) Registers | | VTDPVC0BAR Registers | | Graphics VT BAR (GFXVTBAR) Registers | | GTTMMADR (MCHBAR) Registers | ### 3.1 Host Bridge/DRAM Registers (D0:F0) Host Bridge/DRAM Controller. This chapter documents the registers in: Bus 0, Device 0, Function 0. ### **3.1.1** Summary of Registers ### Table 3-2. Summary of Bus: 0, Device: 0, Function: 0 Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|-----------------------------------------------------------|-----------------------| | 0h | 2 | Vendor ID (VID_0_0_0_PCI) | 8086h | | 2h | 2 | Device ID (DID_0_0_0_PCI) | 9A00h | | 4h | 2 | PCI Command (PCICMD_0_0_0_PCI) | 0006h | | 6h | 2 | PCI Status (PCISTS_0_0_0_PCI) | 0090h | | 8h | 1 | Revision Identification (RID_0_0_0_PCI) | 00h | | 9h | 1 | Class Code Programming Interface (CC_PI_0_0_0_PCI) | 00h | | Ah | 2 | Basic Class Code (CC_BCC_0_0_0_PCI) | 0600h | | Eh | 1 | Header Type (HDR_0_0_0_PCI) | 00h | | 2Ch | 2 | Subsystem Vendor Identification (SVID_0_0_0_PCI) | 0000h | | 2Eh | 2 | Subsystem Identification (SID_0_0_0_PCI) | 0000h | | 34h | 1 | Capabilities Pointer (CAPPTR_0_0_0_PCI) | E0h | | 40h | 8 | PCI Express Egress Port Base Address (PXPEPBAR_0_0_0_PCI) | 00000000000000<br>00h | | 48h | 8 | MCHBAR Base Address Register (MCHBAR_0_0_0_PCI) | 00000000000000<br>00h | | 50h | 2 | Graphics Control (GGC_0_0_0_PCI) | 0500h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|------------------------------------------------------|-----------------------| | 54h | 4 | Device Enable (DEVEN_0_0_0_PCI) | 0003D4DFh | | 58h | 4 | Protected Audio Video Path Control (PAVPC_0_0_0_PCI) | 0000001h | | 5Ch | 4 | DMA Protected Range (DPR_0_0_0_PCI) | 00000000h | | 60h | 8 | PCIEXBAR Base Address Register (PCIEXBAR_0_0_0_PCI) | 0000000000000<br>00h | | 68h | 8 | DMIBAR Base Address Register (DMIBAR_0_0_0_PCI) | 0000000000000<br>00h | | 80h | 1 | Programmable Attribute Map 0 (PAM0_0_0_0_PCI) | 00h | | 81h | 1 | Programmable Attribute Map 1 (PAM1_0_0_0_PCI) | 00h | | 82h | 1 | Programmable Attribute Map 2 (PAM2_0_0_0_PCI) | 00h | | 83h | 1 | Programmable Attribute Map 3 (PAM3_0_0_0_PCI) | 00h | | 84h | 1 | Programmable Attribute Map 4 (PAM4_0_0_0_PCI) | 00h | | 85h | 1 | Programmable Attribute Map 5 (PAM5_0_0_0_PCI) | 00h | | 86h | 1 | Programmable Attribute Map 6 (PAM6_0_0_0_PCI) | 00h | | 87h | 1 | Legacy Access Control (LAC_0_0_0_PCI) | 10h | | A0h | 8 | Top of Memory (TOM_0_0_0_PCI) | 0000007FFF000<br>00h | | A8h | 8 | Top of Upper Usable DRAM (TOUUD_0_0_0_PCI) | 00000000000000<br>00h | | B0h | 4 | Base Data of Stolen Memory (BDSM_0_0_0_PCI) | 00000000h | | B4h | 4 | Base of GTT Stolen Memory (BGSM_0_0_0_PCI) | 00100000h | | B8h | 4 | TSEG Memory Base (TSEGMB_0_0_0_PCI) | 00000000h | | BCh | 4 | Top of Low Usable DRAM (TOLUD_0_0_0_PCI) | 00100000h | | C8h | 2 | Error Status (ERRSTS_0_0_0_PCI) | 0000h | | CAh | 2 | Error Command (ERRCMD_0_0_0_PCI) | 0000h | | CCh | 2 | SMI DMI Special Cycle (SMICMD_0_0_0_PCI) | 0000h | | CEh | 2 | SMI DMI Special Cycle (SCICMD_0_0_0_PCI) | 0000h | | DCh | 4 | Scratchpad Data (SKPD_0_0_0_PCI) | 00000000h | | E4h | 4 | Capabilities A (CAPID0_A_0_0_0_PCI) | 00000000h | | E8h | 4 | Capabilities B (CAPIDO_B_0_0_0_PCI) | 00000000h | | ECh | 4 | Capabilities C (CAPIDO_C_0_0_PCI) | 00000000h | | F0h | 4 | Capabilities E (CAPIDO_E_0_0_0_PCI) | 0000000h | ### 3.1.2 Vendor ID (VID\_0\_0\_0\_PCI) — Offset 0h This register combined with the Device Identification register uniquely identifies any PCI device. | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:0, F:0] + 0h | 8086h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------| | 15:0 | 8086h<br>RO | <b>Vendor ID (VID):</b> PCI standard identification for Intel. | ### 3.1.3 Device ID (DID\_0\_0\_0\_PCI) — Offset 2h This register combined with the Vendor Identification register uniquely identifies any PCI device. | Туре | Size | Offset | Default | | |------|--------|----------------------|---------|--| | PCI | 16 bit | [B:0, D:0, F:0] + 2h | 9A00h | | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------| | 15:8 | 9Ah<br>RO | Device ID MSB (DID_MSB): Upper byte of the Device ID. | | 7:0 | 00h<br>RO | Device ID LSB (DID_LSB): Lower byte of the Device ID. | ### 3.1.4 PCI Command (PCICMD\_0\_0\_0\_PCI) — Offset 4h Since Device #0 does not physically reside on PCI\_A many of the bits are not implemented. | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:0, F:0] + 4h | 0006h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 15:10 | 0h<br>RO | Reserved | | 9 | 0h<br>RO | Fast Back-To-Back (FB2B): Fast Back-to-Back Enable: This bit controls whether or not the master can do fast back-to-back write. Since device 0 is strictly a target this bit is not implemented and is hardwired to 0. Writes to this bit position have no effect. | | 8 | Oh<br>RW | SERR Enable (SERRE): SERR Enable: This bit is a global enable bit for Device 0 SERR messaging. The CPU communicates the SERR condition by sending an SERR message over DMI to the PCH. 1: The CPU is enabled to generate SERR messages over DMI for specific Device 0 error conditions that are individually enabled in the ERRCMD and DMIUEMSK registers. The error status is reported in the ERRSTS, PCISTS, and DMIUEST registers. 0: The SERR message is not generated by the Host for Device 0. This bit only controls SERR messaging for Device 0. Other integrated devices have their own SERRE bits to control error reporting for error conditions occurring in each device. The control bits are used in a logical OR manner to enable the SERR DMI message mechanism. OPI N/A | | 7 | 0h<br>RO | Parity Error Enable (ADSTEP): Address/Data Stepping Enable: Address/data stepping is not implemented in the CPU, and this bit is hardwired to 0. Writes to this bit position have no effect. | | 6 | 0h<br>RW | Parity Error Enable (PERRE): OPI - N/A Parity Error Enable: Controls whether or not the Master Data Parity Error bit in the PCI Status register can bet set. 0: Master Data Parity Error bit in PCI Status register can NOT be set. 1: Master Data Parity Error bit in PCI Status register CAN be set. | | 5 | 0h<br>RO | Video Palette Snooping (VGASNOOP): VGA Palette Snoop Enable: The CPU does not implement this bit and it is hardwired to a 0. Writes to this bit position have no effect. | | 4 | 0h<br>RO | Memory Write and Invalidate Enable (MWIE): Memory Write and Invalidate Enable: The CPU will never issue memory write and invalidate commands. This bit is therefore hardwired to 0. Writes to this bit position will have no effect. | | 3 | 0h<br>RO | Special Cycle Enable (SCE): Special Cycle Enable: The CPU does not implement this bit and it is hardwired to a 0. Writes to this bit position have no effect. | | 2 | 1h<br>RO | Bus Master Enable (BME): Bus Master Enable: The CPU is always enabled as a master on the backbone. This bit is hardwired to a 1. Writes to this bit position have no effect. | | 1 | 1h<br>RO | Memory Access Enable (MAE): Memory Access Enable: The CPU always allows access to main memory, except when such access would violate security principles. Such exceptions are outside the scope of PCI control. This bit is not implemented and is hardwired to 1. Writes to this bit position have no effect. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0h<br>RO | I/O Access Enable (IOAE): I/O Access Enable: This bit is not implemented in the CPU and is hardwired to a 0. Writes to this bit position have no effect. | ### 3.1.5 PCI Status (PCISTS\_0\_0\_0\_PCI) — Offset 6h This status register reports the occurrence of error events on Device 0s PCI interface. Since Device 0 does not physically reside on PCI\_A many of the bits are not implemented. | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:0, F:0] + 6h | 0090h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RW/1C/V | <b>DPE:</b> Detected Parity Error: This bit is set when this Device receives a Poisoned TLP. | | | 14 | Oh<br>RW/1C/V | SSE: Signaled System Error: This bit is set to 1 when Device 0 generates an SERR message over DMI for any enabled Device 0 error condition. Device 0 error conditions are enabled in the PCICMD, ERRCMD, and DMIUEMSK registers. Device 0 error flags are read/reset from the PCISTS, ERRSTS, or DMIUEST registers. Software clears this bit by writing a 1 to it. | | | 13 | 0h<br>RW/1C/V | RMAS: Received Master Abort Status: This bit is set when the CPU generates a DMI request that receives an Unsupported Request completion packet. Software clears this bit by writing a 1 to it. | | | 12 | 0h<br>RW/1C/V | RTAS: Received Target Abort Status: This bit is set when the CPU generates a DMI request that receives a Completer Abort completion packet. Software clears this bit by writing a 1 to it. | | | 11 | 0h<br>RO | STAS: Signaled Target Abort Status: The CPU will not generate a Target Abort DMI completion packet or Special Cycle. This bit is not implemented and is hardwired to a 0. Writes to this bit position have no effect. | | | 10:9 | 0h<br>RO | <b>DEVT:</b> DEVSEL Timing: These bits are hardwired to 00. Writes to these bit positions have no affect. Device 0 does not physically connect to PCI_A. These bits are set to 00 (fast decode) so that optimum DEVSEL timing for PCI_A is not limited by the Host. | | | 8 | Oh<br>RW/1C/V | Master Data Parity Error Detected (DPD): Master Data Parity Error Detected: This bit is set when DMI received a Poisoned completion from PCH. This bit can only be set when the Parity Error Enable bit in the PCI Command register is set. | | | 7 Fast Back-To-Back (FB2B): This bit is hardwired to 1. Writes to these bit positions have no effect. Device 0 not physically connect to PCI_A. This bit is set to 1 (indicating fast back-to-back capability) so that the optimum setting for PCI_A is not limited by the Host. | | | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 6 | 0h<br>RO | Reserved | | | 5 | 0h<br>RO | 66MHz PCI Capable (MC66): Hardwired to 0. | | | 4 | 1h<br>RO | Capability List (CLIST): Capability List: This bit is hardwired to 1 to indicate to the configuration software that this device/function implements a list of new capabilities. A list of new capabilities is accessed via register CAPPTR at configuration address offset 34h. Register CAPPTR contains an offset pointing to the start address within configuration space of this device where the Capability Identification register resides. | | | 3:0 | 0h<br>RO | Reserved | | ### 3.1.6 Revision Identification (RID\_0\_0\_0\_PCI) — Offset 8h This register contains the revision number of Device #0. These bits are read only and writes to this register have no effect. | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:0, F:0] + 8h | 00h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------| | 7:4 | 0h<br>RO | Revision ID MSB (RID_MSB): Four upper bits of the Revision ID | | 3:0 | 0h<br>RO | Revision ID (RID): Four lower bits of the Revision ID | ### 3.1.7 Class Code Programming Interface (CC\_PI\_0\_0\_0\_PCI) — Offset 9h This register (split from original CC) identifies a register-specific programming interface. | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:0, F:0] + 9h | 00h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | 00h<br>RO | PI: Programming Interface: This is an 8-bit value that indicates the programming interface of this device. This value does not specify a particular register set layout and provides no practical use for this device. | | ### 3.1.8 Basic Class Code (CC\_BCC\_0\_0\_0\_PCI) — Offset Ah This register (split from original CC) identifies the basic function of the device and a more specific sub-class. | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:0, F:0] + Ah | 0600h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 06h<br>RO | BCC: Base Class Code: This is an 8-bit value that indicates the base class code for the Host Bridge device. This code has the value 06h, indicating a Bridge device. | | 7:0 | 00h<br>RO | SUBCC: Sub-Class Code: This is an 8-bit value that indicates the category of Bridge into which the Host Bridge device falls. The code is 00h indicating a Host Bridge. | ### 3.1.9 Header Type (HDR\_0\_0\_0\_PCI) — Offset Eh This register identifies the header layout of the configuration space. No physical register exists at this location. | | Туре | Size | Offset | Default | |---|------|-------|----------------------|---------| | Ī | PCI | 8 bit | [B:0, D:0, F:0] + Eh | 00h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 00h Po | | <b>HDR:</b> PCI Header: This field always returns 0 to indicate that the Host Bridge is a single function device with standard header layout. Reads and writes to this location have no effect. | # 3.1.10 Subsystem Vendor Identification (SVID\_0\_0\_0\_PCI) — Offset 2Ch This value is used to identify the vendor of the subsystem. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:0, F:0] + 2Ch | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:0 | 0000h<br>RW/L | SUBVID: Subsystem Vendor ID: This field should be programmed during boot-up to indicate the vendor of the system board. After it has been written once, it becomes read only. Locked by: TLDMIREGS.WO STATUSO 0 0 0 DMIBAR.SUBVIDWOS | | ### 3.1.11 Subsystem Identification (SID\_0\_0\_0\_PCI) — Offset 2Eh This value is used to identify a particular subsystem. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:0, F:0] + 2Eh | 0000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RW/L | SUBID: Subsystem ID: This field should be programmed during BIOS initialization. After it has been written once, it becomes read only. Locked by: TLDMIREGS.WO_STATUSO_O_O_O_DMIBAR.SUBIDWOS | ## 3.1.12 Capabilities Pointer (CAPPTR\_0\_0\_0\_PCI) — Offset 34h The CAPPTR provides the offset that is the pointer to the location of the first device capability in the capability list. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:0, F:0] + 34h | E0h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | E0h<br>RO | CAPPTR: Capabilities Pointer: Pointer to the offset of the first capability ID register block. In this case the first capability is the product-specific Capability Identifier (CAPIDO). | ## 3.1.13 PCI Express Egress Port Base Address (PXPEPBAR\_0\_0\_0\_PCI) — Offset 40h This is the base address for the PCI Express Egress Port MMIO Configuration space. There is no physical memory within this 4KB window that can be addressed. The 4KB reserved by this register does not alias to any PCI 2.3 compliant memory mapped space. On reset, the EGRESS port MMIO configuration space is disabled and must be enabled by writing a 1 to PXPEPBAREN [Dev 0, offset 40h, bit 0]. All the bits in this register are locked in Intel TXT mode. | Туре | Size | Offset | Default | |------|--------|-----------------------|-------------------| | PCI | 64 bit | [B:0, D:0, F:0] + 40h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:42 | 0h<br>RO | Reserved | | 41:12 | 00000000<br>h<br>RW | PXPEPBAR: This field corresponds to bits 41 to 12 of the base address PCI Express Egress Port MMIO configuration space. BIOS will program this register resulting in a base address for a 4KB block of contiguous memory address space. This register ensures that a naturally aligned 4KB space is allocated within the first 512GB of addressable memory space. System Software uses this base address to program the PCI Express Egress Port MMIO register set. All the bits in this register are locked in Intel TXT mode. | | 11:1 0h Reserved | | Reserved | | 0 | 0h<br>RW | PXPEPBAR Enable (PXPEPBAREN): 0: PXPEPBAR is disabled and does not claim any memory 1: PXPEPBAR memory mapped accesses are claimed and decoded appropriately This register is locked by Intel TXT. | ## 3.1.14 MCHBAR Base Address Register (MCHBAR\_0\_0\_0\_PCI) — Offset 48h This is the base address for the Host Memory Mapped Configuration space. There is no physical memory within this 128KB window that can be addressed. The 128KB reserved by this register does not alias to any PCI 2.3 compliant memory mapped space. On reset, the Host MMIO Memory Mapped Configuration space is disabled and must be enabled by writing a 1 to MCHBAREN [Dev 0, offset48h, bit 0]. All the bits in this register are locked in Intel TXT mode. The register space contains memory control, initialization, timing, buffer strength registers, clocking registers and power and thermal management registers. | | Туре | Size | Offset | Default | |---|------|--------|-----------------------|-------------------| | Ī | PCI | 64 bit | [B:0, D:0, F:0] + 48h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:42 | 0h<br>RO | Reserved | | | 41:17 | 0000000h<br>RW | MCHBAR: This field corresponds to bits 41 to 17 of the base address Host Memory Mapped configuration space. BIOS will program this register resulting in a base address for a 128KB block of contiguous memory address space. This register ensures that a naturally aligned 128KB space is allocated within the first 512GB of addressable memory space. System Software uses this base address to program the Host Memory Mapped register set. All the bits in this register are locked in Intel TXT mode. | | | 16:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RW | MCHBAREN: 0: MCHBAR is disabled and does not claim any memory 1: MCHBAR memory mapped accesses are claimed and decoded appropriately This register is locked in Intel TXT mode. | | ## 3.1.15 Graphics Control (GGC\_0\_0\_0\_PCI) — Offset 50h All the bits in this register are Intel TXT lockable. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:0, F:0] + 50h | 0500h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 05h<br>RW/L | GMS: This field is used to select the amount of Main Memory that is pre-allocated to support the Internal Graphics device in VGA (non-linear) and Native (linear) modes. The BIOS ensures that memory is pre-allocated only when Internal graphics is enabled. This register is also Intel TXT lockable. Hardware does not clear or set any of these bits automatically based on IGD being disabled/enabled. BIOS Requirement: BIOS must not set this field to 0h if IVD (bit 1 of this register) is 0. Locked by: GGC 0 0 0 PCI.GGCLCK | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:6 | 0h<br>RW/L | GGMS: This field is used to select the amount of Main Memory that is pre-allocated to support the Internal Graphics Translation Table. The BIOS ensures that memory is pre-allocated only when Internal graphics is enabled. GSM is assumed to be a contiguous physical DRAM space with DSM, and BIOS needs to allocate a contiguous memory chunk. Hardware will derive the base of GSM from DSM only using the GSM size programmed in the register. Hardware functionality in case of programming this value to Reserved is not guaranteed. Locked by: GGC_0_0_PCI.GGCLCK | | | 5:3 | 0h<br>RO | Reserved | | | 2 | Oh<br>RW/L | VAMEN: Enables the use of the iGFX engines for Versatile Acceleration. 1 - iGFX engines are in Versatile Acceleration Mode. Device 2 Class Code is 038000h. 0 - iGFX engines are in iGFX Mode. Device 2 Class Code is 030000h. Locked by: GGC_0_0_0_PCI.GGCLCK | | | 1 | 0h<br>RW/L | IVD: 0: Enable. Device 2 (IGD) claims VGA memory and IO cycles 1: Disable. Device 2 (IGD) does not claim VGA cycles (Mem and IO) BIOS Requirement: If a value of 1 is written, GGC[VAMEN] (ie. bit 2 in this register) should be also written to '1 so the sub-class field changes to 80. BIOS Requirement: BIOS must not set this bit to 0 if the GMS field (bits 7:3 of this register) pre-allocates no memory. Locked by: GGC_0_0_PCI.GGCLCK | | | 0 | 0h<br>RW/L | GGCLCK: When set to 1b, this bit will lock all bits in this register. Locked by: GGC_0_0_0_PCI.GGCLCK | | ## 3.1.16 Device Enable (DEVEN\_0\_0\_0\_PCI) — Offset 54h Allows for enabling/disabling of PCI devices and functions that are within the CPU package. The table below the bit definitions describes the behavior of all combinations of transactions to devices controlled by this register. All the bits in this register are Intel TXT Lockable. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:0, F:0] + 54h | 0003D4DFh | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------| | 31:19 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18 | 0h<br>RW/L | D6F1EN: 0: Bus 0 Device 6 Function 1 is disabled and not visible. 1: Bus 0 Device 6 Function 1 is enabled and visible. This bit will be set to 0b and remain 0b if Device 6 Function 1 capability is disabled. Locked by: CAPIDO_C_0_0_0_PCI.PEG61D | | 17 | 1h<br>RW/L | 0: Bus 0 Device 10 is disabled and not visible. 1: Bus 0 Device 10 is enabled and visible. This bit will be set to 0b and remain 0b if Device 10 capability is disabled. Locked by: CAPID0_B_0_0_0_PCI.DEV10_DISABLED | | 16 | 1h<br>RW/L | D6F2EN: 0: Bus 0 Device 6 Function 2 is disabled and not visible. 1: Bus 0 Device 6 Function 2 is enabled and visible. This bit will be set to 0b and remain 0b if Device 6 Function 2 capability is disabled. Locked by: CAPIDO_C_0_0_0_PCI.PEG62D | | 15 | 1h<br>RW/L | D8EN: 0: Bus 0 Device 8 is disabled and not visible. 1: Bus 0 Device 8 is enabled and visible. This bit will be set to 0b and remain 0b if Device 8 capability is disabled. Locked by: CAPID0_B_0_0_0_PCI.GMM_DIS | | 14 | 1h<br>RW/L | D14F0EN: VMD Enable - 0: Bus 0 Device 14 Function 0 is disabled and hidden. 1: Bus 0 Device 14 Function 0 is enabled and visible. Locked by: CAPID0_B_0_0_0_PCI.VMD_DIS | | 13 | 0h<br>RW/L | D6F0EN: 0: Bus 0 Device 6 Function 0 is disabled and not visible. 1: Bus 0 Device 6 Function 0 is enabled and visible. This bit will be set to 0b and remain 0b if Device 6 Function 0 capability is disabled. Locked by: CAPIDO_A_0_0_0_PCI.PEG60D | | 12 | 1h<br>RW/L | D9EN: 0: Bus 0 Device 9 is disabled and not visible. 1: Bus 0 Device 9 is enabled and visible. This bit will be set to 0b and remain 0b if Device 9 capability is disabled. Locked by: CAPID0_B_0_0_0_PCI.NPK_DIS | | 11 | 0h<br>RO | Reserved | | 10 | 1h<br>RW/L | D5EN: 0: Bus 0 Device 5 is disabled and not visible. 1: Bus 0 Device 5 is enabled and visible. This bit will be set to 0b and remain 0b if Device 5 capability is disabled. Locked by: CAPID0_B_0_0_0_PCI.IMGU_DIS | | 9:8 | 0h<br>RO | Reserved | | 7 | 1h<br>RW/L | D4EN: 0: Bus 0 Device 4 is disabled and not visible. 1: Bus 0 Device 4 is enabled and visible. This bit will be set to 0b and remain 0b if Device 4 capability is disabled. Locked by: CAPID0_A_0_0_0_PCI.CDD | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | 1h<br>RW/L | D3F7EN: NVMe - Device 3 function 7 enable 0: Bus 0 Device 3 function 7 is disabled and hidden 1: Bus 0 Device 3 function 7 is enabled and visible This bit will be set to 0b and remain 0b if Device 3 capability is disabled. Locked by: CAPIDO_A_0_0_O_PCI.NVME_F7D | | 5 | 0h<br>RW/L | D3F0EN: NVMe - Device 3 function 0 enable 0: Bus 0 Device 3 function 0 is disabled and hidden 1: Bus 0 Device 3 function 0 is enabled and visible This bit will be set to 0b and remain 0b if Device 3 capability is disabled. Locked with CAPIDO_A_0_0_0_PCI[31].NVME_F0D Locked by: CAPIDO_A_0_0_0_PCI.NVME_F0D | | 4 | 1h<br>RW/L | D2EN: 0: Bus 0 Device 2 is disabled and hidden 1: Bus 0 Device 2 is enabled and visible This bit will be set to 0b and remain 0b if Device 2 capability is disabled. Locked by: CAPIDO_A_0_0_O_PCI.IGD | | 3 | 1h<br>RW/L | D1F0EN: 0: Bus 0 Device 1 Function 0 is disabled and hidden. 1: Bus 0 Device 1 Function 0 is enabled and visible. This bit will be set to 0b and remain 0b if PEG10 capability is disabled. Locked by: CAPID0_A_0_0_0_PCI.PEG10D | | 2 | 1h<br>RW/L | D1F1EN: 0: Bus 0 Device 1 Function 1 is disabled and hidden. 1: Bus 0 Device 1 Function 1 is enabled and visible. Locked by: CAPIDO_A_0_0_PCI.PEG11D | | 1 | 1h<br>RW/L | D1F2EN: 0: Bus 0 Device 1 Function 2 is disabled and hidden. 1: Bus 0 Device 1 Function 2 is enabled and visible. Locked by: CAPIDO_A_0_0_PCI.PEG12D | | 0 | 1h<br>RO | <b>DOEN:</b> Bus 0 Device 0 Function 0 may not be disabled and is therefore hardwired to 1. | # 3.1.17 Protected Audio Video Path Control (PAVPC\_0\_0\_0\_PCI) — Offset 58h All the bits in this register are locked by Intel TXT. When locked the R/W bits are RO. | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:0, F:0] + 58h | 0000001h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RW/L | PCMBASE: Sizes supported: 1M, 2M, 4M and 8M. Base value programmed (from Top of Stolen Memory) itself defines the size of the WOPCM. Separate WOPCM size programming is redundant information and not required. Default 1M size programming. 4M recommended. This register is locked (becomes read-only) when PAVPE = 1b. Locked by: PAVPC_0_0_0_PCI.PAVPLCK | | 19:7 | 0h<br>RO | Reserved | | 6 | 0h<br>RW/L | ASMFEN: ASMF method enabled 0b Disabled (default). 1b Enabled. This register is locked when PAVPLCK is set. Locked by: PAVPC_0_0_0_PCI.PAVPLCK | | 5 | 0h<br>RO | Reserved | | 4 | 0h<br>RW/L | OVTATTACK: Override of Unsolicited Connection State Attack and Terminate. 0: Disable Override. Attack Terminate allowed. 1: Enable Override. Attack Terminate disallowed. This register bit is locked when PAVPE is set. Locked by: PAVPC_0_0_0_PCI.PAVPLCK | | 3 | 0h<br>RW/L | HVYMODSEL: This bit is applicable only for PAVP2 operation mode or for PAVP3 mode only if the per-App memory configuration is disabled. 0: Lite Mode (Non-Serpent mode) 1: Serpent Mode For PAVP3 mode, this one type boot time programming has been replaced by per-App programming (through the Media Crypto Copy command). Note that PAVP2 or PAVP3 mode selection is done by programming bit 8 of the MFX_MODE - Video Mode register. Locked by: PAVPC_0_0_0_PCI.PAVPLCK | | 2 | 0h<br>RW/L | PAVP Lock (PAVPLCK): This bit locks all writable contents in this register when set (including itself). Only a hardware reset can unlock the register again. This lock bit needs to be set only if PAVP is enabled (bit 1 of this register is asserted). Locked by: PAVPC_0_0_0_PCI.PAVPLCK | | 1 | 0h<br>RW/L | PAVPE: 0: PAVP functionality is disabled. 1: PAVP functionality is enabled. This register is locked when PAVPLCK is set. Locked by: PAVPC_0_0_0_PCI.PAVPLCK | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 1h<br>RW/L | PCME: This field enables Protected Content Memory within Graphics Stolen Memory. This memory is the same as the WOPCM area, whose size is defined by bit 5 of this register. This register is locked when PAVPLOCK is set. A value of 0 in this field indicates that Protected Content Memory is disabled, and cannot be programmed in this manner when PAVP is enabled. A value of 1 in this field indicates that Protected Content Memory is enabled, and is the only programming option available when PAVP is enabled. For non-PAVP3 Mode, even for Lite mode configuration, this bit should be programmed to 1 and HVYMODESEL = 0). This bit should always be programmed to 1 if bits 1 and 2 (PAVPE and PAVP lock bits) are both set. With per-application Memory configuration support, the range check for the WOPCM memory area should always happen when this bit is set, regardless of Lite mode, Serpent mode, PAVP2 or PAVP3 mode programming. Locked by: PAVPC_0_0_0_PCI.PAVPLCK | ## 3.1.18 DMA Protected Range (DPR\_0\_0\_0\_PCI) — Offset 5Ch DMA protected range register. | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:0, F:0] + 5Ch | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RW/V/L | <b>TOPOFDPR:</b> Top address + 1 of DPR. This is the base of TSEG. Bits 19:0 of the BASE reported here are $0x0\_0000$ . | | 19:12 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 11:4 | 00h<br>RW/L | DPRSIZE: This is the size of memory, in MB, that will be protected from DMA accesses. A value of 0x00 in this field means no additional memory is protected. The maximum amount of memory that will be protected is 255 MB. The amount of memory reported in this field will be protected from all DMA accesses, including translated CPU accesses and graphics. The top of the protected range is the BASE of TSEG -1. Note: If TSEG is not enabled, then the top of this range becomes the base of stolen graphics, or ME stolen space or TOLUD, whichever would have been the location of TSEG, assuming it had been enabled. The DPR range works independently of any other range, including the NoDMA.TABLE protection or the PMRC checks in VTd, and is done post any VTd translation or Intel TXT NoDMA lookup. Therefore incoming cycles are checked against this range after the VTd translation and faulted if they hit this protected range, even if they passed the VTd translation or were clean in the NoDMA lookup. All the memory checks are ORed with respect to NOT being allowed to go to memory. So if either PMRC, DPR, NoDMA table lookup, NoDMA.TABLE.PROTECT OR a VTd translation disallows the cycle, then the cycle is not allowed to go to memory. Or in other words, all the above checks must pass before a cycle is allowed to DRAM. Locked by: DPR_0_0_0_PCI.LOCK | | | 3 | 0h<br>RO | Reserved | | | 2 | EPM: This field controls DMA accesses to the DMA Protected Range (DPR) region. 0: DPR is disabled 0: DPR is enabled. All DMA requests accessing DPR region are blocked. HW reports the status of DPR enable/disable through the PRS field in this registe When this bit change, one must have to wait till the status (PRS) has updated be changing it again. Locked by: DPR_0_0_0_PCI.LOCK | | | | 1 | 0h<br>RW/V/L | PRS: This field indicates the status of DPR. 0: DPR protection disabled 1: DPR protection enabled | | | 0 | 0h<br>RW/L | LOCK: All bits which may be updated by SW in this register are locked down when this bit is set. Locked by: DPR_0_0_0_PCI.LOCK | | # 3.1.19 PCIEXBAR Base Address Register (PCIEXBAR\_0\_0\_0\_PCI) — Offset 60h Defines the PCIEXBAR base address. | Туре | Size | Offset | Default | |------|----------------------------------|--------|-------------------| | PCI | PCI 64 bit [B:0, D:0, F:0] + 60h | | 0000000000000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:42 | 0h<br>RO | Reserved | | | 41:31 | 000h<br>RW | PCIEXBAR: This field corresponds to bits 41 to 32 of the base address for PCI Express enhanced configuration space including bus segments. BIOS will program this register resulting in a base address for a contiguous memory address space. The size of the range is defined by bits [3:1] of this register. This Base address shall be assigned on a boundary consistent with the number of buses (defined by the Length field in this register) above TOLUD and still within the 39-bit addressable memory space. The address bits decoded depend on the length of the region defined by this register. The address used to access the PCI Express configuration space for a specific device can be determined as follows: PCI Express Base Address +Segment Number*256MB+ Bus Number * 1MB + Device Number * 32KB + Function Number * 4KB This address is the beginning of the 4KB space that contains both the PCI compatible configuration space and the PCI Express extended configuration space. | | | 30 | Oh ADMSK1024: | | | | 29 | 0h<br>RW/V | ADMSK512: This bit is either part of the PCI Express Base Address (R/W) or part of the Address Mask (RO, read 0b), depending on the value of bits [3:1] in this register. | | | 28 | 0h<br>RW/V | ADMSK256: This bit is either part of the PCI Express Base Address (R/W) or part of the Address Mask (RO, read 0b), depending on the value of bits [3:1] in this register. | | | 27 | 0h<br>RW/V | ADMSK128: This bit is either part of the PCI Express Base Address (R/W) or part of the Address Mask (RO, read 0b), depending on the value of bits [3:1] in this register. | | | 26 | 0h<br>RW/V | ADMSK64: This bit is either part of the PCI Express Base Address (R/W) or part of the Address Mask (RO, read 0b), depending on the value of bits [3:1] in this register. | | | 25:4 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3:1 | 0h<br>RW | LENGTH: This field describes the length of this region. 000: 256MB (buses 0-255). Bits 38:28 are decoded in the PCI Express Base Address Field. 001: 128MB (buses 0-127). Bits 38:27 are decoded in the PCI Express Base Address Field. 010: 64MB (buses 0-63). Bits 38:26 are decoded in the PCI Express Base Address Field. 011: 512MB (buses 0-512). Bits 38:29 are decoded in the PCI Express Base Address Field. 100: 1024MB (buses 0-1024). Bits 38:30 are decoded in the PCI Express Base Address Field. 101: 2048MB (buses 0-2048). Bits 38:31 are decoded in the PCI Express Base Address Field. 110: 4096MB (buses 0-4096). Bits 38:32 are decoded in the PCI Express Base Address Field. 111:Rreserved. | | | 0 | 0h<br>RW | PCIEXBAREN: PCIEX BAR Enable | | ## 3.1.20 DMIBAR Base Address Register (DMIBAR\_0\_0\_0\_PCI) — Offset 68h This is the base address for the Root Complex configuration space. This window of addresses contains the Root Complex Register set for the PCI Express Hierarchy associated with the Host Bridge. There is no physical memory within this 4KB window that can be addressed. The 4KB reserved by this register does not alias to any PCI 2.3 compliant memory mapped space. On reset, the Root Complex configuration space is disabled and must be enabled by writing a 1 to DMIBAREN [Dev 0, offset 68h, bit 0] All the bits in this register are locked in Intel TXT mode. | Туре | Size | Offset | Default | |------|--------|-----------------------|-------------------| | PCI | 64 bit | [B:0, D:0, F:0] + 68h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:42 | 0h<br>RO | Reserved | | | 41:12 | 00000000<br>h<br>RW | DMIBAR: This field corresponds to bits 41 to 12 of the base address DMI configuration space. BIOS will program this register resulting in a base address for a 4KB block of contiguous memory address space. This register ensures that a naturally aligned 4KB space is allocated within the first 512GB of addressable memory space. System Software uses this base address to program the DMI register set. All the Bits in this register are locked in Intel TXT mode. | | | 11:1 | 0h<br>RO | Reserved | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | 0h<br>RW | DMIBAREN: 0: DMIBAR is disabled and does not claim any memory 1: DMIBAR memory mapped accesses are claimed and decoded appropriately This register is locked by Intel TXT. | | ## 3.1.21 Programmable Attribute Map 0 (PAM0\_0\_0\_0\_PCI) — Offset 80h This register controls the read, write and shadowing attributes of the BIOS range from F\_0000h to F\_FFFFh. The Uncore allows programmable memory attributes on 13 legacy memory segments of various sizes in the 768KB to 1MB address range. Seven Programmable Attribute Map (PAM) registers are used to support these features. Cache-ability of these areas is controlled via the MTRR register in the core. Two bits are used to specify memory attributes for each memory segment. These bits apply to host accesses to the PAM areas. These attributes are: RE - Read Enable. When RE=1, the host read accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when RE=0, the host read accesses are directed to DMI. WE - Write Enable. When WE=1, the host write accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when WE=0, the host read accesses are directed to DMI. The RE and WE attributes permit a memory segment to be Read Only, Write Only, Read/Write or Disabled. For example, if a memory segment has RE=1 and WE=0, the segment is Read Only. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:0, F:0] + 80h | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:6 | 0h<br>RO | Reserved | | | 5:4 | 0h<br>RW/L | HIENABLE: This field controls the steering of read and write cycles that address the BIOS area from 0F_0000h to 0F_FFFFh. 00: DRAM Disabled. All accesses are directed to DMI. 01: Read Only. All reads are sent to DRAM, all writes are forwarded to DMI. 10: Write Only. All writes are sent to DRAM, all reads are serviced by DMI. 11: Normal DRAM Operation. All reads and writes are serviced by DRAM. Locked by: PAM0_0_0_0_PCI.LOCK | | | 3:1 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------| | 0 | 0h<br>RW/L | LOCK: If this bit is set, all of the PAM* registers are locked (cannot be written) Locked by: PAM0_0_0_0_PCI.LOCK | ## 3.1.22 Programmable Attribute Map 1 (PAM1\_0\_0\_0\_PCI) — Offset 81h This register controls the read, write and shadowing attributes of the BIOS range from C\_0000h to C\_7FFFh. The Uncore allows programmable memory attributes on 13 legacy memory segments of various sizes in the 768KB to 1MB address range. Seven Programmable Attribute Map (PAM) registers are used to support these features. Cache-ability of these areas is controlled via the MTRR register in the core. Two bits are used to specify memory attributes for each memory segment. These bits apply to host accesses to the PAM areas. These attributes are: RE - Read Enable. When RE=1, the host read accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when RE=0, the host read accesses are directed to DMI. WE - Write Enable. When WE=1, the host write accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when WE=0, the host read accesses are directed to DMI. The RE and WE attributes permit a memory segment to be Read Only, Write Only, Read/Write or Disabled. For example, if a memory segment has RE=1 and WE=0, the segment is Read Only. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:0, F:0] + 81h | 00h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:6 | 0h<br>RO | Reserved | | | 5:4 | 0h<br>RW/L | HIENABLE: This field controls the steering of read and write cycles that address the BIOS area from 0C_4000h to 0C_7FFFh. 00: DRAM Disabled. All accesses are directed to DMI. 01: Read Only. All reads are sent to DRAM, all writes are forwarded to DMI. 10: Write Only. All writes are sent to DRAM, all reads are serviced by DMI. 11: Normal DRAM Operation. All reads and writes are serviced by DRAM. Locked by: PAM0_0_0_0_PCI.LOCK | | | 3:2 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | 0h<br>RW/L | LOENABLE: This field controls the steering of read and write cycles that address the BIOS area from 0C0000h to 0C3FFFh. 00: DRAM Disabled. All reads are sent to DRAM. All writes are forwarded to DMI. 01: Read Only. All reads are sent to DRAM. All writes are forwarded to DMI. 10: Write Only. All writes are sent to DRAM. All reads are serviced by DMI. 11: Normal DRAM Operation. All reads and writes are serviced by DRAM. Locked by: PAM0_0_0_0_PCI.LOCK | ## 3.1.23 Programmable Attribute Map 2 (PAM2\_0\_0\_0\_PCI) — Offset 82h This register controls the read, write and shadowing attributes of the BIOS range from C\_8000h to C\_FFFFh. The Uncore allows programmable memory attributes on 13 legacy memory segments of various sizes in the 768KB to 1MB address range. Seven Programmable Attribute Map (PAM) registers are used to support these features. Cache-ability of these areas is controlled via the MTRR register in the core. Two bits are used to specify memory attributes for each memory segment. These bits apply to host accesses to the PAM areas. These attributes are: RE - Read Enable. When RE=1, the host read accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when RE=0, the host read accesses are directed to DMI. WE - Write Enable. When WE=1, the host write accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when WE=0, the host read accesses are directed to DMI. The RE and WE attributes permit a memory segment to be Read Only, Write Only, Read/Write or Disabled. For example, if a memory segment has RE=1 and WE=0, the segment is Read Only. | | Туре | Size | Offset | Default | |---|------|-------|-----------------------|---------| | ľ | PCI | 8 bit | [B:0, D:0, F:0] + 82h | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:6 | 0h<br>RO | Reserved | | | 5:4 | 0h<br>RW/L | HIENABLE: This field controls the steering of read and write cycles that address the BIOS area from 0CC000h to 0CFFFFh. 00: DRAM Disabled. All accesses are directed to DMI. 01: Read Only. All reads are sent to DRAM, all writes are forwarded to DMI. 10: Write Only. All writes are sent to DRAM, all reads are serviced by DMI. 11: Normal DRAM Operation. All reads and writes are serviced by DRAM. Locked by: PAM0_0_0_0_PCI.LOCK | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:2 | 0h<br>RO | Reserved | | 1:0 | 0h<br>RW/L | This field controls the steering of read and write cycles that address the BIOS area from 0C8000h to 0CBFFFh. 00: DRAM Disabled. All reads are sent to DRAM. All writes are forwarded to DMI. 01: Read Only. All reads are sent to DRAM. All writes are forwarded to DMI. 10: Write Only. All writes are sent to DRAM. All reads are serviced by DMI. 11: Normal DRAM Operation. All reads and writes are serviced by DRAM. Locked by: PAM0_0_0_0_PCI.LOCK | ## 3.1.24 Programmable Attribute Map 3 (PAM3\_0\_0\_0\_PCI) — Offset 83h This register controls the read, write and shadowing attributes of the BIOS range from D0000h to D7FFFh. The Uncore allows programmable memory attributes on 13 legacy memory segments of various sizes in the 768KB to 1MB address range. Seven Programmable Attribute Map (PAM) registers are used to support these features. Cache-ability of these areas is controlled via the MTRR register in the core. Two bits are used to specify memory attributes for each memory segment. These bits apply to host accesses to the PAM areas. These attributes are: RE - Read Enable. When RE=1, the host read accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when RE=0, the host read accesses are directed to DMI. WE - Write Enable. When WE=1, the host write accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when WE=0, the host read accesses are directed to DMI. The RE and WE attributes permit a memory segment to be Read Only, Write Only, Read/Write or Disabled. For example, if a memory segment has RE=1 and WE=0, the segment is Read Only. | | Туре | Size | Offset | Default | |---|------|-------|-----------------------|---------| | ĺ | PCI | 8 bit | [B:0, D:0, F:0] + 83h | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 7:6 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 5:4 | 0h<br>RW/L | HIENABLE: This field controls the steering of read and write cycles that address the BIOS area from 0D4000h to 0D7FFFh. 00: DRAM Disabled. All accesses are directed to DMI. 01: Read Only. All reads are sent to DRAM, all writes are forwarded to DMI. 10: Write Only. All writes are sent to DRAM, all reads are serviced by DMI. 11: Normal DRAM Operation. All reads and writes are serviced by DRAM. Locked by: PAM0_0_0_0_PCI.LOCK | | | 3:2 | 0h<br>RO | Reserved | | | 1:0 | 0h<br>RW/L | This field controls the steering of read and write cycles that address the BIOS area from 0D0000h to 0D3FFFh. 00: DRAM Disabled. All reads are sent to DRAM. All writes are forwarded to DMI. 01: Read Only. All reads are sent to DRAM. All writes are forwarded to DMI. 10: Write Only. All writes are sent to DRAM. All reads are serviced by DMI. 11: Normal DRAM Operation. All reads and writes are serviced by DRAM. Locked by: PAM0_0_0_0_PCI.LOCK | | ## 3.1.25 Programmable Attribute Map 4 (PAM4\_0\_0\_0\_PCI) — Offset 84h This register controls the read, write and shadowing attributes of the BIOS range from D8000h to DFFFFh. The Uncore allows programmable memory attributes on 13 legacy memory segments of various sizes in the 768KB to 1MB address range. Seven Programmable Attribute Map (PAM) registers are used to support these features. Cache-ability of these areas is controlled via the MTRR register in the core. Two bits are used to specify memory attributes for each memory segment. These bits apply to host accesses to the PAM areas. These attributes are: RE - Read Enable. When RE=1, the host read accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when RE=0, the host read accesses are directed to DMI. WE - Write Enable. When WE=1, the host write accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when WE=0, the host read accesses are directed to DMI. The RE and WE attributes permit a memory segment to be Read Only, Write Only, Read/Write or Disabled. For example, if a memory segment has RE=1 and WE=0, the segment is Read Only. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:0, F:0] + 84h | 00h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:6 | 0h<br>RO | Reserved | | | 5:4 | 0h<br>RW/L | HIENABLE: This field controls the steering of read and write cycles that address the BIOS area from 0DC000h to 0DFFFFh. 00: DRAM Disabled. All accesses are directed to DMI. 01: Read Only. All reads are sent to DRAM, all writes are forwarded to DMI. 10: Write Only. All writes are sent to DRAM, all reads are serviced by DMI. 11: Normal DRAM Operation. All reads and writes are serviced by DRAM. Locked by: PAM0_0_0_0_PCI.LOCK | | | 3:2 | 0h<br>RO | Reserved | | | from 0D8000h to 0DBFFFh. 0h 00: DRAM Disabled. All reads are sent to DRAM. All writes are forwarded 01: Read Only. All reads are sent to DRAM. All writes are forwarded to DN | | This field controls the steering of read and write cycles that address the BIOS area from 0D8000h to 0DBFFFh. 00: DRAM Disabled. All reads are sent to DRAM. All writes are forwarded to DMI. 01: Read Only. All reads are sent to DRAM. All writes are forwarded to DMI. 10: Write Only. All writes are sent to DRAM. All reads are serviced by DMI. 11: Normal DRAM Operation. All reads and writes are serviced by DRAM. | | ## 3.1.26 Programmable Attribute Map 5 (PAM5\_0\_0\_0\_PCI) — Offset 85h This register controls the read, write and shadowing attributes of the BIOS range from E\_0000h to E\_7FFFh. The Uncore allows programmable memory attributes on 13 legacy memory segments of various sizes in the 768KB to 1MB address range. Seven Programmable Attribute Map (PAM) registers are used to support these features. Cache-ability of these areas is controlled via the MTRR register in the core. Two bits are used to specify memory attributes for each memory segment. These bits apply to host accesses to the PAM areas. These attributes are: RE - Read Enable. When RE=1, the host read accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when RE=0, the host read accesses are directed to DMI. WE - Write Enable. When WE=1, the host write accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when WE=0, the host read accesses are directed to DMI. The RE and WE attributes permit a memory segment to be Read Only, Write Only, Read/Write or Disabled. For example, if a memory segment has RE=1 and WE=0, the segment is Read Only. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:0, F:0] + 85h | 00h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:6 | 0h<br>RO | Reserved | | | 5:4 | 0h<br>RW/L | HIENABLE: This field controls the steering of read and write cycles that address the BIOS area from 0E4000h to 0E7FFFh. 00: DRAM Disabled. All accesses are directed to DMI. 01: Read Only. All reads are sent to DRAM, all writes are forwarded to DMI. 10: Write Only. All writes are sent to DRAM, all reads are serviced by DMI. 11: Normal DRAM Operation. All reads and writes are serviced by DRAM. Locked by: PAM0_0_0_0_PCI.LOCK | | | 3:2 | 0h<br>RO | Reserved | | | 1:0 | 0h<br>RW/L | LOENABLE: This field controls the steering of read and write cycles that address the BIOS area from 0E0000h to 0E3FFFh. 00: DRAM Disabled. All reads are sent to DRAM. All writes are forwarded to DMI. 01: Read Only. All reads are sent to DRAM. All writes are forwarded to DMI. 10: Write Only. All writes are sent to DRAM. All reads are serviced by DMI. 11: Normal DRAM Operation. All reads and writes are serviced by DRAM. Locked by: PAM0_0_0_0_PCI.LOCK | | ## 3.1.27 Programmable Attribute Map 6 (PAM6\_0\_0\_0\_PCI) — Offset 86h This register controls the read, write and shadowing attributes of the BIOS range from E\_8000h to E\_FFFFh. The Uncore allows programmable memory attributes on 13 legacy memory segments of various sizes in the 768KB to 1MB address range. Seven Programmable Attribute Map (PAM) registers are used to support these features. Cache-ability of these areas is controlled via the MTRR register in the core. Two bits are used to specify memory attributes for each memory segment. These bits apply to host accesses to the PAM areas. These attributes are: RE - Read Enable. When RE=1, the host read accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when RE=0, the host read accesses are directed to DMI. WE - Write Enable. When WE=1, the host write accesses to the corresponding memory segment are claimed by the Uncore and directed to main memory. Conversely, when WE=0, the host read accesses are directed to DMI. The RE and WE attributes permit a memory segment to be Read Only, Write Only, Read/Write or Disabled. For example, if a memory segment has RE=1 and WE=0, the segment is Read Only. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:0, F:0] + 86h | 00h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:6 | 0h<br>RO | Reserved | | | 5:4 | 0h<br>RW/L | HIENABLE: This field controls the steering of read and write cycles that address the BIOS area from 0EC000h to 0EFFFFh. 00: DRAM Disabled. All accesses are directed to DMI. 01: Read Only. All reads are sent to DRAM, all writes are forwarded to DMI. 10: Write Only. All writes are sent to DRAM, all reads are serviced by DMI. 11: Normal DRAM Operation. All reads and writes are serviced by DRAM. Locked by: PAM0_0_0_0_PCI.LOCK | | | 3:2 | 0h<br>RO | Reserved | | | 1:0 from 0E8000h to 0EBFFFh. 0h RW/L 01: Read Only. All reads are sent to DRAM. All writes are forwarded 10: Write Only. All writes are sent to DRAM. All reads are serviced by | | This field controls the steering of read and write cycles that address the BIOS area from 0E8000h to 0EBFFFh. 00: DRAM Disabled. All reads are sent to DRAM. All writes are forwarded to DMI. 01: Read Only. All reads are sent to DRAM. All writes are forwarded to DMI. 10: Write Only. All writes are sent to DRAM. All reads are serviced by DMI. 11: Normal DRAM Operation. All reads and writes are serviced by DRAM. | | ## 3.1.28 Legacy Access Control (LAC\_0\_0\_0\_PCI) — Offset 87h This 8-bit register controls steering of MDA cycles and a fixed DRAM hole from 15-16MB. There can only be at most one MDA device in the system. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:0, F:0] + 87h | 10h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7 Oh space is not remapped. RW O: No memory hole in DRAM space is not remapped. 1: Memory hole. 1: Memory hole from 15MB to 16MB. This bit is Intel TXT lockable. | | This field enables a memory hole in DRAM space. The DRAM that lies behind this space is not remapped. 0: No memory hole. 1: Memory hole from 15MB to 16MB. | | | 6:5 | 0h<br>RO | Reserved | | | 4 | This bit works with the VGA Enable bits in the BCTRL register of Non PEG devices. This bit works with the VGA Enable bits in the BCTRL register of Non PEG devices. The BCTRL register of Non PEG devices to 1 by default. The memory address ranges. This bit should be set to 1 by default. It is assumed that these devices will not need to support legacy MDA graphic However this single bit is added just to support this rare case of using MDA of these devices. The behavior of this bit field is identical to bits [3:0] | | | | mDAP60: This bit works with the VGA Enable bits in the BCTRL register of to control the routing of CPU initiated transactions targeting MI memory address ranges. This bit should not be set if device 1 this bit is not set. If device 1 function 2 VGA enable bit is not set, then accesses x3BCh-x3BFh remain on the backbone. If the VGA enable bit is set and MDA is not present, then access range x3BCh-x3BFh are forwarded to PCI Express through devaddress is within the corresponding IOBASE and IOLIMIT, othe the backbone. MDA resources are defined as the following: Memory: 080000h - 087FFFh I/O: 3B4h, 3B5h, 3B8h, 3B9h, 3BAh, 3BFh, (including ISA address aliases, A[15:10] are not used in decoded Any I/O reference that includes the I/O locations listed above, remain on the backbone even if the reference also includes I/O above. The following table shows the behavior for all combinations of VGAEN MDAP Description 0 All References to MDA and VGA space are not claimed by E 0 1 Illegal combination 1 All VGA and MDA references are routed to PCI Express Grafunction 2. 1 All VGA references are routed to PCI Express Graphics Attack MDA references are not claimed by device 1 function 2. | | This bit works with the VGA Enable bits in the BCTRL register of Device 1 Function 2 to control the routing of CPU initiated transactions targeting MDA compatible I/O and memory address ranges. This bit should not be set if device 1 function 2 VGA Enable bit is not set. If device 1 function 2 VGA enable bit is not set, then accesses to IO address range x3BCh-x3BFh remain on the backbone. If the VGA enable bit is set and MDA is not present, then accesses to IO address range x3BCh-x3BFh are forwarded to PCI Express through device 1 function 2 if the address is within the corresponding IOBASE and IOLIMIT, otherwise they remain on the backbone. MDA resources are defined as the following: Memory: 0B0000h - 0B7FFFh I/O: 3B4h, 3B5h, 3B8h, 3B9h, 3BAh, 3BFh, (including ISA address aliases, A[15:10] are not used in decode) Any I/O reference that includes the I/O locations listed above, or their aliases, will remain on the backbone even if the reference also includes I/O locations not listed above. The following table shows the behavior for all combinations of MDA and VGA: VGAEN MDAP Description 0 All References to MDA and VGA space are not claimed by Device 1 Function 2. 0 1 Illegal combination 1 0 All VGA and MDA references are routed to PCI Express Graphics Attach device 1 function 2. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 2 | 0h<br>RW | MDAP12: This bit works with the VGA Enable bits in the BCTRL register of Device 1 Function 2 to control the routing of CPU initiated transactions targeting MDA compatible I/O and memory address ranges. This bit should not be set if device 1 function 2 VGA Enable bit is not set. If device 1 function 2 VGA enable bit is not set, then accesses to IO address range x3BCh-x3BFh remain on the backbone. If the VGA enable bit is set and MDA is not present, then accesses to IO address range x3BCh-x3BFh are forwarded to PCI Express through device 1 function 2 if the address is within the corresponding IOBASE and IOLIMIT, otherwise they remain on the backbone. MDA resources are defined as the following: Memory: 0B0000h - 0B7FFFh I/O: 3B4h, 3B5h, 3B8h, 3B9h, 3BAh, 3BFh, (including ISA address aliases, A[15:10] are not used in decode) Any I/O reference that includes the I/O locations listed above, or their aliases, will remain on the backbone even if the reference also includes I/O locations not listed above. The following table shows the behavior for all combinations of MDA and VGA: VGAEN MDAP Description 0 All References to MDA and VGA space are not claimed by Device 1 Function 2. 0 I Illegal combination 1 All VGA and MDA references are routed to PCI Express Graphics Attach device 1 function 2. 1 All VGA references are routed to PCI Express Graphics Attach device 1 function 2. WGA and MDA memory cycles can only be routed across PEG12 when MAE (PCICMD12[1]) is set. VGA and MDA I/O cycles can only be routed across PEG12 if IOAE (PCICMD12[0]) is set. | | | 1 | Oh<br>RW | MDAP11: This bit works with the VGA Enable bits in the BCTRL register of Device 1 Function 1 to control the routing of CPU initiated transactions targeting MDA compatible I/O and memory address ranges. This bit should not be set if device 1 function 1 VGA Enable bit is not set. If device 1 function 1 VGA enable bit is not set, then accesses to IO address range x3BCh-x3BFh remain on the backbone. If the VGA enable bit is set and MDA is not present, then accesses to IO address range x3BCh-x3BFh are forwarded to PCI Express through device 1 function 1 if the address is within the corresponding IOBASE and IOLIMIT, otherwise they remain on the backbone. MDA resources are defined as the following: Memory: 0B0000h - 0B7FFFh I/O: 3B4h, 3B5h, 3B8h, 3B9h, 3BAh, 3BFh, (including ISA address aliases, A[15:10] are not used in decode) Any I/O reference that includes the I/O locations listed above, or their aliases, will remain on the backbone even if the reference also includes I/O locations not listed above. The following table shows the behavior for all combinations of MDA and VGA: VGAEN MDAP Description 0 All References to MDA and VGA space are not claimed by Device 1 Function 1. 0 I Illegal combination 1 All VGA and MDA references are routed to PCI Express Graphics Attach device 1 function 1. 1 All VGA references are not claimed by device 1 function 1. WGA and MDA memory cycles can only be routed across PEG11 when MAE (PCICMD11[1]) is set. VGA and MDA I/O cycles can only be routed across PEG11 if IOAE (PCICMD11[0]) is set. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | Oh<br>RW | MDAP10: This bit works with the VGA Enable bits in the BCTRL register of Device 1 Function 0 to control the routing of CPU initiated transactions targeting MDA compatible I/O and memory address ranges. This bit should not be set if device 1 function 0 VGA Enable bit is not set. If device 1 function 0 VGA enable bit is not set, then accesses to IO address range x3BCh-x3BFh remain on the backbone. If the VGA enable bit is set and MDA is not present, then accesses to IO address range x3BCh-x3BFh are forwarded to PCI Express through device 1 function 0 if the address is within the corresponding IOBASE and IOLIMIT, otherwise they remain on the backbone. MDA resources are defined as the following: Memory: 0B0000h - 0B7FFFh I/O: 3B4h, 3B5h, 3B8h, 3B9h, 3BAh, 3BFh, (including ISA address aliases, A[15:10] are not used in decode) Any I/O reference that includes the I/O locations listed above, or their aliases, will remain on the backbone even if the reference also includes I/O locations not listed above. The following table shows the behavior for all combinations of MDA and VGA: VGAEN MDAP Description 0 All References to MDA and VGA space are not claimed by Device 1 Function 0. 0 Illegal combination 1 All VGA and MDA references are routed to PCI Express Graphics Attach device 1 function 0. MDA references are not claimed by device 1 function 0. MDA references are not claimed by device 1 function 0. MDA references are not claimed by device 1 function 0. MDA memory cycles can only be routed across PEG10 when MAE (PCICMD10[1]) is set. VGA and MDA I/O cycles can only be routed across PEG10 if IOAE (PCICMD10[0]) is set. | | ## 3.1.29 Top of Memory (TOM\_0\_0\_0\_PCI) — Offset A0h This Register contains the size of physical memory. BIOS determines the memory size reported to the OS using this Register. | Туре | Size | Offset | Default | |------|--------|-----------------------|-------------------| | PCI | 64 bit | [B:0, D:0, F:0] + A0h | 0000007FFFF00000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description Reserved | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:42 | 0h<br>RO | | | | 41:20 | 07FFFh<br>RW/L | TOM: This register reflects the total amount of populated physical memory. This is NOT necessarily the highest main memory address (holes may exist in main memory address map due to addresses allocated for memory mapped IO). These bits correspond to address bits 41:20 (1MB granularity). Bits 19:0 are assumed to be 0. All the bits in this register are locked in Intel TXT mode. Locked by: TOM_0_0_0_PCI.LOCK | | | Bit<br>Range | Default & Access | Field Name (ID): Description Reserved | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------|--| | 19:1 | 0h<br>RO | | | | 0 | 0h<br>RW/L | LOCK: This bit will lock all writable settings in this register, including itself. Locked by: TOM_0_0_0_PCI.LOCK | | ## 3.1.30 Top of Upper Usable DRAM (TOUUD\_0\_0\_0\_PCI) — Offset A8h This 64 bit register defines the Top of Upper Usable DRAM. Configuration software must set this value to TOM minus all ME stolen memory if reclaim is disabled. If reclaim is enabled, this value must be set to reclaim limit + 1byte, 1MB aligned, since reclaim limit is 1MB aligned. Address bits 19:0 are assumed to be 000\_0000h for the purposes of address comparison. The Host interface positively decodes an address towards DRAM if the incoming address is less than the value programmed in this register and greater than or equal to 4GB. BIOS Restriction: Minimum value for TOUUD is 4GB. These bits are Intel TXT lockable. | Туре | Size | Offset | Default | |------|--------|-----------------------|-------------------| | PCI | 64 bit | [B:0, D:0, F:0] + A8h | 0000000000000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:42 | 0h<br>RO | Reserved | | | 41:20 | 000000h<br>RW/L | TOUUD: This register contains bits 41 to 20 of an address one byte above the maximum DRAM memory above 4G that is usable by the operating system. Configuration software must set this value to TOM minus all ME stolen memory if reclaim is disabled. If reclaim is enabled, this value must be set to reclaim limit 1MB aligned since reclaim limit + 1byte is 1MB aligned. Address bits 19:0 are assumed to be 000_0000h for the purposes of address comparison. The Host interface positively decodes an address towards DRAM if the incoming address is less than the value programmed in this register and greater than 4GB. All the bits in this register are locked in Intel TXT mode. Locked by: TOUUD_0_0_0_PCI.LOCK | | | 19:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RW/L | LOCK: This bit will lock all writable settings in this register, including itself. Locked by: TOUUD_0_0_0_PCI.LOCK | | ## 3.1.31 Base Data of Stolen Memory (BDSM\_0\_0\_0\_PCI) — Offset B0h This register contains the base address of graphics data stolen DRAM memory. BIOS determines the base of graphics data stolen memory by subtracting the graphics data stolen memory size (PCI Device 0 offset 52 bits 7:4) from TOLUD (PCI Device 0 offset BC bits 31:20). | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:0, F:0] + B0h | 00000000h | #### Register Level Access: | BIOS Access | | SMM Access | OS Access | | |-------------|----|------------|-----------|--| | | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/L | BDSM: This register contains bits 31 to 20 of the base address of stolen DRAM memory. BIOS determines the base of graphics stolen memory by subtracting the graphics stolen memory size (PCI Device 0 offset 50 bits 15:8) from TOLUD (PCI Device 0 offset BC bits 31:20). Locked by: BDSM_0_0_0_PCI.LOCK | | | 19:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RW/L | LOCK: This bit will lock all writable settings in this register, including itself. Locked by: BDSM_0_0_0_PCI.LOCK | | ## 3.1.32 Base of GTT Stolen Memory (BGSM\_0\_0\_0\_PCI) — Offset B4h This register contains the base address of stolen DRAM memory for the GTT. BIOS determines the base of GTT stolen memory by subtracting the GTT graphics stolen memory size (PCI Device 0 offset 52 bits 9:8) from the Graphics Base of Data Stolen Memory (PCI Device 0 offset B0 bits 31:20). | | Туре | Size | Offset | Default | |---|------|--------|-----------------------|-----------| | Ī | PCI | 32 bit | [B:0, D:0, F:0] + B4h | 00100000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 001h<br>RW/L | BGSM: This register contains the base address of stolen DRAM memory for the GTT. BIOS determines the base of GTT stolen memory by subtracting the GTT graphics stolen memory size (PCI Device 0 offset 50 bits 7:6) from the Graphics Base of Data Stolen Memory (PCI Device 0 offset B0 bits 31:20). Locked by: BGSM_0_0_0_PCI.LOCK | | | 19:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RW/L | LOCK: This bit will lock all writable settings in this register, including itself. Locked by: BGSM_0_0_0_PCI.LOCK | | ## 3.1.33 TSEG Memory Base (TSEGMB\_0\_0\_0\_PCI) — Offset B8h This register contains the base address of TSEG DRAM memory. BIOS determines the base of TSEG memory which must be at or below Graphics Base of GTT Stolen Memory (PCI Device 0 Offset B4 bits 31:20). NOTE: BIOS must program TSEGMB to a 8MB naturally aligned boundary. | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:0, F:0] + B8h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/L | TSEGMB: This register contains the base address of TSEG DRAM memory. BIOS determines the base of TSEG memory which must be at or below Graphics Base of GTT Stolen Memory (PCI Device 0 Offset B4 bits 31:20). BIOS must program the value of TSEGMB to be the same as BGSM when TSEG is disabled. Locked by: TSEGMB_0_0_0_PCI.LOCK | | | 19:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RW/L | LOCK: This bit will lock all writable settings in this register, including itself. Locked by: TSEGMB_0_0_0_PCI.LOCK | | ## 3.1.34 Top of Low Usable DRAM (TOLUD\_0\_0\_0\_PCI) — Offset BCh This 32 bit register defines the Top of Low Usable DRAM. TSEG, GTT Graphics memory and Graphics Stolen Memory are within the DRAM space defined. From the top, the Host optionally claims 1 to 64MBs of DRAM for internal graphics if enabled, 1or 2MB of DRAM for GTT Graphics Stolen Memory (if enabled) and 1, 2, or 8 MB of DRAM for TSEG if enabled. Programming Example: C1DRB3 is set to 4GB TSEG is enabled and TSEG size is set to 1MB Internal Graphics is enabled, and Graphics Mode Select is set to 32MB GTT Graphics Stolen Memory Size set to 2MB BIOS knows the OS requires 1G of PCI space. BIOS also knows the range from 0\_FEC0\_0000h to 0\_FFFF\_FFFFh is not usable by the system. This 20MB range at the very top of addressable memory space is lost to APIC and Intel TXT. According to the above equation, TOLUD is originally calculated to: $4GB = 1\_0000\_0000h$ The system memory requirements are: 4GB (max addressable space) - 1GB PCI space) - 35MB (lost memory) = 3GB - 35MB (minimum granularity) = 0\_ECB0\_0000h Since 0\_ECB0\_0000h (PCI and other system requirements) is less than 1\_0000\_0000h, TOLUD should be programmed to ECBh. These bits are Intel TXT lockable. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:0, F:0] + BCh | 00100000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 001h<br>RW/L | TOLUD: This register contains bits 31 to 20 of an address one byte above the maximum DRAM memory below 4G that is usable by the operating system. Address bits 31 down to 20 programmed to 01h implies a minimum memory size of 1MB. Configuration software must set this value to the smaller of the following 2 choices: maximum amount memory in the system minus ME stolen memory plus one byte or the minimum address allocated for PCI memory. Address bits 19:0 are assumed to be 0_0000h for the purposes of address comparison. The Host interface positively decodes an address towards DRAM if the incoming address is less than the value programmed in this register. The Top of Low Usable DRAM is the lowest address above both Graphics Stolen memory and TSEG. BIOS determines the base of Graphics Stolen Memory by subtracting the Graphics Stolen Memory Size from TOLUD and further decrements by TSEG size to determine base of TSEG. All the Bits in this register are locked in Intel TXT mode. This register must be 1MB aligned when reclaim is enabled. Locked by: TOLUD_0_0_0_PCI.LOCK | | 19:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RW/L | LOCK: This bit will lock all writable settings in this register, including itself. Locked by: TOLUD_0_0_0_PCI.LOCK | ## 3.1.35 Error Status (ERRSTS\_0\_0\_0\_PCI) — Offset C8h Please refer to doc #655741 for details. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:0, F:0] + C8h | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------| | 15:0 | 0h<br>RO | Reserved | ## 3.1.36 Error Command (ERRCMD\_0\_0\_0\_PCI) — Offset CAh This register controls the Host Bridge responses to various system errors. Since the Host Bridge does not have an SERRB signal, SERR messages are passed from the CPU to the PCH over DMI. When a bit in this register is set, a SERR message will be generated on DMI whenever the corresponding flag is set in the ERRSTS register. The actual generation of the SERR message is globally enabled for Device #0 via the PCI Command register. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:0, F:0] + CAh | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | 0h<br>RO | Reserved | | 11 | Oh<br>RW | MC0 DDR5 CRC Error (MC1_DDR5_CRC): 1: The Host Bridge generates an SERR message over DMI when it detects a CRC error reported by the DRAM controller. 0: Reporting of this condition via SERR messaging is disabled. For systems not supporting DDR5 CRC this bit must be disabled. | | 10 | Oh<br>RW | MC0 DDR5 CRC Error (MC0_DDR5_CRC): 1: The Host Bridge generates an SERR message over DMI when it detects a CRC error reported by the DRAM controller. 0: Reporting of this condition via SERR messaging is disabled. For systems not supporting DDR5 CRC this bit must be disabled. | | 9 | Oh<br>RW | Data Uncorrectable Error (MC1_DMERR): 1: The Host Bridge generates an SERR message over DMI when it detects a multiple-bit error reported by the DRAM controller. 0: Reporting of this condition via SERR messaging is disabled. For systems not supporting ECC this bit must be disabled. | | 8 | 0h<br>RW | Data Single Bit Correctable Error (MC1_DSERR): 1: The Host Bridge generates an SERR special cycle over DMI when the DRAM controller detects a single bit error. 0: Reporting of this condition via SERR messaging is disabled. For systems that do not support ECC this bit must be disabled. | | 7 | 0h<br>RO | IBECC Uncorrectable Error (IBECC_UC): This bit is deprecated and kept for backwards compatibility. IBECC error messages are logged in the MCA bank. | | 6 | 0h<br>RO | IBECC Correctable Error (IBECC_COR): This bit is deprecated and kept for backwards compatibility. IBECC error messages are logged in the MCA bank. | | 5 | Oh<br>RW | SERR on FMHC Unsupported Request Event (FMUR): SERR on FMHC unsupported request event 1: The Host Bridge generates an SERR special cycle over DMI when FMHC reports an unsupported request event. 0: Reporting of this condition via SERR messaging is disabled. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | 0h<br>RW | SERR on FMHC CA Event (FMCA): SERR on FMHC CA event 1: The Host Bridge generates an SERR special cycle over DMI when FMHC reports a CA event. 0: Reporting of this condition via SERR messaging is disabled. | | 3 | 0h<br>RW | SERR on FMI Asynchronous Notification (FMIAN): SERR on FMI Asynchronous Notification error event 1: The Host Bridge generates an SERR special cycle over DMI when FMHC reports a Asynchronous Notification error event with Media dead or Health log critical notification. 0: Reporting of this condition via SERR messaging is disabled. | | 2 | Oh<br>RW | SERR on FMHC Thermal Event (FMITHERMERR): SERR on FMHC thermal event 1: The Host Bridge generates an SERR special cycle over DMI when FMHC reports a thermal event. 0: Reporting of this condition via SERR messaging is disabled. | | 1 | Oh<br>RW | Data Uncorrectable Error (MCO_DMERR): 1: The Host Bridge generates an SERR message over DMI when it detects a multiple-bit error reported by the DRAM controller. 0: Reporting of this condition via SERR messaging is disabled. For systems not supporting ECC this bit must be disabled. | | 0 | Oh<br>RW | Data Single Bit Correctable Error (MC0_DSERR): 1: The Host Bridge generates an SERR special cycle over DMI when the DRAM controller detects a single bit error. 0: Reporting of this condition via SERR messaging is disabled. For systems that do not support ECC this bit must be disabled. | ## 3.1.37 SMI DMI Special Cycle (SMICMD\_0\_0\_0\_PCI) — Offset CCh This register enables various errors to generate an SMI DMI special cycle. When an error flag is set in the ERRSTS register, it can generate an SERR, SMI, or SCI DMI special cycle when enabled in the ERRCMD, SMICMD, or SCICMD registers, respectively. Note that one and only one message type can be enabled. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:0, F:0] + CCh | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | 0h<br>RO | Reserved | | 11 | 0h<br>RW | MC1 DDR5 CRC Error (MC1_DDR5_CRC): 1: The Host generates an SMI DMI message when it detects a CRC error reported by the DRAM controller. 0: Reporting of this condition via SMI messaging is disabled. For systems not supporting DDR5 CRC this bit must be disabled. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 10 | 0h<br>RW | MCO DDR5 CRC Error (MCO_DDR5_CRC): 1: The Host generates an SMI DMI message when it detects a CRC error reported by the DRAM controller. 0: Reporting of this condition via SMI messaging is disabled. For systems not supporting DDR5 CRC this bit must be disabled. | | | 9 | 0h<br>RW | SMI on Multiple Bit Error (MC1_DMESMI): 1: The Host generates an SMI DMI message when it detects a multiple-bit error reported by the DRAM controller. 0: Reporting of this condition via SMI messaging is disabled. For systems not supporting ECC this bit must be disabled. | | | 8 | 0h<br>RW | Single Bit Error (MC1_DSESMI): 1: The Host generates an SMI DMI special cycle when the DRAM controller detects a single bit error. 0: Reporting of this condition via SMI messaging is disabled. For systems that do not support ECC this bit must be disabled. | | | 7 | 0h<br>RO | IBECC Uncorrectable Error (IBECC_UC): This bit is deprecated and kept for backwards compatibility. IBECC error messages are logged in the MCA bank. | | | 6 | 0h<br>RO | IBECC Correctable Error (IBECC_COR): This bit is deprecated and kept for backwards compatibility. IBECC error messages are logged in the MCA bank. | | | 5 | 0h<br>RW | SMI on FMHC Unsupported Request Event (FMUR): 1: The Host Bridge generates an SMI special cycle over DMI when FMHC reports an unsupported request event. 0: Reporting of this condition via SMI messaging is disabled. | | | 4 | 0h<br>RW | SMI on FMHC CA Event (FMCA): SMI on FMHC CA event 1: The Host Bridge generates an SMI special cycle over DMI when FMHC reports a CA event. 0: Reporting of this condition via SMI messaging is disabled. | | | 3 | 0h<br>RW | SMI on FMI Asynchronous Notification (FMIAN): SMI on FMI Asynchronous Notification error event 1: The Host Bridge generates an SMI special cycle over DMI when FMHC reports a Asynchronous Notification error event with Media dead or Health log critical notification. 0: Reporting of this condition via SMI messaging is disabled. | | | 2 | 0h<br>RW | SMI on FMHC Thermal Event (FMITHERMERR): SMI on FMHC thermal event 1: The Host Bridge generates an SMI special cycle over DMI when FMHC reports a thermal event. 0: Reporting of this condition via SMI messaging is disabled. | | | 1 | Oh<br>RW | SMI on Multiple Bit Error (MC0_DMESMI): 1: The Host generates an SMI DMI message when it detects a multiple-bit error reported by the DRAM controller. 0: Reporting of this condition via SMI messaging is disabled. For systems not supporting ECC this bit must be disabled. | | | 0 | 0h<br>RW | Single Bit Error (MC0_DSESMI): 1: The Host generates an SMI DMI special cycle when the DRAM controller detects a single bit error. 0: Reporting of this condition via SMI messaging is disabled. For systems that do not support ECC this bit must be disabled. | | ## 3.1.38 SMI DMI Special Cycle (SCICMD\_0\_0\_0\_PCI) — Offset CEh This register enables various errors to generate an SCI DMI special cycle. When an error flag is set in the ERRSTS register, it can generate an SERR, SMI, or SCI DMI special cycle when enabled in the ERRCMD, SMICMD, or SCICMD registers, respectively. Note that one and only one message type can be enabled. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:0, F:0] + CEh | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | 0h<br>RO | Reserved | | 11 | 0h<br>RW | MC1 DDR5 CRC Error (MC1_DDR5_CRC): 1: The Host generates an SCI DMI message when it detects a CRC error reported by the DRAM controller. 0: Reporting of this condition via SCI messaging is disabled. For systems not supporting DDR5 CRC this bit must be disabled. | | 10 | 0h<br>RW | MC0 DDR5 CRC Error (MC0_DDR5_CRC): 1: The Host generates an SCI DMI message when it detects a CRC error reported by the DRAM controller. 0: Reporting of this condition via SCI messaging is disabled. For systems not supporting DDR5 CRC this bit must be disabled. | | 9 | 0h<br>RW | SCI on Multiple Bit Error (MC1_DMESCI): 1: The Host generates an SCI DMI message when it detects a multiple-bit error reported by the DRAM controller. 0: Reporting of this condition via SCI messaging is disabled. For systems not supporting ECC this bit must be disabled. | | 8 | 0h<br>RW | SCI on Single Bit Error (MC1_DSESCI): 1: The Host generates an SCI DMI special cycle when the DRAM controller detects a single bit error. 0: Reporting of this condition via SCI messaging is disabled. For systems that do not support ECC this bit must be disabled. | | 7 | 0h<br>RO | IBECC Uncorrectable Error (IBECC_UC): This bit is deprecated and kept for backwards compatibility. IBECC error messages are logged in the MCA bank. | | 6 | 0h<br>RO | IBECC Correctable Error (IBECC_COR): This bit is deprecated and kept for backwards compatibility. IBECC error messages are logged in the MCA bank. | | 5 | 0h<br>RW | SMI on FMHC Unsupported Request Event (FMUR): SCI on FMHC unsupported request event 1: The Host Bridge generates an SCI special cycle over DMI when FMHC reports an unsupported request event. 0: Reporting of this condition via SCI messaging is disabled. | | 4 | 0h<br>RW | FMCA: SCI on FMHC CA event 1: The Host Bridge generates an SCI special cycle over DMI when FMHC reports a CA event. 0: Reporting of this condition via SCI messaging is disabled. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 Oh<br>RW | | SCI on FMI Asynchronous Notification (FMIAN): SCI on FMI Asynchronous Notification error event 1: The Host Bridge generates an SCI special cycle over DMI when FMHC reports a Asynchronous Notification error event with Media dead or Health log critical notification. 0: Reporting of this condition via SCI messaging is disabled. | | 2 | Oh<br>RW | FMITHERMERR: SCI on FMHC thermal event 1: The Host Bridge generates an SCI special cycle over DMI when FMHC reports a thermal event. 0: Reporting of this condition via SCI messaging is disabled. | | 1 | Oh<br>RW | SCI on Multiple Bit Error (MCO_DMESCI): 1: The Host generates an SCI DMI message when it detects a multiple-bit error reported by the DRAM controller. 0: Reporting of this condition via SCI messaging is disabled. For systems not supporting ECC this bit must be disabled. | | 0 | Oh<br>RW | SCI on Single Bit Error (MC0_DSESCI): 1: The Host generates an SCI DMI special cycle when the DRAM controller detects a single bit error. 0: Reporting of this condition via SCI messaging is disabled. For systems that do not support ECC this bit must be disabled. | ## 3.1.39 Scratchpad Data (SKPD\_0\_0\_0\_PCI) — Offset DCh This register holds 32 writable bits with no functionality behind them. It is for the convenience of BIOS and graphics drivers. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:0, F:0] + DCh | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Rang | Default &<br>Access | Field Name (ID): Description | |-------------|---------------------|--------------------------------| | 31:0 | 00000000<br>h<br>RW | SKPD: 1 DWORD of data storage. | ## 3.1.40 Capabilities A (CAPIDO\_A\_0\_0\_0\_PCI) — Offset E4h Processor capability enumeration. | | Туре | Size | Offset | Default | |---|------|--------|-----------------------|----------| | ſ | PCI | 32 bit | [B:0, D:0, F:0] + E4h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RW/L | NVME Device 3 Function 0 Disable (NVME_F0D): 0: Device 3 Function 0 and associated memory spaces are accessible. 1: Device 3 Function 0 (NVMe F0) and associated memory space are disabled by hardwiring the D3F0EN field, bit 5 of the SoC Device Enable register | | 30 | 0h<br>RW/L | PCIe Device 1 Function 2 Disable (PEG12D): 0: Device 1 Function 2 and associated memory spaces are accessible. 1: Device 1 Function 2 and associated memory and IO spaces are disabled by hardwiring the D1F2EN field, bit 1 of the Device Enable register, (DEVEN Dev 0 Offset 54h) to 0. | | 29 | Oh<br>RW/L | PCIe Device 1 Function 1 Disable (PEG11D): 0: Device 1 Function 1 and associated memory spaces are accessible. 1: Device 1 Function 1 and associated memory and IO spaces are disabled by hardwiring the D1F1EN field, bit 2 of the Device Enable register, (DEVEN Dev 0 Offset 54h) to 0. | | 28 | Oh<br>RW/L | PCIe Device 1 Function 0 Disable (PEG10D): 0: Device 1 Function 0 and associated memory spaces are accessible. 1: Device 1 Function 0 and associated memory and IO spaces are disabled by hardwiring the D1F0EN field, bit 3 of the Device Enable register, (DEVEN Dev 0 Offset 54h) to 0. | | 27 | 0h<br>RW/L | PCIe Link Width Up-config Disable (PELWUD): 0: Link width upconfig is supported. The Processor advertises upconfig capability using the data rate symbol in its TS2 training ordered sets during Configuration.Complete. The CPU responds to link width upconfigs initiated by the downstream device. 1: Link width upconfig is NOT supported. The Processor does not advertise upconfig capability using the data rate field in TS2 training ordered sets during Configuration.Complete. The CPU does not respond to link width upconfigs initiated by the downstream device. | | 26 | 0h<br>RW/L | <b>DMI Width (DW):</b> 0: DMI x4 1: DMI x2 | | 25 | 0h<br>RW/L | DRAM ECC Disable (ECCDIS): 0: ECC is supported 1: ECC is not supported | | 24 | 0h<br>RW/L | Force DRAM ECC Enable (FDEE): 0: DRAM ECC optional via software. 1: DRAM ECC enabled. MCHBAR COMISCCTL bit [0] and C1MISCCTL bit [0] are forced to 1 and Read-Only. Note that FDEE and ECCDIS must not both be set to 1. | | 23 | 0h<br>RW/L | VT-d Disable (VTDD): 0: VT-d is supported 1: VT-d is not supported | | 22 | 0h<br>RW/L | DMI GEN2 Disable (DMIG2DIS): 0: Capable of running DMI in Gen 2 mode 1: Not capable of running DMI in Gen 2 mode | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21 | 0h<br>RO | Reserved | | 20:19 | 0h<br>RW/L | DRAM Maximum Size per Channel (DDRSZ): This field defines the maximum allowed memory size per channel. • 0: Unlimited (64GB per channel) • 1: Maximum 8GB per channel • 2: Maximum 4GB per channel • 3: Maximum 2GB per channel | | 18 | 0h<br>RW/L | PCIe Controller Device 6 Function 0 Disabled (PEG60D): PCIe Controller Device 6 Function 0 is disabled 0: Device 6 Function 0 is supported 1: Device 6 Function 0 is not supported | | 17 | 0h<br>RW/L | DRAM 1N Timing Disable (D1NM): 0: Part is capable of supporting 1n mode timings on the DDR interface. 1: Part is not capable of supporting 1n mode. Only supported timings are 2n or greater. | | 16 | 0h<br>RO | Reserved | | 15 | 0h<br>RW/L | DTT Device Disable (CDD): 0: DTT Device enabled. 1: DTT Device disabled. | | 14 | 0h<br>RW/L | 2 DIMMs Per Channel Enable (DDPCD): Allows Dual Channel operation but only supports 1 DIMM per channel. 0: 2 DIMMs per channel enabled 1: 2 DIMMs per channel disabled. This setting hardwires bits 2 and 3 of the rank population field for each channel to zero. (MCHBAR offset 260h, bits 22-23 for channel 0 and MCHBAR offset 660h, bits 22-23 for channel 1) | | 13 | 0h<br>RW/L | X2APIC Enable (X2APIC_EN): Extended Interrupt Mode. 0b: Hardware does not support Extended APIC mode. 1b: Hardware supports Extended APIC mode. | | 12 | 0h<br>RW/L | Dual Memory Channel Support (PDCD): 0: Capable of Dual Channel 1: Not Capable of Dual Channel - only single channel capable. | | 11 | 0h<br>RW/L | Internal Graphics Disable (IGD): 0: There is a graphics engine within this CPU. Internal Graphics Device (Device 2) is enabled and all of its memory and I/O spaces are accessible. Configuration cycles to Device 2 will be completed within the CPU. All non-SMM memory and IO accesses to VGA will be handled based on Memory and IO enables of Device 2 and IO registers within Device 2 and VGA Enable of the PCI to PCI bridge control register in Devices 1 and 6 (If PCI Express GFX attach is supported). A selected amount of Graphics Memory space is pre-allocated from the main memory based on Graphics Mode Select (GMS in the GGC Register). Graphics Memory is pre-allocated above TSEG Memory. 1: There is no graphics engine within this CPU. Internal Graphics Device (Device 2) and all of its memory and I/O functions are disabled. Configuration cycle targeted to Device 2 will be passed on to DMI. In addition, all clocks to internal graphics logic are turned off. All non-SMM memory and IO accesses to VGA will be handled based on VGA Enable of the PCI to PCI bridge control register in Devices 1 and 6. DEVEN [4:3] (Device 0, offset 54h) have no meaning. Device 2 Functions 0 and 1 are disabled and hidden. | | 10 | 0h<br>RW/L | DIDO Override Enable (DIDOOE): 0: Disable ability to override DID0 - For production 1: Enable ability to override DID - For debug and samples only | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | 0h<br>RO | Reserved | | 8 | 0h<br>RW/L | 2 Level Memory Support (2LM_SUPPORTED): 0: 2 Level Memory (2LM) is not supported. Only 1LM is supported. 1: 2 Level Memory (2LM) is supported | | 7:4 | 0h<br>RW/L | Compatibility Revision ID (CRID): Compatibility Revision ID | | 3 | 0h<br>RW/L | Memory Overclocking (DDR_OVERCLOCK): Memory Overclocking is enabled. When supported, memory can be trained at higher than default maximum frequencies. 0: Memory Overclocking is not supported 1: Memory Overclocking is supported | | 2 | 0h<br>RO | Reserved | | 1 | 0h<br>RW/L | NVME F7D (NVME_F7D): 0: Device 3 Function 7 and associated memory spaces are accessible. 1: Device 3 Function 7 (NVMe F7) and associated memory space are disabled by hardwiring the D3F7EN field, bit 6 of the SoC Device Enable register | | 0 | 0h<br>RO | Reserved | ## 3.1.41 Capabilities B (CAPIDO\_B\_0\_0\_0\_PCI) — Offset E8h Processor capability enumeration. | | Туре | Size | Offset | Default | |---|------|--------|-----------------------|-----------| | ĺ | PCI | 32 bit | [B:0, D:0, F:0] + E8h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RW/L | Image Processing Unit (IPU) Disable (IPU_DIS): 0: Device 5 associated memory spaces are accessible. 1: Device 5 associated memory and IO spaces are disabled. | | 30 | 0h<br>RW/L | Trace Hub Disable (TRACE_HUB_DIS): 0: Trace Hub associated memory spaces are accessible. 1: Trace Hub associated memory and IO spaces are disabled. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 29 | Oh<br>RW/L | Overclocking Enabled (OC_ENABLED): 0: Overclocking is Disabled 1: Overclocking is Enabled If overclocking is enabled, MSR FLEX_RATIO.OC_BINS contains how many bits of over-clocking are supported. The encoding is as follows: 0: Overclocking is Disabled 1-6: Turbo ratio limits can be incremented by this amount 7: Unlimited If overclocking is disabled, FLEX_RATIO.OC_BINS is meaningless. | | 28 | 0h<br>RW/L | SMT Capability (SMT): This setting indicates whether the processor is SMT (HyperThreading) capable. | | 27:25 | 0h<br>RW/L | Cache Size (CACHESZ): This setting indicates the supporting cache sizes. | | 24 | 0h<br>RW/L | SVM Disable (SVM_DISABLE): 0: SVM enabled 1: SVM disabled | | 23:21 | 0h<br>RW/L | Memory 100MHz Reference Clock (PLL_REF100_CFG): DDR Maximum Frequency Capability with 100MHz memory reference clock (ref_clk). 0: 100 MHz memory reference clock is not supported 1-6: Reserved 7: Unlimited | | 20 | 0h<br>RW/L | PCIe Gen 3 Disable (PEGG3_DIS): 0: Capable of running any of the Gen 3-compliant PCIe controllers in Gen 3 mode (Devices 0/1/x, 0/6/x) 1: Not capable of running any of the PCIe controllers in Gen 3 mode | | 19 | 0h<br>RW/L | Processor Package Type (PKGTYP): This setting indicates the CPU Package Type. | | 18:17 | 0h<br>RO | Reserved | | 16 | 0h<br>RW/L | PCIe x16 Disable (PEGX16D): 0: Capable of x16 PCIe Port 1: Not Capable of x16 PCIe port, instead PCIe limited to x8 and below. Causes PCIe port to enable and train logical lanes 7:0 only. Logical lanes 15:8 are powered down (unless in use by the other PEG port or the embedded Display Port), and the Max Link Width field of the Link Capability register reports x8 instead of x16. (In the case of lane reversal, lanes 15:8 are active and lanes 7:0 are powered down.) | | 15 | 0h<br>RW/L | DMI Gen 3 Disable (DMIG3DIS): DMI Gen 3 Disable | | 14:12 | 0h<br>RW/L | 2 Level Memory Technology Support (LTECH): 0: 1LM 1: EDRAM0 3: EDRAM0+1 4: 2LM Other values are reserved. | | 11 | 0h<br>RW/L | HDCP Disable (HDCPD): 0: Capable of HDCP 1: HDCP Disabled | | 10 | 0h<br>RW/L | Device 10 Disable (DEV10_DISABLED): Indicates if Device 10 (Crash Log/Telemetry) is disabled. 0: Device 10 capability is present 1: Device 10 is disabled and locked from further enabling | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 9 | 0h<br>RO | Reserved | | | 8 | 0h<br>RW/L | GNA (GMM) Disable (GNA_DIS): 0: Device 8 associated memory spaces are accessible. 1: Device 8 associated memory and IO spaces are disabled by hardwiring the D8EN field, bit 1 of the Device Enable register, (DEVEN Dev 0 Offset 54h) to 0. | | | 7 | 0h<br>RW/L | DDD: 0: Debug mode 1: Production mode | | | 6:4 | 0h<br>RO | Reserved | | | 3 | 0h<br>RW/L | S/H OPI Enable (SH_OPI_EN): Specifies if OPI or DMI are enabled for S/H models. 0: DMI is enabled 1: OPI is enabled | | | 2 | 0h<br>RW/L | VMD Disable (VMD_DIS): Indicates if VMD is disabled. | | | 1 | Oh<br>RW/L | Global Single PCIe Lane (DPEGFX1): This bit has no effect on Device 1 unless Device 1 is configured for at least two ports via PEG0CFGSEL strap. 0: All PCIe port widths do not depend on their respective BCTRL[VGAEN]. 1: Each PCIe port width is limited to x1 operation when its respective BCTRL[VGAEN] is set to 1b. | | | 0 | Oh<br>RW/L | Single PCIe Lane (SPEGFX1): This bit has no effect on Device 1 unless Device 1 is configured for a single port via PEGOCFGSEL strap. 0: Device 1 Function 0 width does not depend on its BCTRL[VGAEN]. 1: Device 1 Function 0 width is limited to x1 operation when its respective BCTRL[VGAEN] is set to 1. | | ### 3.1.42 Capabilities C (CAPIDO\_C\_0\_0\_0\_PCI) — Offset ECh Processor capability enumeration. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:0, F:0] + ECh | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RW/L | PEG62D: 0: Device 6 Function 2 and associated memory spaces are accessible. 1: Device 6 Function 2 and associated memory space are disabled. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30 | 0h<br>RW/L | PCIe Controller Device 6 Function 1 Disabled (PEG61D): PCIe Controller Device 6 Function 1 is disabled 0: Device 6 Function 1 is supported 1: Device 6 Function 1 is not supported | | 29 | 0h<br>RW/L | PCIe Gen 5 Disable (PEGG5_DIS): This field will be strap selectable/modifiable to enable PCH Pairing capabilities. 0: Capable of running any of the Gen 5-compliant PCIe controllers in Gen 5 mode (Devices 0/1/x) 1: Not capable of running any of the PEG controllers in Gen 5 mode | | 28 | 0h<br>RW/L | PCIe Gen 4 Disable (PEGG4_DIS): PCIe Gen 4 Disabled. This field will be strap selectable/modifiable to enable PCH Pairing capabilities. 0: Capable of running any of the Gen 4-compliant PCIe controllers in Gen 4 mode (Devices 0/1/x, 0/6/x) 1: Not capable of running any of the PEG controllers in Gen 4 mode | | 27:23 | 00h<br>RW/L | Maximum DDR4 Frequency (MAX_DATA_RATE_DDR4): DDR4 Maximum Frequency Capability in 266Mhz units. This value is relevant only when CAPIDO_A_0_0_PCI.DDR_OVERCLOCK is zero (DDR overclocking is not supported). 0: Unlimited 1-31: multiples of 266MHz | | 22 | 0h<br>RW/L | DDR4 Support (DDR4_EN): 0: DDR4 is not supported 1: DDR4 is supported | | 21:17 | Maximum LPDDR4 Frequency (MAX_DATA_RATE_LPDDR4): LPDDR4 Maximum Frequency Capability in 266Mhz units. This value is relevant only when CAPIDO_A_0_0_PCI.DDR_OVERCLO (DDR overclocking is not supported). 0: Unlimited 1-31: multiples of 266MHz | | | 16 | 0h<br>RW/L | LPDDR4 Support (LPDDR4_EN): 0: LPDDR4 memory is not supported 1: LPDDR4 memory is supported | | 15 | 0h<br>RO | Reserved | | 14 | 0h<br>RW/L | Dynamic Memory Frequency Change Disable (QCLK_GV_DIS): 0: Dynamic Memory Frequency Change is enabled 1: Dynamic Memory Frequency Change is disabled | | 13:10 | 0h<br>RO | Reserved | | 9 | 0h<br>RW/L | SGX Disabled (SGX_DIS): Software Guard Extension (Intel® SGX) Disabled: Indicates that Intel® SGX is not available on this processor | | 8:7 | 0h<br>RW/L | BCLK (Base clock) Overclocking maximum frequency. • 0: BCLK overclocking is disabled • 1: BCLK maximum frequency is 115MHz • 2: BCLK maximum frequency is 130MHz • 3: Unlimited BCLK maximum frequency | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | 0h<br>RW/L | Internal Display Disabled (IDD): Specifies whether the Internal Display is Disabled. 0: Internal Display is enabled. 1: Internal Display is disabled. | | 5 | 0h<br>RW/L | DISPLAY PIPE3 (DISPLAY_PIPE3): 0: 3rd Display is disabled 1: 3rd Display is enabled | | 4:0 | 0h<br>RO | Reserved | ### 3.1.43 Capabilities E (CAPIDO\_E\_0\_0\_0\_PCI) — Offset F0h Processor capability enumeration. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:0, F:0] + F0h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:25 | 0h<br>RO | Reserved | | | 24 | 0h<br>RW/L | Crash Log Device 10 Disable (CRASHLOG_DIS): 0: Device 10 associated memory spaces are accessible. 1: Device 10 associated memory and IO spaces are disabled by hardwiring the D10EN field, bit 17 of the Device Enable register, (DEVEN Dev 0 Offset 54h) to 0. | | | 23:13 | 000h<br>RW/L | VDDQ_TX Maximum VID (VDDQ_VOLTAGE_MAX): VDDQ_TX Maximum VID value. | | | 12 | 0h<br>RW/L | IBECC Disable (IBECC_DIS): 0: IBECC enabled. 1: IBECC disabled. | | | 11:7 | 00h<br>RW/L | Maximum DDR5 Frequency (MAX_DATA_RATE_DDR5): DDR5 Maximum Frequency Capability in 266Mhz units. This value is relevant only when CAPIDO_A_0_0_PCI.DDR_OVERCLOCK is zero (DDR overclocking is not supported). 0: Unlimited 1-31: multiples of 266MHz | | | 6 | 0h<br>RW/L | DDR5 Support (DDR5_EN): 0: DDR5 memory is not supported 1: DDR5 memory is supported | | | 5:1 UPDDR5 Maximum Frequer This value is relevant only (DDR overclocking is not s 0: Unlimited | | Maximum LPDDR5 Frequency (MAX_DATA_RATE_LPDDR5): LPDDR5 Maximum Frequency Capability in 266Mhz units. This value is relevant only when CAPIDO_A_O_O_PCI.DDR_OVERCLOCK is zero (DDR overclocking is not supported). 0: Unlimited 1-31: multiples of 266MHz | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------| | 0 | 0h<br>RW/L | LPDDR5 Support (LPDDR5_EN): 0: LPDDR5 memory is not supported 1: LPDDR5 memory is supported | ### 3.2 Processor Memory Controller (MCHBAR) Registers This chapter documents the Memory Controller MCHBAR registers. Base address of these registers are defined in the MCHBAR $_0_0_0$ PCI register in Bus: 0, Device: 0, Function: 0. The processor has 2 memory controllers. Each memory controller has 2 channels. Each channel can drive up to 2 sub channels depending on the memory type: - LPDDR4x\LPDDR5: - 2 Memory controllers - 2 Channels per memory controller (total 4) - 2 sub channels per channel (total 8) - DDR4: - 2 Memory controllers - 1 Channel per memory controller (total 2) - No sub channels - DDR5: - 2 Memory controllers - 2 Channels per memory controller (total 4) - No sub channels The MCHBAR exposes 3 sets of memory controller registers per controller for channel 0, channel 1 as well as broadcast. - Memory Controller 0 (MC0) - Channel 0 offset range: E000h-E7FFh - Channel 1 offset range: E800h-EFFFh - Broadcast offset range: F000h-F7FFh - $-\,$ Shared registers: D800h-DFFFh - Memory Controller 1 (MC1) - Channel 0 offset range: 1E000h-1E7FFh - Channel 1 offset range: 1E800h-1EFFFh - Broadcast offset range: 1F000h-1F7FFh - Shared registers: 1D800h-1DFFFh Memory Controller Broadcast register behavior is to write to all channels of the same memory controller and read from channel 0. #### **Note:** For brevity, only Channel 0 and the shared registers of MC0 are documented: - MC0 Channel 1: MC0 Channel 0 + 0800h - MC0 Broadcast: MC0 Channel 0 + 1000h - MC1 Channel 0: MC0 Channel 0 + 10000h - MC1 Channel 1: MC0 Channel 0 + 10800h MC1 Broadcast: MC0 Channel 0 + 11000h MC1 Shared: MC0 Shared + 10000h ### **3.2.1** Summary of Registers ### Table 3-3. Summary of MCHBAR Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|------------------------------------------------------------------------|----------------------| | 5400h | 8 | GFX VT Range Base Address Register (GFXVTBAR_0_0_0_MCHBAR_NCU) | 0000000000000<br>00h | | 5410h | 8 | VT DMI PEG VC0 Range Base Address Register (VTDPVC0BAR_0_0_MCHBAR_NCU) | 0000000000000<br>00h | | 7900h | 4 | IMRO BASE (IMROBASE_0_0_0_MCHBAR_IMPH) | 0000000h | | 7904h | 4 | IMRO MASK (IMROMASK_O_O_O_MCHBAR_IMPH) | 0000000h | | 7920h | 4 | IMR1 BASE (IMR1BASE_0_0_0_MCHBAR_IMPH) | 0000000h | | 7924h | 4 | IMR1 MASK (IMR1MASK_0_0_0_MCHBAR_IMPH) | 0000000h | | 7940h | 4 | IMR2 BASE (IMR2BASE_0_0_0_MCHBAR_IMPH) | 0000000h | | 7944h | 4 | IMR2 MASK (IMR2MASK_0_0_0_MCHBAR_IMPH) | 0000000h | | 7960h | 4 | IMR3 BASE (IMR3BASE_0_0_0_MCHBAR_IMPH) | 0000000h | | 7964h | 4 | IMR3 MASK (IMR3MASK_0_0_0_MCHBAR_IMPH) | 0000000h | | 7980h | 4 | IMR4 BASE (IMR4BASE_0_0_0_MCHBAR_IMPH) | 0000000h | | 7984h | 4 | IMR4 MASK (IMR4MASK_0_0_0_MCHBAR_IMPH) | 0000000h | | 79A0h | 4 | IMR5 BASE (IMR5BASE_0_0_0_MCHBAR_IMPH) | 0000000h | | 79A4h | 4 | IMR5 MASK (IMR5MASK_0_0_0_MCHBAR_IMPH) | 0000000h | | 79C0h | 4 | IMR6 BASE (IMR6BASE_0_0_0_MCHBAR_IMPH) | 0000000h | | 79C4h | 4 | IMR6 MASK (IMR6MASK_0_0_0_MCHBAR_IMPH) | 0000000h | | 79E0h | 4 | IMR7 BASE (IMR7BASE_0_0_0_MCHBAR_IMPH) | 0000000h | | 79E4h | 4 | IMR7 MASK (IMR7MASK_0_0_0_MCHBAR_IMPH) | 0000000h | | 7A00h | 4 | IMR8 BASE (IMR8BASE_0_0_0_MCHBAR_IMPH) | 0000000h | | 7A04h | 4 | IMR8 MASK (IMR8MASK_0_0_0_MCHBAR_IMPH) | 0000000h | | 7A20h | 4 | IMR9 BASE (IMR9BASE_0_0_0_MCHBAR_IMPH) | 0000000h | | 7A24h | 4 | IMR9 MASK (IMR9MASK_0_0_0_MCHBAR_IMPH) | 0000000h | | 7A40h | 4 | IMR10 BASE (IMR10BASE_0_0_0_MCHBAR_IMPH) | 0000000h | | 7A44h | 4 | IMR10 MASK (IMR10MASK_0_0_0_MCHBAR_IMPH) | 0000000h | | 7A60h | 4 | IMR11 BASE (IMR11BASE_0_0_0_MCHBAR_IMPH) | 0000000h | | 7A64h | 4 | IMR11 MASK (IMR11MASK_0_0_0_MCHBAR_IMPH) | 0000000h | | 7A80h | 4 | IMR12 BASE (IMR12BASE_0_0_0_MCHBAR_IMPH) | 0000000h | | 7A84h | 4 | IMR12 MASK (IMR12MASK_0_0_0_MCHBAR_IMPH) | 0000000h | | 7AA0h | 4 | IMR13 BASE (IMR13BASE_0_0_0_MCHBAR_IMPH) | 0000000h | | 7AA4h | 4 | IMR13 MASK (IMR13MASK_0_0_0_MCHBAR_IMPH) | 00000000h | | 7AC0h | 4 | IMR14 BASE (IMR14BASE_0_0_0_MCHBAR_IMPH) | 00000000h | | 7AC4h | 4 | IMR14 MASK (IMR14MASK_0_0_0_MCHBAR_IMPH) | 0000000h | | 7AF0h | 4 | IMR15 BASE (IMR15BASE_0_0_0_MCHBAR_IMPH) | 0000000h | | 7AF4h | 4 | IMR15 MASK (IMR15MASK_0_0_0_MCHBAR_IMPH) | 0000000h | | | | • | | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|---------------------------------------------------------------------------------------|-----------------------| | 7B10h | 4 | IMR16 BASE (IMR16BASE_0_0_0_MCHBAR_IMPH) | 00000000h | | 7B14h | 4 | IMR16 MASK (IMR16MASK_0_0_0_MCHBAR_IMPH) | 00000000h | | 7B30h | 4 | IMR17 BASE (IMR17BASE_0_0_0_MCHBAR_IMPH) | 00000000h | | 7B34h | 4 | IMR17 MASK (IMR17MASK_0_0_0_MCHBAR_IMPH) | 00000000h | | 7B50h | 4 | IMR18 BASE (IMR18BASE_0_0_0_MCHBAR_IMPH) | 00000000h | | 7B54h | 4 | IMR18 MASK (IMR18MASK_0_0_0_MCHBAR_IMPH) | 00000000h | | D800h | 4 | Inter-Channel Decode Parameters (MAD_INTER_CHANNEL_0_0_0_MCHBAR) | 00000000h | | D804h | 4 | Intra-Channel 0 Decode Parameters (MAD_INTRA_CH0_0_0_MCHBAR) | 00000000h | | D808h | 4 | Intra-Channel 1 Decode Parameters (MAD_INTRA_CH1_0_0_0_MCHBAR) | 00000000h | | D80Ch | 4 | Channel 0 DIMM Characteristics (MAD_DIMM_CH0_0_0_0_MCHBAR) | 10001800h | | D810h | 4 | Channel 1 DIMM Characteristics (MAD_DIMM_CH1_0_0_0_MCHBAR) | 10001800h | | D824h | 4 | Channel Hash (CHANNEL_HASH_0_0_0_MCHBAR) | 03000000h | | D828h | 4 | Channel Enhanced Hash (CHANNEL_EHASH_0_0_0_MCHBAR) | 00000000h | | D83Ch | 4 | Memory Request Counters Configuration (PWM_PROGRAMMABLE_REQCOUNT_CONFIG_0_0_0_MCHBAR) | 00010820h | | D840h | 8 | Memory Request Global Counter (PWM_TOTAL_REQCOUNT_0_0_MCHBAR) | 00000000000000<br>00h | | D848h | 8 | Memory Request Counter 0 (PWM_PROGRAMMABLE_REQCOUNT_0_0_0_MCHBAR[0]) | 00000000000000<br>00h | | D858h | 8 | RdCAS Counter (PWM_RDCAS_COUNT_0_0_0_MCHBAR) | 00000000000000<br>00h | | D860h | 4 | Self Refresh Mode Control (PM_SREF_CONFIG_0_0_0_MCHBAR) | 00000200h | | D888h | 8 | Address Compare for ECC Error Inject (ECC_INJ_ADDR_COMPARE_0_0_0_MCHBAR) | 00000000000000<br>00h | | D890h | 8 | Remap Base (REMAPBASE_0_0_0_MCHBAR) | 0000007FFF000<br>00h | | D898h | 8 | Remap Limit (REMAPLIMIT_0_0_0_MCHBAR) | 00000000000000<br>00h | | D8A0h | 8 | WrCAS Counter (PWM_WRCAS_COUNT_0_0_0_MCHBAR) | 00000000000000<br>00h | | D8A8h | 8 | Command Counter (PWM_COMMAND_COUNT_0_0_0_MCHBAR) | 00000000000000<br>00h | | D958h | 8 | Address Mask for ECC Error Inject (ECC_INJ_ADDR_MASK_0_0_MCHBAR) | 00000001FFFFFF<br>FFh | | D9B8h | 4 | MAD MC HASH 0 0 0 MCHBAR (MAD_MC_HASH_0_0_0_MCHBAR) | 00000006h | | D9C0h | 4 | PMON GLOBAL CONTROL 0 0 0 MCHBAR (PMON_GLOBAL_CONTROL_0_0_0_MCHBAR) | 00000000h | | D9C4h | 4 | PMON UNIT CONTROL 0 0 0 MCHBAR (PMON_UNIT_CONTROL_0_0_0_MCHBAR) | 00000000h | | D9D0h | 4 | PMON COUNTER CONTROL 0 0 0 MCHBAR (PMON_COUNTER_CONTROL_0_0_0_MCHBAR[0]) | 00000000h | | D9E8h | 8 | PMON COUNTER DATA 0 0 0 MCHBAR (PMON_COUNTER_DATA_0_0_0_MCHBAR[0]) | 00000000000000<br>00h | | DA10h | 4 | OS Telemetry Control (OS_TELEMETRY_CONTROL_0_0_0_MCHBAR) | 00000000h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|---------------------------------------------------------------|-----------------------| | E000h | 8 | PRE Command Timing (TC_PRE_0_0_0_MCHBAR) | 104070180040C0<br>08h | | E008h | 4 | ACT Command Timing (TC_ACT_0_0_0_MCHBAR) | 18020810h | | E00Ch | 4 | RD to RD Timings (TC_RDRD_0_0_0_MCHBAR) | 04040484h | | E010h | 4 | RD to WR Timings (TC_RDWR_0_0_0_MCHBAR) | 04040404h | | E014h | 4 | WR to RD Timings (TC_WRRD_0_0_0_MCHBAR) | 08100804h | | E018h | 4 | WR to WR Timings (TC_WRWR_0_0_0_MCHBAR) | 04040404h | | E020h | 8 | Roundtrip Latency (SC_ROUNDTRIP_LATENCY_0_0_0_MCHBAR) | 191919191919<br>19h | | E048h | 4 | ECC Error Log 0 (ECCERRLOGO_0_0_0_MCHBAR) | 00000000h | | E04Ch | 4 | ECC Error Log 0 (ECCERRLOG1_0_0_0_MCHBAR) | 00000000h | | E050h | 8 | Power Down Timing (TC_PWRDN_0_0_0_MCHBAR) | 08041004008102<br>04h | | E070h | 8 | ODT Command Timing (TC_ODT_0_0_0_MCHBAR) | 00000000060500<br>00h | | E080h | 4 | ODT Matrix (SC_ODT_MATRIX_0_0_0_MCHBAR) | 00000000h | | E088h | 8 | Scheduler Configuration (SC_GS_CFG_0_0_0_MCHBAR) | 01000000000000<br>20h | | E0B8h | 4 | DDRIO Power Mode Timing (SPID_LOW_POWER_CTL_0_0_0_MCHBAR) | 08104426h | | E104h | 4 | TR RRDVALID ctrl 0 0 0 MCHBAR (TR_RRDVALID_CTRL_0_0_0_MCHBAR) | 00000000h | | E108h | 8 | TR RRDVALID data 0 0 0 MCHBAR (TR_RRDVALID_DATA_0_0_0_MCHBAR) | 00000000000000<br>00h | | E40Ch | 4 | TC REFm 0 0 0 MCHBAR (TC_REFM_0_0_0_MCHBAR) | 0000003Ch | | E424h | 4 | MR4 Rank Temperature (MR4_RANK_TEMPERATURE_0_0_0_MCHBAR) | 03030303h | | E428h | 4 | DDR4 Temperature (DDR4_MPR_RANK_TEMPERATURE_0_0_0_MCHBAR) | 01010101h | | E438h | 4 | Refresh Parameters (TC_RFP_0_0_0_MCHBAR) | 2356980Fh | | E43Ch | 4 | Refresh Timing Parameters (TC_RFTP_0_0_0_MCHBAR) | 02D01004h | | E440h | 4 | Self-Refresh Timing Parameters (TC_SRFTP_0_0_0_MCHBAR) | 00000200h | | E444h | 4 | Refresh Stagger Control (MC_REFRESH_STAGGER_0_0_0_MCHBAR) | 00000000h | | E448h | 8 | ZQCAL Control (TC_ZQCAL_0_0_0_MCHBAR) | 00000320000100<br>00h | | E454h | 4 | Memory Controller Initial State (MC_INIT_STATE_0_0_0_MCHBAR) | 0000000Fh | | E460h | 4 | DIMM Idle Energy (PM_DIMM_IDLE_ENERGY_0_0_0_MCHBAR) | 00000000h | | E464h | 4 | DIMM Power-Down Energy<br>(PM_DIMM_PD_ENERGY_0_0_0_MCHBAR) | 00000000h | | E468h | 4 | DIMM ACT Energy (PM_DIMM_ACT_ENERGY_0_0_0_MCHBAR) | 00000000h | | E46Ch | 4 | DIMM RD Energy (PM_DIMM_RD_ENERGY_0_0_0_MCHBAR) | 00000000h | | E470h | 4 | DIMM WR Energy (PM_DIMM_WR_ENERGY_0_0_0_MCHBAR) | 00000000h | | E478h | 4 | WR Delay (SC_WR_DELAY_0_0_0_MCHBAR) | 00000003h | | E488h | 4 | Per Bank Refresh (SC_PBR_0_0_0_MCHBAR) | 0000F011h | | E494h | 4 | Miscellaneous Timing Constrains (TC_LPDDR4_MISC_0_0_0_MCHBAR) | 04081056h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|----------------------------------------------------------------|-----------------------| | E4C0h | 8 | Self-Refresh Exit Timing Parameters (TC_SREXITTP_0_0_0_MCHBAR) | 02000000000000<br>00h | | E4E8h | 4 | Built in Self Test (WDB_MBIST_0_0_0_MCHBAR[0]) | 00000000h | | E4F8h | 4 | RDB Built in Self Test (RDB_MBIST_0_0_0_MCHBAR) | 00000000h | | E4FCh | 4 | ECC Inject Count (ECC_INJECT_COUNT_0_0_0_MCHBAR) | FFFFFFFh | | E5FCh | 4 | Miscellaneous Control Register (MCMNTS_SPARE_0_0_0_MCHBAR) | 00000000h | ## 3.2.2 GFX VT Range Base Address Register (GFXVTBAR\_0\_0\_0\_MCHBAR\_NCU) — Offset 5400h This is the base address for the Graphics VT configuration space. There is no physical memory within this 4KB window that can be addressed. The 4KB reserved by this register does not alias to any PCI 2.3 compliant memory mapped space. On reset, the GFX-VT configuration space is disabled and must be enabled by writing a 1 to GFX-VTBAREN. All the bits in this register are locked in LT mode. BIOS programs this register after which the register cannot be altered. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + 5400h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:42 | 0h<br>RO | Reserved | | | 41:12 | 00000000<br>h<br>RW | GFX VT Base Address (GFXVTBAR): This field corresponds to bits 41 to 12 of the base address GFX-VT configuration space. BIOS will program this register resulting in a base address for a 4KB block of contiguous memory address space. This register ensures that a naturally aligned 4KB space is allocated within the first 4TB of addressable memory space. System Software uses this base address to program the GFX-VT register set. All the Bits in this register are locked in LT mode. | | | 11:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RW/L | GFX VT BAR Enable (GFXVTBAREN): 0: GFX-VTBAR is disabled and does not claim any memory 1: GFX-VTBAR memory mapped accesses are claimed and decoded appropriately This bit will remain 0 if VTd capability is disabled. Locked by: CAPIDO_A_0_0_0_PCI.VTDD | | # 3.2.3 VT DMI PEG VC0 Range Base Address Register (VTDPVC0BAR\_0\_0\_0\_MCHBAR\_NCU) — Offset 5410h This is the base address for the DMI/PEG VC0 configuration space. There is no physical memory within this 4KB window that can be addressed. The 4KB reserved by this register does not alias to any PCI 2.3 compliant memory mapped space. On reset, the DMI/PEG VC0 configuration space is disabled and must be enabled by writing a 1 to VC0BAREN. All the bits in this register are locked in LT mode. BIOS programs this register after which the register cannot be altered. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + 5410h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:42 | 0h<br>RO | Reserved | | | 41:12 | 00000000<br>h<br>RW | VT VC0 Base Address (VTVC0BAR): This field corresponds to bits 41 to 12 of the base address DMI/PEG VC0 configuration space. BIOS will program this register resulting in a base address for a 4KB block of contiguous memory address space. This register ensures that a naturally aligned 4KB space is allocated within the first 4TB of addressable memory space. System Software uses this base address to program the DMI/PEG VC0 register set. All the Bits in this register are locked in LT mode. | | | 11:1 | 0h<br>RO | eserved | | | 0 | Oh<br>RW/L | VT VC0 BAR Enable (VTVC0BAREN): 0: VC0BAR is disabled and does not claim any memory 1: VC0BAR memory mapped accesses are claimed and decoded appropriately This bit will remain 0 if VTd capability is disabled. Locked by: CAPID0_A_0_0_0_PCI.VTDD | | ### 3.2.4 IMR0 BASE (IMR0BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7900h Specifies bits 41:10 of the start address of IMR0 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR0\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 7900h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMRO BASE (IMRO_BASE): IMRO_BASE - Specifies bits 41:10 of the start address of IMRO region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMRO_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMRO defined region. | ### 3.2.5 IMR0 MASK (IMR0MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7904h IMR0MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR0BASE, IMR0RAC, and IMR0WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR0RAC and IMR0WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7904h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RW | IMRO MASK (IMRO_MASK): IMRO_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMROBASE[31:0] value. A match indicates that the incoming address falls within the IMRO region. | | ### 3.2.6 IMR1 BASE (IMR1BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7920h Specifies bits 41:10 of the start address of IMR1 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR1\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR1 defined region. | Тур | е | Size | Offset | Default | |-----|---|--------|----------------|----------| | MMI | 0 | 32 bit | MCHBAR + 7920h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR1 BASE (IMR1_BASE): IMR1_BASE - Specifies bits 41:10 of the start address of IMR1 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR1_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | ### 3.2.7 IMR1 MASK (IMR1MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7924h IMR1MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR1BASE, IMR1RAC, and IMR1WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR1RAC and IMR1WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7924h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR1 MASK (IMR1_MASK): IMR1_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR1BASE[31:0] value. A match indicates that the incoming address falls within the IMR1 region. | ### 3.2.8 IMR2 BASE (IMR2BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7940h Specifies bits 41:10 of the start address of IMR2 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR2\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR2 defined region. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 7940h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | | Bit<br>ange | Default &<br>Access | Field Name (ID): Description | | |---|-------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3 | 31:0 | 00000000<br>h<br>RW | IMR2 BASE (IMR2_BASE): IMR2_BASE - Specifies bits 41:10 of the start address of IMR2 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR2_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | | ### 3.2.9 IMR2 MASK (IMR2MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7944h IMR2MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR2BASE, IMR2RAC, and IMR2WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR2RAC and IMR2WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7944h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RW | IMR2 MASK (IMR2_MASK): IMR2_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR2BASE[31:0] value. A match indicates that the incoming address falls within the IMR2 region. | | ### 3.2.10 IMR3 BASE (IMR3BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7960h Specifies bits 41:10 of the start address of IMR3 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR3\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR3 defined region. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIC | 32 bit | MCHBAR + 7960h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR3 BASE (IMR3_BASE): IMR3_BASE - Specifies bits 41:10 of the start address of IMR3 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR3_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | ### 3.2.11 IMR3 MASK (IMR3MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7964h IMR3MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR3BASE, IMR3RAC, and IMR3WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR3RAC and IMR3WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 7964h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR3 MASK (IMR3_MASK): IMR3_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR3BASE[31:0] value. A match indicates that the incoming address falls within the IMR3 region. | ### 3.2.12 IMR4 BASE (IMR4BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7980h Specifies bits 41:10 of the start address of IMR4 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR4\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR4 defined region. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 7980h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR4 BASE (IMR4_BASE): IMR4_BASE - Specifies bits 41:10 of the start address of IMR4 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR4_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | ### 3.2.13 IMR4 MASK (IMR4MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7984h IMR4MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR4BASE, IMR4RAC, and IMR4WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR4RAC and IMR4WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7984h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Rang | | Field Name (ID): Description | | |-------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31: | 00000000<br>h<br>RW | IMR4 MASK (IMR4_MASK): IMR4_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR4BASE[31:0] value. A match indicates that the incoming address falls within the IMR4 region. | | ### 3.2.14 IMR5 BASE (IMR5BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 79A0h Specifies bits 41:10 of the start address of IMR5 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR5\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR5 defined region. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 79A0h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR5 BASE (IMR5_BASE): IMR5_BASE - Specifies bits 41:10 of the start address of IMR5 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR5_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | ### 3.2.15 IMR5 MASK (IMR5MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 79A4h IMR5MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR5BASE, IMR5RAC, and IMR5WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR5RAC and IMR5WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 79A4h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR5 MASK (IMR5_MASK): IMR5_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR5BASE[31:0] value. A match indicates that the incoming address falls within the IMR5 region. | ### 3.2.16 IMR6 BASE (IMR6BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 79C0h Specifies bits 41:10 of the start address of IMR6 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR6\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR6 defined region. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 79C0h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RW | IMR6 BASE (IMR6_BASE): IMR6_BASE - Specifies bits 41:10 of the start address of IMR6 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR6_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | | ### 3.2.17 IMR6 MASK (IMR6MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 79C4h IMR6MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR6BASE, IMR6RAC, and IMR6WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR6RAC and IMR6WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 79C4h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RW | IMR6 MASK (IMR6_MASK): IMR6_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR6BASE[31:0] value. A match indicates that the incoming address falls within the IMR6 region. | | ### 3.2.18 IMR7 BASE (IMR7BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 79E0h Specifies bits 41:10 of the start address of IMR7 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR7\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR7 defined region. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 79E0h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR7 BASE (IMR7_BASE): IMR7_BASE - Specifies bits 41:10 of the start address of IMR7 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR7_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | ### 3.2.19 IMR7 MASK (IMR7MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 79E4h IMR7MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR7BASE, IMR7RAC, and IMR7WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR7RAC and IMR7WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 79E4h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR7 MASK (IMR7_MASK): IMR7_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR7BASE[31:0] value. A match indicates that the incoming address falls within the IMR7 region. | ### 3.2.20 IMR8 BASE (IMR8BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7A00h Specifies bits 41:10 of the start address of IMR8 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR8\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR8 defined region. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 7A00h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR8 BASE (IMR8_BASE): IMR8_BASE - Specifies bits 41:10 of the start address of IMR8 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR8_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | ### 3.2.21 IMR8 MASK (IMR8MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7A04h IMR8MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR8BASE, IMR8RAC, and IMR8WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR8RAC and IMR8WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7A04h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RW | IMR8 MASK (IMR8_MASK): IMR8_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR8BASE[31:0] value. A match indicates that the incoming address falls within the IMR8 region. | | ### 3.2.22 IMR9 BASE (IMR9BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7A20h Specifies bits 41:10 of the start address of IMR9 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR9\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR9 defined region. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 7A20h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR9 BASE (IMR9_BASE): IMR9_BASE - Specifies bits 41:10 of the start address of IMR9 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR9_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | ### 3.2.23 IMR9 MASK (IMR9MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7A24h IMR9MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR9BASE, IMR9RAC, and IMR9WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR9RAC and IMR9WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7A24h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RW | IMR9 MASK (IMR9_MASK): IMR9_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR9BASE[31:0] value. A match indicates that the incoming address falls within the IMR9 region. | | ### 3.2.24 IMR10 BASE (IMR10BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7A40h Specifies bits 41:10 of the start address of IMR10 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR10\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR10 defined region. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 7A40h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR10 BASE (IMR10_BASE): IMR10_BASE - Specifies bits 41:10 of the start address of IMR10 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR10_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | ### 3.2.25 IMR10 MASK (IMR10MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7A44h IMR10MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR10BASE, IMR10RAC, and IMR10WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR10RAC and IMR10WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7A44h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | | Bit<br>ange | Default &<br>Access | Field Name (ID): Description | | |---|-------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3 | 31:0 | 00000000<br>h<br>RW | IMR10 MASK (IMR10_MASK): IMR10_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR10BASE[31:0] value. A match indicates that the incoming address falls within the IMR10 region. | | ### 3.2.26 IMR11 BASE (IMR11BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7A60h Specifies bits 41:10 of the start address of IMR11 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR11\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR11 defined region. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7A60h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR11 BASE (IMR11_BASE): IMR11_BASE - Specifies bits 41:10 of the start address of IMR11 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR11_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | ### 3.2.27 IMR11 MASK (IMR11MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7A64h IMR11MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR11BASE, IMR11RAC, and IMR11WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR11RAC and IMR11WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 7A64h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RW | IMR11 MASK (IMR11_MASK): IMR11_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR11BASE[31:0] value. A match indicates that the incoming address falls within the IMR11 region. | | ### 3.2.28 IMR12 BASE (IMR12BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7A80h Specifies bits 41:10 of the start address of IMR12 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR12\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR12 defined region. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 7A80h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RW | IMR12 BASE (IMR12_BASE): IMR12_BASE - Specifies bits 41:10 of the start address of IMR12 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR12_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | | ### 3.2.29 IMR12 MASK (IMR12MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7A84h IMR12MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR12BASE, IMR12RAC, and IMR12WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR12RAC and IMR12WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7A84h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RW | IMR12 MASK (IMR12_MASK): IMR12_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR12BASE[31:0] value. A match indicates that the incoming address falls within the IMR12 region. | | ### 3.2.30 IMR13 BASE (IMR13BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7AA0h Specifies bits 41:10 of the start address of IMR13 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR13\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR13 defined region. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7AA0h | 00000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR13 BASE (IMR13_BASE): IMR13_BASE - Specifies bits 41:10 of the start address of IMR13 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR13_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | ### 3.2.31 IMR13 MASK (IMR13MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7AA4h IMR13MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR13BASE, IMR13RAC, and IMR13WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR13RAC and IMR13WAC registers | | Туре | Size | Offset | Default | |---|------|--------|----------------|----------| | ĺ | MMIO | 32 bit | MCHBAR + 7AA4h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR13 MASK (IMR13_MASK): IMR13_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR13BASE[31:0] value. A match indicates that the incoming address falls within the IMR13 region. | ### 3.2.32 IMR14 BASE (IMR14BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7AC0h Specifies bits 41:10 of the start address of IMR14 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR14\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR14 defined region. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7AC0h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR14 BASE (IMR14_BASE): IMR14_BASE - Specifies bits 41:10 of the start address of IMR14 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR14_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | ### 3.2.33 IMR14 MASK (IMR14MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7AC4h IMR14MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR14BASE, IMR14RAC, and IMR14WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR14RAC and IMR14WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7AC4h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RW | IMR14 MASK (IMR14_MASK): IMR14_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR14BASE[31:0] value. A match indicates that the incoming address falls within the IMR14 region. | | ### 3.2.34 IMR15 BASE (IMR15BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7AF0h Specifies bits 41:10 of the start address of IMR15 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR15\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR15 defined region. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 7AF0h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR15 BASE (IMR15_BASE): IMR15_BASE - Specifies bits 41:10 of the start address of IMR15 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR15_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | ### 3.2.35 IMR15 MASK (IMR15MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7AF4h IMR15MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR15BASE, IMR15RAC, and IMR15WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR15RAC and IMR15WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7AF4h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RW | IMR15 MASK (IMR15_MASK): IMR15_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR15BASE[31:0] value. A match indicates that the incoming address falls within the IMR15 region. | | ### 3.2.36 IMR16 BASE (IMR16BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7B10h Specifies bits 41:10 of the start address of IMR16 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR16\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR16 defined region. | | Туре | Size | Offset | Default | |---|------|--------|----------------|-----------| | Ī | MMIO | 32 bit | MCHBAR + 7B10h | 00000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR16 BASE (IMR16_BASE): IMR16_BASE - Specifies bits 41:10 of the start address of IMR16 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR16_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | ### 3.2.37 IMR16 MASK (IMR16MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7B14h IMR16MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR16BASE, IMR16RAC, and IMR16WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR16RAC and IMR16WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 7B14h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR16 MASK (IMR16_MASK): IMR16_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR16BASE[31:0] value. A match indicates that the incoming address falls within the IMR16 region. | ### 3.2.38 IMR17 BASE (IMR17BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7B30h Specifies bits 41:10 of the start address of IMR17 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR17\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR17 defined region. | Тур | Siz | ze | Offset | Default | |-----|-----|-----|----------------|----------| | MMI | 32 | bit | MCHBAR + 7B30h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR17 BASE (IMR17_BASE): IMR17_BASE - Specifies bits 41:10 of the start address of IMR17 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR17_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | ### 3.2.39 IMR17 MASK (IMR17MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7B34h IMR17MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR17BASE, IMR17RAC, and IMR17WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR17RAC and IMR17WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7B34h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RW | IMR17 MASK (IMR17_MASK): IMR17_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR17BASE[31:0] value. A match indicates that the incoming address falls within the IMR17 region. | | ### 3.2.40 IMR18 BASE (IMR18BASE\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7B50h Specifies bits 41:10 of the start address of IMR18 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR18\_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR18 defined region. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7B50h | 00000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR18 BASE (IMR18_BASE): IMR18_BASE - Specifies bits 41:10 of the start address of IMR18 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR18_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. | ### 3.2.41 IMR18 MASK (IMR18MASK\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7B54h IMR18MASK\_0\_0\_0\_MCHBAR\_IMPH: This register, along with IMR18BASE, IMR18RAC, and IMR18WAC, defines an isolated region of memory that can be masked to prohibit certain system agents from accessing memory. When an agent sends a request to the IOP, whether snooped or not, an IMR may optionally prevent that transaction from changing the state of memory or from getting correct data in response to the operation, if the agent's SAI field does not specify the correct Policy. The IMR's Policy is configured by the IMR18RAC and IMR18WAC registers | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7B54h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | IMR18 MASK (IMR18_MASK): IMR18_MASK - These bits are ANDed with bits 41:10 of the incoming address to determine if the combined result matches the IMR18BASE[31:0] value. A match indicates that the incoming address falls within the IMR18 region. | # 3.2.42 Inter-Channel Decode Parameters (MAD\_INTER\_CHANNEL\_0\_0\_0MCHBAR) — Offset D800h This register holds parameters used by the channel decode stage. It defines virtual channel L mapping, as well as channel S size. Also defined is the DDR type installed in the system (what DDR/LPDDR type is used). | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + D800h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RW | Half Cacheline Mode (HALFCACHELINEMODE): In this mode, the memory controller operates at 32B data chunkss. | | 30:29 | 0h<br>RO | Reserved | | 28:27 | 0h<br>RW | Channel Width (CH_WIDTH): This field defines the width of DRAM Channel 00b: x16 01b: x32 10b: x64 11b: Reserved | | 26:20 | 0h<br>RO | Reserved | | 19:12 | 00h<br>RW | Channel S Size (CH_S_SIZE): Channel S size in multiplies of 0.5GB. Supported range is 0GB - 64GB. | | 11:5 | 0h<br>RO | Reserved | | 4 | 0h<br>RW | Channel L Mapping (CH_L_MAP): Channel L mapping to physical channel. 0b: Channel 0 1b: Channel 1 | | 3 | 0h<br>RO | Reserved | | 2:0 | 0h<br>RW | DDR Type (DDR_TYPE): Defines the DDR type: 0: DDR4 1: DDR5 2: LPDDR5 3: LPDDR4 4-7: Reserved | # 3.2.43 Intra-Channel 0 Decode Parameters (MAD\_INTRA\_CH0\_0\_0\_0\_MCHBAR) — Offset D804h This register holds parameters used by the DRAM decode stage. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + D804h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:15 | 0h<br>RO | Reserved | | 14 | 0h<br>RW | CRC Mode Enable (CRC): 0b: Disabled 1b: Enabled | | 13:12 | 0h<br>RW | ECC Channel Configuration (ECC): 0: No ECC active in the channel. 1: ECC is active in IO, ECC logic is not active. 2: ECC is disabled in IO, but ECC logic is enabled. 3: ECC active in both IO and ECC logic. Notes: • This field must be programmed identically for all populated channels. • In a system with ECC this field must be programmed to 1 during training and then 3 before transitioning from training mode to Normal mode. | | 11:9 | 0h<br>RO | Reserved | | 8 | 0h<br>RW | Enhanced Interleaving Mode (EIM): 0b: Disabled 1b: Enabled | | 7:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RW | DIMM L Mapping (DIMM_L_MAP): Virtual DIMM L mapping to physical DIMM 0b: DIMM0 1b: DIMM1 | ### 3.2.44 Intra-Channel 1 Decode Parameters (MAD\_INTRA\_CH1\_0\_0\_0\_MCHBAR) — Offset D808h This register holds parameters used by the DRAM decode stage. **Note:** Bit definitions are the same as MAD\_INTRA\_CH0\_0\_0\_0\_MCHBAR, offset D804h. ### 3.2.45 Channel 0 DIMM Characteristics (MAD\_DIMM\_CH0\_0\_0\_0\_MCHBAR) — Offset D80Ch This register defines the channel DIMM characteristics - number of DIMMs, number of ranks, size and type. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + D80Ch | 10001800h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:30 | 0h<br>RW | Decoder Extended Bank Hashing (DECODER_EBH): Enable address decoder Extended bank hashing. Bit 0: Enable XaB Bit 1: Enable XbB | | 29:28 | 1h<br>RW | BG0 Bit Options (BG0_BIT_OPTIONS): depending on value, BG[0] will be replaced with C[5] or C[6]. DDR5: 0: CAS[5] = zoneaddr[8], BG[0] = zoneaddr[6] 1: CAS[5] = zoneaddr[6], BG[0] = zoneaddr[8] 2: CAS[6] = zoneaddr[6], BG[0] = zoneaddr[9] 3: Reserved DDR4: 0: CAS[5] = zoneaddr[9], BG[0] = zoneaddr[6] 1: CAS[5] = zoneaddr[6], BG[0] = zoneaddr[9] 2: CAS[6] = zoneaddr[6], BG[0] = zoneaddr[10] 3: Reserved for LPDDR5 BGMode only- 1: Swap BG[1]/CAS[6] else: keep original BG[1]/CAS[6] 3: Reserved | | 27:26 | 0h<br>RW | DIMM S Number of Ranks (DSNOR): DIMM S number of ranks 0b: 1 Rank 1b: 2 Ranks | | 25:24 | 0h<br>RW | DIMM S Width (DSW): Width of DDR chips 0: X8 chips 1: X16 chips 2: X32 chips 3: Reserved | | 23 | 0h<br>RO | Reserved | | 22:16 | 00h<br>RW | DIMM S Size (DIMM_S_SIZE): Size of DIMM S in 0.5GB multiples. | | 15:13 | 0h<br>RO | Reserved | | 12 | 1h<br>RW | DDR5 DIMM L capacity 8Gb (DDR5_DL_8GB): 0: DDR5 DIMM L capacity is more than 8Gb 1: DDR5 DIMM L capacity is 8Gb | | 11 | 1h<br>RW | DDR5 DIMM S capacity 8Gb (DDR5_DS_8GB): 0: DDR5 DIMM S capacity is more than 8Gb 1: DDR5 DIMM S capacity is 8Gb | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------| | 10:9 | Oh<br>RW | DIMM L Number of Ranks (DLNOR): 0: 1 Rank 1: 2 Ranks In ERM (enhanced rank mode): 2: 3 ranks 3: 4 ranks | | 8:7 | 0h<br>RW | DIMM L Width (DLW): DIMM L width of DDR chips 0: X8 chips 1: X16 chips 2: X32 chips 3: Reserved | | 6:0 | 00h<br>RW | DIMM L Size (DIMM_L_SIZE): Size of DIMM L in 0.5GB multiples | # 3.2.46 Channel 1 DIMM Characteristics (MAD\_DIMM\_CH1\_0\_0\_0\_MCHBAR) — Offset D810h This register defines the channel DIMM characteristics - number of DIMMs, number of ranks, size and type. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + D810h | 10001800h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:30 | 0h<br>RW | Decoder Extended Bank Hashing (DECODER_EBH): Enable address decoder Extended bank hashing. Bit 0: Enable XaB Bit 1: Enable XbB | | 29:28 | 1h<br>RW | BG0 Bit Options (BG0_BIT_OPTIONS): depending on value, BG[0] will be replaced with C[5] or C[6]. DDR5: 0: CAS[5] = zoneaddr[8], BG[0] = zoneaddr[6] 1: CAS[5] = zoneaddr[6], BG[0] = zoneaddr[8] 2: CAS[6] = zoneaddr[6], BG[0] = zoneaddr[9] 3: Reserved DDR4: 0: CAS[5] = zoneaddr[9], BG[0] = zoneaddr[6] 1: CAS[5] = zoneaddr[6], BG[0] = zoneaddr[9] 2: CAS[6] = zoneaddr[6], BG[0] = zoneaddr[10] 3: Reserved | | 27:26 | 0h<br>RW | DIMM S Number of Ranks (DSNOR): DIMM S number of ranks 0b: 1 Rank 1b: 2 Ranks | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------|--| | 25:24 | 0h<br>RW | DIMM S Width (DSW): Width of DDR chips 0: X8 chips 1: X16 chips 2: X32 chips 3: Reserved | | | 23 | 0h<br>RO | Reserved | | | 22:16 | 00h<br>RW | DIMM S Size (DIMM_S_SIZE): Size of DIMM S in 0.5GB multiples. | | | 15:13 | 0h<br>RO | Reserved | | | 12 | 1h<br>RW | DDR5 DIMM L capacity 8Gb (DDR5_DL_8GB): 0: DDR5 DIMM L capacity is more than 8Gb 1: DDR5 DIMM L capacity is 8Gb | | | 11 | 1h<br>RW | DDR5 DIMM S capacity 8Gb (DDR5_DS_8GB): 0: DDR5 DIMM S capacity is more than 8Gb 1: DDR5 DIMM S capacity is 8Gb | | | 10:9 | 0h<br>RW | DIMM L Number of Ranks (DLNOR): 0: 1 Rank 1: 2 Ranks In ERM (enhanced rank mode): 2: 3 ranks 3: 4 ranks | | | 8:7 | 0h<br>RW | DIMM L Width (DLW): DIMM L width of DDR chips 0: X8 chips 1: X16 chips 2: X32 chips 3: Reserved | | | 6:0 | 00h<br>RW | DIMM L Size (DIMM_L_SIZE): Size of DIMM L in 0.5GB multiples | | # 3.2.47 Channel Hash (CHANNEL\_HASH\_0\_0\_0\_MCHBAR) — Offset D824h This register defines the MC channel selection function. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + D824h | 03000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:29 | 0h<br>RO | Reserved | | | 28 | 0h<br>RW | Hash Mode (HASH_MODE): Encoding: 0: Use address bit-6 for channel selection. 1: Use the channel hash function as defined in the other fields of this register. | | | 27 | 0h<br>RO | Reserved | | | 26:24 | 3h<br>RW | Hash LSB Mask Bit (HASH_LSB_MASK_BIT): This field specifies the MC Channel interleave bit. The following encoding is used: 0: Addr[6] 1: Addr[7] 2: Addr[8] 3: Addr[9] 4: Addr[10] 5: Addr[11] 6: Addr[12] 7: Addr[13] For example, setting this field to 2 will interleave the channels at a 4 cacheline granularity. BIOS should set this field same as the lowest selected bit in the Mask field of this register. Note that if the Mask field does not include the corresponding interleave bit, it will still be included in the XOR function by the MC decoding logic. | | | 23:20 | 0h<br>RO | Reserved | | | 19:6 | 0000h<br>RW | Hash Mask (HASH_MASK): The 14-bit mask corresponds to memory request Addr[19:6]. Setting a mask bit to 1 will include that particular address bit in the channel XOR function. For example, if the mask is set to 0C04h, then Channel = Addr[17] Addr[16] Addr[8] | | | 5:0 | 0h<br>RO | Reserved | | # 3.2.48 Channel Enhanced Hash (CHANNEL\_EHASH\_0\_0\_0\_MCHBAR) — Offset D828h This register defines the MC Enhanced channel selection function. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + D828h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:29 | 0h<br>RO | Reserved | | | 28 | 0h<br>RW | Sub Channels EHASH Mode (EHASH_MODE): Encoding address bit for sub channel selection (LPDDR): 0: Use address bit-6 for sub channel selection. 1: Use the channel Ehash function as defined in the other fields of this register This mode Should be only used when ther eare 2 Sub-channels per channel (LPDDR) | | | 27 | 0h<br>RO | Reserved | | | 26:24 | Oh<br>RW | Enhanced Hash LSB Mask Bit (EHASH_LSB_MASK_BIT): This specifies the MC Enhanced Channel interleave bit. The following encoding is used: • 000b: Addr[6] • 001b: Addr[7] • 010b: Addr[8] • 011b: Addr[9] • 100b: Addr[10] • 101b: Addr[11] • 110b: Addr[12] • 111b: Addr[13] For example, setting this field to 10b will interleave the sub channels at a 4 cache line granularity. BIOS should set this field same as the lowest selected bit in the Mask field of this register. Note that if the Mask field does not include the corresponding interleave bit, it will still be included in the XOR function by the MC decoding logic. The addresses above refer to channel addresses. When both channels are populated with sub-channels, addresses in this field that are higher than the HASH_LSB_MASK_BIT (defined in CHANNEL_HASH register) are one bit higher in physical address. Examples: • HASH_LSB_MASK_BIT = 0x2: physical Addr[8] • EHASH_LSB_MASK_BIT = 0x2: channel addresss[8], physical address [9] | | | 23:20 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 19:6 | 0000h<br>RW | Enhanced Hash Mask (EHASH_MASK): The 14 bit mask corresponds to memory request Addr[19:6]. Setting a mask bit to 1 will include that particular address bit in the channel XOR function. For example, if the mask is set to 14'h0C04, then Channel = Addr[17] Addr[16] Addr[8] The addresses above refer to channel addresses. When both channels are populated with sub-channels, addresses in this field that are higher than the HASH_LSB_MASK_BIT (defined in CHANNEL_HASH register) are one bit higher in physical address. Examples: • HASH_LSB_MASK_BIT = 0x2: physical Addr[8] • EHASH_LSB_MASK_BIT=0x2: channel address[8], physical address [9] | | | 5:0 | 0h<br>RO | Reserved | | # 3.2.49 Memory Request Counters Configuration (PWM\_PROGRAMMABLE\_REQCOUNT\_CONFIG\_0\_0\_0\_MC HBAR) — Offset D83Ch Configuration register for PWM\_PROGRAMMABLE\_REQCOUNT\_0\_0\_0\_MCHBAR [1:0] counters. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + D83Ch | 00010820h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 0h<br>RO | Reserved | | | 19:15 | 02h<br>RW | Memory Source ID3 (CMI_SOURCE_ID3): Holds 1 of 2 CMI Source IDs that will increment the PWM_PROGRAMMABLE_REQCOUNT_0_0_0_MCHBAR[1] counter. When a new memory request enters memory controller that has a Source ID matching either CMI_Source_ID2 or CMI_Source_ID3 the counter will be incremented by 1. The default is the CMI Source ID of IOP (IO Port). | | | 14:10 | 02h<br>RW | Memory Source ID2 (CMI_SOURCE_ID2): Holds 1 of 2 CMI Source IDs that will increment the PWM_PROGRAMMABLE_REQCOUNT_0_0_0_MCHBAR[1] counter. When a new memory request enters memory controller that has a Source ID matching either CMI_Source_ID2 or CMI_Source_ID3 the counter will be incremented by 1. The default is the CMI Source ID of IOP (IO Port). | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 9:5 | 01h<br>RW | Memory Source ID1 (CMI_SOURCE_ID1): Holds 1 of 2 CMI Source IDs that increment the PWM_PROGRAMMABLE_REQCOUNT_0_0_0_MCHBAR[0] counter. When a new memory request enters the memory controller that has a Source ID matching either CMI_Source_ID0 or CMI_Source_ID1 the counter is incremented by 1. The default is the CMI Source ID of IDP1 (IDI Port 1). | | | 4:0 | 00h<br>RW | Memory Source ID0 (CMI_SOURCE_ID0): Holds 1 of 2 CMI Source IDs that increment the PWM_PROGRAMMABLE_REQCOUNT_0_0_0_MCHBAR[0] counter. When a new memory request enters MC that has a Source ID matching either CMI_Source_ID0 or CMI_Source_ID1 the counter will be incremented by 1. The default is the Memory Source ID of IDP0 (IDI Port 0). | | # 3.2.50 Memory Request Global Counter (PWM\_TOTAL\_REQCOUNT\_0\_0\_0\_MCHBAR) — Offset D840h Counts every 64B memory read and write request entering the Memory Controller to DRAM (sum of all channels). Each write request counts as a new request incrementing this counter. However, same-cache-line write requests (both full and partial) are combined to a single 64-byte data transfer to DRAM. Therefore multiplying the number of requests by 64-bytes will lead to inaccurate memory bandwidth. The inaccuracy is proportional to the number of same-cache-line writes. If a SOC has multiple MCs instantiated, all instances of this counter will need to be added together to get total memory request bandwidth. | Ту | /ре | Size | Offset | Default | |----|-----|--------|----------------|--------------------| | MN | OIM | 64 bit | MCHBAR + D840h | 00000000000000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------------------|--------------------------------------------------------------------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RW/V | Request Count (COUNT): Count of the total number of 64B CMI read and write requests entering this MC. | ## 3.2.51 Memory Request Counter 0 (PWM\_PROGRAMMABLE\_REQCOUNT\_0\_0\_MCHBAR[0]) — Offset D848h Counts every 64B memory read and write request entering the Memory Controller to DRAM (sum of all channels) from up to two programmable CMI Source IDs, contained in PWM\_PROGRAMMABLE\_REQCOUNT\_CONFIG\_0\_0\_0\_MCHBAR register. Each write request counts as a new request incrementing this counter. However, same-cache-line write requests (both full and partial) are combined to a single 64-byte data transfer to DRAM. Therefore multiplying the number of requests by 64-bytes will lead to inaccurate memory bandwidth. The inaccuracy is proportional to the number of same-cache-line writes. If a SOC has multiple MCs instantiated all instances of this counter will need to be added together to get the sum of the requests from the programmable sources. Note: There are 2 instances of this register. The offset between instances is 8. | | Туре | Size | Offset | Default | |---|------|--------|----------------|-------------------| | ı | MMIO | 64 bit | MCHBAR + D848h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | | lit<br>nge | Default &<br>Access | Field Name (ID): Description | |----|------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63 | 3:0 | 00000000<br>00000000<br>h<br>RW/V | Request Count (COUNT): Counts the 64B memory read and write requests entering this memory controller from up to two programmable memory Source IDs, contained in PWM_PROGRAMMABLE_REQCOUNT_CONFIG_0_0_0_MCHBAR register. | ### 3.2.52 RdCAS Counter (PWM\_RDCAS\_COUNT\_0\_0\_0\_MCHBAR) — Offset D858h Counts every read (RdCAS) issued by the Memory Controller to DRAM (sum of all channels). All requests result in 64-byte data transfers from DRAM. Use for accurate memory bandwidth calculations. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + D858h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------------------|-----------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RW/V | RdCAS Count (COUNT): Number of accesses | ### 3.2.53 Self Refresh Mode Control (PM\_SREF\_CONFIG\_0\_0\_0\_MCHBAR) — Offset D860h Defines if and when DDR can go into Self Refresh | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + D860h | 00000200h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description Reserved | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | | | | 15:0 | 0200h<br>RW/V | <b>Idle Timer (IDLE_TIMER):</b> This value is used when the SREF_enable field is set. It defines the number of cycles that there should not be any transaction in order to enter self-refresh. Supported range is 512 to 64K-1 | | # 3.2.54 Address Compare for ECC Error Inject (ECC\_INJ\_ADDR\_COMPARE\_0\_0\_0\_MCHBAR) — Offset D888h Error injection is issued when ECC\_INJ\_ADDR\_COMPARE\_0\_0\_0\_MCHBAR[32:0] == ADDR[38:6] and ECC\_INJ\_ADDR\_MASK\_0\_0\_0\_MCHBAR[32:0] For Memory Controller 1 (MC1) - Please refer to doc #655741 for details. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + D888h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description Reserved ADDRESS: Inject error when ECC_INJ_ADDR_COMPARE_0_0_0_MCHBAR[32:0] == ADDR[38:6] and ECC_INJ_ADDR_MASK_0_0_0_MCHBAR[31:0] | | |--------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:33 | 0h<br>RO | | | | 32:0 | 00000000<br>0h<br>RW | | | ### 3.2.55 Remap Base (REMAPBASE\_0\_0\_0\_MCHBAR) — Offset D890h The value in this register defines the lower boundary of the Remap window. The Remap window is inclusive of this address. In the decoder A[19:0] of the Remap Base Address are assumed to be 0's. Thus the bottom of the defined memory range will be aligned to a 1MB boundary. When the value in this register is greater than the value programmed into the Remap Limit register, the Remap window is disabled. These bits are Intel TXT lockable. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + D890h | 0000007FFFF00000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------| | 63:39 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 38:20 | 7FFFFh<br>RW | Remap Base Address (REMAPBASE): The value in this register defines the lower boundary of the Remap window. The Remap window is inclusive of this address. In the decoder Address[19:0] of the Remap Base Address are assumed to be 0's. Thus the bottom of the defined memory range will be aligned to a 1MB boundary. When the value in this register is greater than the value programmed into the Remap Limit register, the Remap window is disabled. These bits are Intel TXT lockable. | | | 19:0 | 0h<br>RO | Reserved | | ## 3.2.56 Remap Limit (REMAPLIMIT\_0\_0\_0\_MCHBAR) — Offset D898h The value in this register defines the upper boundary of the Remap window. The Remap window is inclusive of this address. In the decoder Address[19:0] of the Remap Limit Address are assumed to be F's. Thus the top of the defined range will be one byte less than a 1MB boundary. When the value in this register is less than the value programmed into the Remap Base register, the Remap window is disabled. These Bits are Intel TXT lockable. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + D898h | 0000000000000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:39 | 0h<br>RO | Reserved | | | 38:20 | 00000h<br>RW | Remap Limit (REMAPLMT): The value in this register defines the upper boundary of the Remap window. The Remap window is inclusive of this address. In the decoder Address[19:0] of the Remap Limit Address are assumed to be F's. Thus the top of the defined range will be one byte less than a 1MB boundary. When the value in this register is less than the value programmed into the Remap Base register, the Remap window is disabled. These Bits are Intel TXT lockable. | | | 19:0 | 0h<br>RO | Reserved | | ### 3.2.57 WrCAS Counter (PWM\_WRCAS\_COUNT\_0\_0\_0\_MCHBAR) - Offset D8A0h Counts every write (WrCAS) issued by the Memory Controller to DRAM (sum of all channels). All requests result in 64-byte data transfers from DRAM. Use for accurate memory bandwidth calculations. **Note:** Bit definitions are the same as PWM\_RDCAS\_COUNT\_0\_0\_0\_MCHBAR, offset D858h. # 3.2.58 Command Counter (PWM\_COMMAND\_COUNT\_0\_0\_0\_MCHBAR) — Offset D8A8h Request counter used by the PCU for estimation of MC & MCIO power consumption and its sources. There are 3 registers for sources and three registers for MC Operations. Sources: - GT - IA Cores - IO - MC Operations: - RD data - WR data - Command | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + D8A8h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-----------------------------------|----------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RW/V | Command Counter (COUNT): Number of accesses. | ### 3.2.59 Address Mask for ECC Error Inject (ECC\_INJ\_ADDR\_MASK\_0\_0\_0\_MCHBAR) — Offset D958h Error injection is issued when ECC\_INJ\_ADDR\_COMPARE\_0\_0\_0\_MCHBAR[32:0] = ADDR[38:6] AND ECC\_INJ\_ADDR\_MASK\_0\_0\_0\_MCHBAR[32:0]. For Memory Controller 1 (MC1) - Please refer to doc #655741 for details. | Туре | Size | Offset | Default | |------|--------|----------------|-----------------| | MMIO | 64 bit | MCHBAR + D958h | 0000001FFFFFFFh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------| | 63:33 | 0h<br>RO | Reserved | | 32:0 | 1FFFFFFF<br>h<br>RW | ADDRESS: Inject error when ECC_Inj_Addr_Compare[32:0] = ADDR[38:6] AND ECC_Inj_Addr_Mask[32:0] | ### 3.2.60 MAD MC HASH 0 0 0 MCHBAR (MAD\_MC\_HASH\_0\_0\_0\_MCHBAR) — Offset D9B8h This register holds parameters used by the CMI slice selection. transforming from HPA (Host Physical Address)-->CCA (CMI compresed address) | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + D9B8h | 0000006h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | 0h<br>RO | Reserved | | 13 | 0h<br>RW | Stacked Mode (STACKED_MODE): Working in stacked mode, this MC handles the high address bits and will decrement Zone1_start/2 from the recived address | | 12:4 | 000h<br>RW | Zone1 start (ZONE1_START): Address in GB of the non-interleaved portion of non-symmetric memory. i.e. in case slice 0 has 32 GB and slice 1 has 8 G, then start of non-symmetric memory is 16GB so Zone1_start=0x10. if the memory is symmetric, Zone1_start is set to memory size (i.e. for total capacity of 64GB Zone1_start=0x40) | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:1 | 3h<br>RW | Hash LSB (HASH_LSB): LSB used in MCI hashing between the two MCs. the Hash bit should be removed from the address in order to get a conseutive address in the MC space. Encoding: 000 - address bit 6 001 - address bit 7 111 - address bit 13 | | 0 | 0h<br>RW | Hash enabled (HASH_ENABLED): Hasing in Zone0 between the two MC is enabled | # 3.2.61 PMON GLOBAL CONTROL 0 0 0 MCHBAR (PMON\_GLOBAL\_CONTROL\_0\_0\_0\_MCHBAR) — Offset D9C0h Configuration register for chasis PMON. no central Pmon unit implemented so this register is also a part of MC. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + D9C0h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW/V | Global reset ctrs (GLOBAL_RESET_CTRS): when set to 1, the counter registers of all units will be reseted to 0. This bit is self clearing. | | 1 | 0h<br>RW/V | <b>Global reset ctrl (GLOBAL_RESET_CTRL):</b> when set to 1, the counter control registers of all pmons will be reseted to 0. This bit is self clearing. | | 0 | 0h<br>RW | global freeze (GLOBAL_FREEZE): Freeze. if set to 1, the counters in all units will stop counting and keep their value. | # 3.2.62 PMON UNIT CONTROL 0 0 0 MCHBAR (PMON\_UNIT\_CONTROL\_0\_0\_0\_MCHBAR) — Offset D9C4h Configuration register for PMON Unit (holds several coutners) | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + D9C4h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------|--| | 31:10 | 0h<br>RO | Reserved | | | 9 | 0h<br>RW/V | reset ctrs (RESET_CTRS): when set to 1, the counter registers will be reseted to 0. This bit is self clearing. | | | 8 | 0h<br>RW/V | reset ctrl (RESET_CTRL): when set to 1, the counter control registers will be reseted to 0. This bit is self clearing. | | | 7:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RW | frz reg (FRZ): Freeze. if set to 1, the counters in this unit will stop counting and keep their value. | | # 3.2.63 PMON COUNTER CONTROL 0 0 0 MCHBAR (PMON\_COUNTER\_CONTROL\_0\_0\_0\_MCHBAR[0]) — Offset D9D0h Configuration register for PMON\_COUNTER\_DATA **Note**: There are 5 instances of this register. The offset between instances is 4. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + D9D0h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:19 | 0h<br>RO | Reserved | | | 18 | 0h<br>RW/V | edge det (EDGE_DET): Edge Detect. when set to 1, rather than measuring the event in each cycle it's asserted, the corrosponding counter will increment when a 0 to 1 transition (i.e. rising edge) is detected. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 17 | 0h<br>RW/V | rst reg (RST): Reset when set to 1, the corrosponding coutner will be cleared to 0. this bit is self clearing | | | 16:12 | 0h<br>RO | Reserved | | | 11:8 | 0h<br>RW/V | ch mask (CH_MASK): select which channel or sub channel is counted, or both. In channel events bits [9:8] (lsb) mask the channel, in sub-channel events bits [11:8] mask [ch1-subch1, ch1-subch0, ch0-subch1, ch1-subch0]. To mask out a channel (or sub channel) set the according bit to 0x1. Events that can increment by more than 1 per cycle should set mask to 0x0. | | | 7:0 | 00h<br>RW/V | ev sel (EV_SEL): Event select. Select which of the available events should be recorded in the paired data register. additional bits in the control register may also be required to select from the available events. 0x0> disable counter 0x1> count local clock ticks | | # 3.2.64 PMON COUNTER DATA 0 0 0 MCHBAR (PMON\_COUNTER\_DATA\_0\_0\_0\_MCHBAR[0]) — Offset D9E8h performance monitor counter **Note**: There are 5 instances of this register. The offset between instances is 8. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + D9E8h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------------------|--------------------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RW/V | event count (EVENT_COUNT): number of event occurrences | # 3.2.65 OS Telemetry Control (OS\_TELEMETRY\_CONTROL\_0\_0\_0\_MCHBAR) — Offset DA10h This Register enables telemetry the following counters: • PWM\_DDR\_SUBCHx\_ACT\_COUNTER\_0\_0\_0\_MCHBAR - PWM\_DDR\_SUBCHx\_RRDATA\_COUNTER\_0\_0\_0\_MCHBAR - PWM\_DDR\_SUBCHx\_WRDATA\_COUNTER\_0\_0\_0\_MCHBAR | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + DA10h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RW | Enable OS Telemetry (ENABLEOSTELEMETRY): Enables OS Telemetry of: PWM_DDR_SUBCHx_ACT_COUNTER_0_0_0_MCHBAR PWM_DDR_SUBCHx_RRDATA_COUNTER_0_0_0_MCHBAR PWM_DDR_SUBCHX_WRDATA_COUNTER_0_0_0_MCHBAR | ## 3.2.66 PRE Command Timing (TC\_PRE\_0\_0\_0\_MCHBAR) — Offset E000h DDR timing constraints related to PRE commands | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + E000h | 104070180040C008h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63 | 0h<br>RO | Reserved | | | 62:59 | 2h<br>RW | Derating Extensions (DERATING_EXT): Holds LPDDR timing parameters derating tRAS, tRRD, tRP and tRCD in tCK (WCK for LPDDR5) cycles. When LPDDR is hot, this value is added to the appropriate timing parameters. For non LP devices program the field to 0. Supported range is 0-4. | | | 58:51 | 08h<br>RW | tRCD Timing Parameter (TRCD): Holds DDR timing parameter tRCD ACT to CAS (RD or WR) same bank minimum delay in tCK (WCK for LPDDR5) cycles. Supported range is 8-59. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 50:42 | 01Ch<br>RW | tRAS Timing Parameter (TRAS): Holds DDR timing parameter tRAS. ACT to PRE same bank minimum delay in tCK (WCK for LPDDR5) cycles. For DDR/LPDDR Supported range is 28-136 | | 41:32 | 018h<br>RW | tWRPRE Timing Parameter (TWRPRE): Holds DDR timing parameter tWRPRE. WR to PRE same bank minimum delay in tCK (WCK for LPDDR5) cycles. Supported range is 18-200. | | 31:24 | 0h<br>RO | Reserved | | 23:20 | 4h<br>RW | tPPD Timing Parameter (TPPD): Holds DDR timing parameter tPPD. PRE/PREALL to PRE/PREALL (same rank) minimum delay in tCK (WCK for LPDDR5) cycles. Supported range is 4-7. Note this register is not used in DDR5 | | 19:13 | 06h<br>RW | tRDPRE Timing Parameter (TRDPRE): Holds DDR timing parameter tRDPRE. RD to PRE same bank minimum delay in tCK (WCK for LPDDR5) cycles. Supported range is 4-32. | | 12:8 | 00h<br>RW | tRPab_ext Timing Parameter (TRPAB_EXT): Holds the value of tRPab-tRPpb for LPDDR in tCK (WCK for LPDDR5) cycles. LPDDR technologies requires a longer time from PREALL to ACT vs. PRE to ACT, the offset between the two should be programmed to this field. When using DDR4 this field should be programmed to 0. For LPDDR4 the following restrictions apply: For single/dual rank sub channels tRP-tRPab_ext > 6. For three/four ranks sub channels tRP-tRPab_ext > 8. Supported range is 0-6. | | 7:0 | 08h<br>RW | tRP Timing Parameter (TRP): Holds DDR timing parameter tRP (and tRCD). PRE to ACT same bank minimum delay in tCK (WCK for LPDDR5) cycles. ACT to CAS (RD or WR) same bank minimum delay in tCK (WCK for LPDDR5) cycles. Supported range is 8-60. | ### 3.2.67 ACT Command Timing (TC\_ACT\_0\_0\_0\_MCHBAR) — Offset E008h DDR timing constraints related to ACT commands | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E008h | 18020810h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 18h<br>RW | tREFSBRD Timing (TREFSBRD): Enforces minimum delay from refsb to ACT. Specified in tCK | | | 23:22 | 0h<br>RO | Reserved | | | 21:15 | 04h<br>RW | tRRD Different Group (TRRD_DG): Holds DDR timing parameter tRRD. ACT to ACT (different bank group in DDR4/DDR5) minimum delay in tCK (WCK for LPDDR5) cycles. Supported range is 4-32. | | | 14:9 | 04h<br>RW | tRRD Same Group (TRRD_SG): Holds DDR timing parameter tRRD/tRRD_L. For LPDDR4/LPDDR5 program tRRD, for DDR4/DDR5 program tRRD_L. ACT to ACT (same bank group in DDR4/DDR5) minimum delay in tCK (WCK for LPDDR5) cycles. Supported range is 4-32. | | | 8:0 | 010h<br>RW | tFAW Timing Parameter (TFAW): Holds DDR timing parameter tFAW (four activates window). In tCK (WCK for LPDDR5) cycles Supported range is 16-88. | | ## 3.2.68 RD to RD Timings (TC\_RDRD\_0\_0\_0\_MCHBAR) — Offset E00Ch DDR timing constraints related to timing between read and read transactions | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E00Ch | 04040484h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 04h<br>RW | tRDRD Different DIMM (TRDRD_DD): Minimum delay from RD to RD to the other DIMM in tCK (WCK for LPDDR5) cycles. Supported range is 4-54. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |-----------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23:16 04h<br>RW | | tRDRD Different Rank (TRDRD_DR): Minimum delay from RD to RD to the other rank in the same DIMM in tCK (WCK for LPDDR5) cycles. Supported range is 4-54. | | 15 | 0h<br>RO | Reserved | | 14:8 | 04h<br>RW | tRDRD Different Group (TRDRD_DG): LPDDR4/LPDDR5: Minimum delay from RD to RD to different banks in tCK (WCK for LPDDR5) cycles. DDR4/DDR5: Minimum delay from RD to RD to different bank groups in tCK cycles. Supported range is 4-54. | | 7 | 1h<br>RW | Allow 2 Cycle B2B LPDDR (ALLOW_2CYC_B2B_LPDDR): LPDDR4/LPDDR5: in MPR mode reads work on BL16. In Gear4 this means 2 DCLKs apart reads. Clearing this bit will prevent LPDDR from schedule a read 2 DCLKs after another read. | | 6:0 | 04h<br>RW | tRDRD Same Group (TRDRD_SG): LPDDR4/LPDDR5: Minimum delay from RD to RD to the same bank in tCK (WCK for LPDDR5) cycles. DDR4/DDR5: Minimum delay from RD to RD to the same bank group in tCK cycles. Supported range is 4-54. | ### 3.2.69 RD to WR Timings (TC\_RDWR\_0\_0\_0\_MCHBAR) — Offset E010h DDR timing constraints related to timing between read and write transactions | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E010h | 04040404h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 04h<br>RW | <b>tRDWR Different DIMM (TRDWR_DD):</b> Minimum delay from RD to WR to the other DIMM in tCK (WCK for LPDDR5) cycles. Supported range is 4-54. | | | 23:16 | 04h<br>RW | tRDWR Different Rank (TRDWR_DR): Minimum delay from RD to WR to the other rank in the same DIMM in tCK (WCK for LPDDR5) cycles. Supported range is 4-54. | | | 15:8 | 04h<br>RW | tRDWR Different Group (TRDWR_DG): LPDDR4/LPDDR5: Minimum delay from RD to WR to different banks in tCK (WCK for LPDDR5) cycles. DDR4/DDR5: Minimum delay from RD to WR to different bank groups in tCK cycles. Supported range is 4-54. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 04h<br>RW | tRDWR Same Group (TRDWR_SG): LPDDR4/LPDDR5: Minimum delay from RD to WR to the same bank in tCK (WCK for LPDDR5) cycles. DDR4/DDR5: Minimum delay from RD to WR to the same bank group in tCK cycles. Supported range is 4-54. | ### 3.2.70 WR to RD Timings (TC\_WRRD\_0\_0\_0\_MCHBAR) — Offset E014h DDR timing constraints related to timing between write and read transactions | | Туре | Size | Offset | Default | |---|------|--------|----------------|-----------| | Ī | MMIO | 32 bit | MCHBAR + E014h | 08100804h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:25 | 04h<br>RW | tWRRD Different DIMM (TWRRD_DD): Minimum delay from WR to RD to the other DIMM in tCK (WCK for LPDDR5) cycles. Supported range is 4-54. tWRRD Different Rank (TWRRD_DR): Minimum delay from WR to RD to the other rank in the same DIMM in tCK (WCK for LPDDR5) cycles. Supported range is 4-54. | | | 24:18 | 04h<br>RW | | | | 17:9 | 004h<br>RW | tWRRD Different Group (TWRRD_DG): LPDDR4/LPDDR5: Minimum delay from WR to RD to different banks in tCK (WCK for LPDDR5) cycles. DDR4/DDR5: Minimum delay from WR to RD to different bank groups in tCK cycles. Supported range is 4-65. | | | 8:0 | 004h<br>RW | tWRRD Same Group (TWRRD_SG): LPDDR4/LPDDR5: Minimum delay from WR to RD to the same bank in tCK (WCK for LPDDR5) cycles. DDR4/DDR5: Minimum delay from WR to RD to the same bank group in tCK cycles. Supported range is 4-145. | | ### 3.2.71 WR to WR Timings (TC\_WRWR\_0\_0\_0\_MCHBAR) — Offset E018h DDR timing constraints related to timing between write and write transactions | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E018h | 04040404h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 04h<br>RW | tWRWR Different DIMM (TWRWR_DD): Minimum delay from WR to WR to the other DIMM in tCK (WCK for LPDDR5) cycles. Supported range is 4-54. | | | 23 | 0h<br>RO | Reserved | | | 22:16 | 04h<br>RW | tWRWR Different Rank (TWRWR_DR): Minimum delay from WR to WR to the other rank in the same DIMM in tCK (WCK for LPDDR5) cycles. Supported range is 4-54. | | | 15 | 0h<br>RO | Reserved | | | 14:8 | tWRWR Different Group (TWRWR_DG): LPDDR4/LPDDR5: Minimum delay from WR to WR to different banks LPDDR5) cycles. DDR4/DDR5: Minimum delay from WR to WR to different bank group Supported range is 4-54. | | | | 7 | 0h<br>RO | Reserved | | | 6:0 | 04h<br>RW | tWRWR Same Group (TWRWR_SG): LPDDR4/LPDDR5: Minimum delay from WR to WR to the same bank in tCK (WCK for LPDDR5) cycles. DDR4/DDR5: Minimum delay from WR to WR to the same bank group in tCK cycles. Supported range is 4-54. | | # 3.2.72 Roundtrip Latency (SC\_ROUNDTRIP\_LATENCY\_0\_0\_0\_MCHBAR) — Offset E020h Read Round-trip latency per rank | | Туре | Size | Offset | Default | |---|------|--------|----------------|-----------------| | ĺ | MMIO | 64 bit | MCHBAR + E020h | 19191919191919h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:56 | 19h<br>RW | Rank 7 Latency (RANK_7_LATENCY): Latency from read command to rank 7 until first data chunk return to MC in QCLK cycles This field is used for LPDDR Sub channel 1 rank 3 (which is indicated by rank = 3 BG[1]=1) Supported range is 19-120. | | 55:48 | 19h<br>RW | Rank 6 Latency (RANK_6_LATENCY): Latency from read command to rank 6 until first data chunk return to MC in QCLK cycles This field is used for LPDDR Sub channel 1 rank 2 (which is indicated by rank = 2 BG[1]=1) Supported range is 19-120. | | 47:40 | 19h<br>RW | Rank 5 Latency (RANK_5_LATENCY): Latency from read command to rank 5 until first data chunk return to MC in QCLK cycles This field is used for LPDDR Sub channel 0 rank 3 (which is indicated by rank = 1 BG[1]=1) Supported range is 19-120. | | 39:32 | 19h<br>RW | Rank 5 Latency (RANK_4_LATENCY): Latency from read command to rank 4 until first data chunk return to MC in QCLK cycles This field is used for LPDDR Sub channel 0 rank 2 (which is indicated by rank = 0 BG[1]=1) Supported range is 19-120. | | 31:24 | 19h<br>RW | Rank 3 Latency (RANK_3_LATENCY): Latency from read command to rank 3 until first data chunk return to MC in QCLK cycles Supported range is 19-120. | | 23:16 | 19h<br>RW | Rank 2 Latency (RANK_2_LATENCY): Latency from read command to rank 2 until first data chunk return to MC in QCLK cycles Supported range is 19-120. | | 15:8 | 19h<br>RW | Rank 1 Latency (RANK_1_LATENCY): Latency from read command to rank 1 until first data chunk return to MC in QCLK cycles Supported range is 19-120. | | 7:0 | 19h<br>RW | Rank 0 Latency (RANK_0_LATENCY): Latency from read command to rank 0 until first data chunk return to MC in QCLK cycles Supported range is 19-120. | ## 3.2.73 ECC Error Log 0 (ECCERRLOG0\_0\_0\_0\_MCHBAR) — Offset E048h This register logs ECC error information. Read only register/s, please refer to doc #655741 for details. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E048h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:29 | 0h<br>RO/V/P | Error Bank (ERRBANK): This field holds the Bank Address of the read transaction that had the ECC error. | | | 28:27 | 0h<br>RO/V/P | Error Rank (ERRRANK): This field holds the Rank ID of the read transaction that had the ECC error. If ddr_1dpc_split_ranks_on_sub-channel feature is enabled then rank 1 is actually logged as rank 3. | | | 26:24 | 0h<br>RO/V/P | Error Chunk (ERRCHUNK): Holds the chunk number of the error stored in the register. | | | 23:16 | 00h<br>RO/V/P | Error Syndrome (ERRSYND): This field contains the error syndrome. A value of 0xFF indicates that the error is due to poisoning. | | | 15:4 | 0h<br>RO | Reserved | | | 3 | 0h<br>RO/1C/V/P | Multi-Bit Error Overflow (MERR_OVERFLOW): This bit is set when a correctable single-bit error occurs on a memory read data transfer. When this bit is set, the address that caused the error and the error syndrome are also logged and they are locked to further single bit errors, until this bit is cleared. A multiple bit error that occurs after this bit is set will override the address/error syndrome information. This bit is cleared when the corresponding bit in 0.0.0.PCI.ERRSTS is cleared. | | | 2 | 0h<br>RO/1C/V/P | Multi-Bit Error Status (MERRSTS): This bit is set when an uncorrectable multiple-bit error occurs on a memory read data transfer. When this bit is set, the address that caused the error and the error syndrome are also logged and they are locked until this bit is cleared. This bit is cleared when the corresponding bit in 0.0.0.PCI.ERRSTS is cleared. | | | 1 | 0h<br>RO/1C/V/P | Correctable Single-Bit Error Overflow (CERR_OVERFLOW): This bit is set when a correctable single-bit error occurs on a memory read data transfer. When this bit is set, the address that caused the error and the error syndrome are also logged and they are locked to further single bit errors, until this bit is cleared. A multiple bit error that occurs after this bit is set will override the address/error syndrome information. This bit is cleared when the corresponding bit in 0.0.0.PCI.ERRSTS is cleared. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | 0h<br>RO/1C/V/P | Single Bit Error Status (CERRSTS): This bit is set when a correctable single-bit error occurs on a memory read data transfer. When this bit is set, the address that caused the error and the error syndrome are also logged and they are locked to further single bit errors, until this bit is cleared. A multiple bit error that occurs after this bit is set will override the address/error syndrome information. This bit is cleared when the corresponding bit in 0.0.0.PCI.ERRSTS is cleared. | | ### 3.2.74 ECC Error Log 0 (ECCERRLOG1\_0\_0\_0\_MCHBAR) — Offset E04Ch This register logs ECC error information. Read only register/s, please refer to doc #655741 for details. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + E04Ch | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------|--| | 31:29 | 0h<br>RO/V/P | Error Bank Group (ERRBANKGROUP): This field holds the DRAM bank group address of the read transaction that had the ECC error. | | | 28:18 | 000h<br>RO/V/P | Error Column (ERRCOL): This field holds the DRAM column address of the read transaction that had the ECC error. | | | 17:0 | 00000h<br>RO/V/P | Error Row (ERRROW): This field holds the DRAM row (page) address of the read transaction that had the ECC error. | | ### 3.2.75 Power Down Timing (TC\_PWRDN\_0\_0\_0\_MCHBAR) — Offset E050h DDR timing constraints related to power down | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + E050h | 0804100400810204h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:59 | 01h<br>RW | tPRPDEN Timing Parameter (TPRPDEN): This this register covers Any CMD> PDE timing in tCK (WCK for LPDDR5) Note this register must be programmed to a minimum of 4 in Gear2 and a minimum of 2 in Gear1 Note for LP4 and LP5, program as follows. LPDDR4: tCMDPDE + 2 LPDDR5: tCMDPDE + 4 | | | 58:54 | 0h<br>RO | Reserved | | | 53:48 | 04h<br>RW | tCSL Timing Parameter (TCSL): Chip Select low pulse width on power down exit (specified in DCLKs) :this is a fixed spec value (and in LPDDR5 this value is in resolution of tCK or multiples of 4WCK) and the value programmed in the register is in MC DCLKs / WCK Note: it should also be noted that tCSL covers for both tCSL and tCSCAL in LPDDR5. | | | 47:42 | 04h<br>RW | tCSH Timing Parameter (TCSH): Chip Select high pulse width on power down exit (specified in DCLKs): this is a fixed spec value (and LPDDR5 this value is in resolution of tCK or multiples of 4WCK) .The Final value programmed in the register is in MC DCLKs/WCK | | | 41:32 | 004h<br>RW | tWRPDEN Timing Parameter (TWRPDEN): Holds DDR timing parameter tWRPDEN. WR to power down minimum delay in tCK (WCK for LPDDR5) cycles. Supported range is 4-204. | | | 31:29 | 0h<br>RO | Reserved | | | 28:21 | 04h<br>RW | tRDPDEN Timing Parameter (TRDPDEN): Holds DDR timing parameter for tRDPDEN. RD to power down minimum delay in tCK (WCK for LPDDR5) cycles. Supported range is 4-100. Notes: • Because CKE power down is asynchrnous CKE may drop on the negative edge of the clock, an increase of +1 is needed for LPDDR4. • An additional increase of +1 is needed in the formula for LPDDR4 | | | 20:14 | 04h<br>RW | tXP Timing Parameter (TXPDLL): Holds DDR timing parameter tXP. Power up to RD/WR minimum delay in tCK (WCK for LPDDR5) cycles. Applicable for DDR4 in case of exit from PPD when DRAM is configured to slow-exit mode. Supported range is 4-63. | | | 13:7 | 04h<br>RW | tXP Timing Parameter (TXP): Holds DDR timing parameter tXP. Power up to any command minimum delay in tCK /WCK cycles. Supported range is 4-24. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 6:0 | 04h<br>RW | tCKE Timing Parameter (TCKE): Holds DDR timing parameter tCKE. Power down to power up (and vice versa) minimum delay in tCK (WCK for LPDDR5) cycles. Note that for LPDDR4 this value is also used for tCKCKEL and tCKELCMD. Supported range is 4-24. | | ### 3.2.76 ODT Command Timing (TC\_ODT\_0\_0\_0\_MCHBAR) — Offset E070h ODT timing related parameters | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + E070h | 0000000006050000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:32 | 0h<br>RO | Reserved | | | 31:24 | 06h<br>RW | tCWL Timing Parameter (TCWL): Holds DDR timing parameter tCWL (sometimes referred to as tWCL). Write command to data delay in tCK (WCK for LPDDR5) cycles. Supported range is 4-64 (maximum is for 1N mode) For LPDDR4 the minimum supported value is 4. For DDR4 the minimum supported value is 5. | | | 23 | 0h<br>RO | Reserved | | | 22:16 O5h RW CL Timing Parameter (TCL): Holds DDR timing parameter tCL. Read command to data delay in tCK (WCK for LPDDR5) cycles. Supported range is 4-72. | | Holds DDR timing parameter tCL.<br>Read command to data delay in tCK (WCK for LPDDR5) cycles. | | | 15:0 | 0h<br>RO | Reserved | | ### 3.2.77 ODT Matrix (SC\_ODT\_MATRIX\_0\_0\_0\_MCHBAR) — Offset E080h ${\tt ODT\ matrix\ (enabled\ using\ SC\_GS\_CFG\_0\_0\_0\_MCHBAR.enable\_odt\_matrix}$ Note: In DDR5 this matrix should only be used for non target ODT (target ODT should not be specified in this register) | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + E080h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:28 | Oh<br>RW | Write Rank 3 (WRITE_RANK_3): Indicate which ranks should terminate when writing to rank 3 (bits 3:0 correspond to ODT pins 3:0.) Note: In DDR5 this register should only be used for non target ODT (target ODT should not be specified in this register) | | | 27:24 | Oh<br>RW | Write Rank 2 (WRITE_RANK_2): Indicate which ranks should terminate when writing to rank 2 (bits 3:0 correspond to ODT pins 3:0). Note: In DDR5 this register should only be used for non target ODT (target ODT should not be specified in this register) | | | 23:20 | 0h<br>RW | Write Rank 1 (WRITE_RANK_1): Indicate which ranks should terminate when writing to rank 1 (bits 3:0 correspond to ODT pins 3:0). Note: In DDR5 this register should only be used for non target ODT (target ODT should not be specified in this register) | | | 19:16 | 0h<br>RW | Write Rank 0 (WRITE_RANK_0): Indicate which ranks should terminate when writing to rank 0 (bits 3:0 correspond to ODT pins 3:0), Note: In DDR5 this register should only be used for non target ODT | | | 15:12 | 0h<br>RW | Read Rank 3 (READ_RANK_3): Indicate which ranks should terminate when reading from rank 3 (bits 3:0 correspond to ODT pins 3:0) Note that according to DRAM spec the target rank should not be terminated. | | | 11:8 | 0h<br>RW | Read Rank 2 (READ_RANK_2): Indicate which ranks should terminate when reading from rank 2 (bits 3:0 correspond to ODT pins 3:0) Note that according to DRAM spec the target rank should not be terminated. | | | 7:4 | 7:4 Oh RW Read Rank 1 (READ_RANK_1): Indicate which ranks should terminate when reading from rank 1 (bits 3:0 to ODT pins 3:0) Note that according to DRAM spec the target rank should not be terminate. | | | | RW to ODT pins 3:0) | | Indicate which ranks should terminate when reading from rank 0 (bits 3:0 correspond | | ## 3.2.78 Scheduler Configuration (SC\_GS\_CFG\_0\_0\_0\_MCHBAR) — Offset E088h this register is used for Scheduler configuration | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + E088h | 0100000000000020h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:61 | 0h<br>RO | Reserved | | | 60:56 | 01h<br>RW | tCPDED Timing Parameter (TCPDED): Holds DDR timing parameter tCPDED. Power down to command bus tri-state delay in tCK cycles (for DDR4 only) Supported range is 0-7 in 1N mode. | | | 55 | 0h<br>RO | Reserved | | | 54 | 0h<br>RW | WCK Differential Low In Idle (WCKDIFFLOWINIDLE): PHY holds WCK to a differential value instead of turning it off. This register is a shadow copy of the DDRPHY register and should match the factory default value of the DDRPHY register. | | | 53:50 | 0h<br>RO | Reserved | | | 49 | 0h<br>RW | Enable Write Zero (WRITEO_ENABLE): enable write0 for power saving. This bit should only be set in normal mode | | | 48:34 | 0h<br>RO | Reserved | | | 33:32 | 0h<br>RW | 1 DIMM Per Channel Split Ranks on Sub-channel (DDR_1DPC_SPLIT_RANKS_ON_SUBCH): Performance optimization for 1 DIMM Per Channel (1DPC) with dual rank. To be used only with Intel Memory reference Code as there are couple of low level configurations to enable it. For DDR5: the only legal configuration is 0x1 or 0x2. This register can never be set to 0 for DDR5 | | | 31 | 0h<br>RW | Gear 2 Mode (GEAR 2): Indicate that MC is working in Gear - 2 (Qclk is half the data transfer clock of the DRAM) | | | 30 | 0h<br>RW | No Gear2 Param Divide (NO_GEAR2_PARAM_DIVIDE): Don't do RU[param/2] for DRAM timing parameters when in gear-2, treat the value given in them in DCLKs instead of tCK clocks. For extending the existing ranges (mainly for Overclocking). | | | 29:28 | 0h<br>RW | x8 Device (X8_DEVICE): DIMM is made out of X8 devices LSB is for DIMM 0, MSB is for DIMM 1. For DDR5 1DPC, configure this option the same for both sub channels. | | | 27:17 | 0h<br>RO | Reserved | | | 16 | 0h<br>RW | No Gear4 Parameter Divide (NO_GEAR4_PARAM_DIVIDE): Don't do RU[param/4] for DRAM timing paramters when in Gear4, divide only (RU[param/2]). This enables a wider parameter range. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RW | Gear4 Mode (GEAR4): Indicate that MC is working in Gear4 (Qclk is quarter the data transfer clock of the DRAM) | | | 14:12 | 0h<br>RO | Reserved | | | 11:8 | Oh<br>RW | Address Mirror (ADDRESS_MIRROR): DIMM routing causes address mirroring For DDR4: bit 0: DIMM 0 (rank 1 bus is mirrored) bit 1: DIMM 1 (rank 3 bus is mirrored) For DDR5 bit 0: Rank0 on Dimm0 is mirrored bit 1: Rank1 on Dimm0 is mirrored bit 2: Rank0 on Dimm1 is mirrored (Rank 2) bit 3: Rank1 on Dimm1 is mirrored (Rank 3) For LPDDR4 bit 0: Sub channel 0 ranks 0 and 2 CA bus is mirrored. bit 1: Sub channel 1 ranks 1 and 3 CA bus is mirrored. bit 3: Sub channel 1 ranks 1 and 3 CA bus is mirrored. | | | 7:5 | 1h<br>RW | N to 1 Ratio (N_TO_1_RATIO): When using N:1 command stretch mode, every how many B2B valid command cycles a bubble is required Supported range is 1 to 7 | | | 4:3 CMD Stretch (CMD_STRETCH): Command stretch mode: 00b: 1N 01b: 2N 10b: 3N 11b: N:1 Notice that in Gear2 MC uses only the low phase of Dclk for commandoing a 2N by default. setting 2N in Gear2 will result in 4N at DDR interface | | Command stretch mode: 00b: 1N 01b: 2N 10b: 3N 11b: N:1 Notice that in Gear2 MC uses only the low phase of Dclk for commands, effectively doing a 2N by default. | | | 2:0 | 2:0 Oh Reserved | | | # 3.2.79 DDRIO Power Mode Timing (SPID\_LOW\_POWER\_CTL\_0\_0\_0\_MCHBAR) — Offset E0B8h This register holds DDRIO timing constraints regarding power modes latencies. | Т | уре | Size | Offset | Default | |---|------|--------|----------------|-----------| | М | 1MIO | 32 bit | MCHBAR + E0B8h | 08104426h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW | Self-refresh Enable (SELFREFRESH_ENABLE): allow sending DDRIO self refresh mode indication | | | 30 | 0h<br>RW | Power Down Enable (POWERDOWN_ENABLE): allow sending DDRIO CKE power down mode indication | | | 29 | 0h<br>RW | Idle Enable (IDLE_ENABLE): allow sending DDRIO idle mode indication. Note: LPMODE-1 is not supported in MC | | | 28 | 0h<br>RW | CKE Valid Enable (CKEVALID_ENABLE): Allow deasserting cke_valid when not toggling CKE pins | | | 27:24 | 8h<br>RW | CKE Valid Length (CKEVALID_LENGTH): cke_valid pulse length in DCLK cycles | | | 23:20 | 1h<br>RW | Self-refresh Length (SELFREFRESH_LENGTH): Minimum time allowed in self refresh mode Units is MC DCLKs (which means gearing is not handled in hardware) | | | 19:14 | 01h<br>RW | Self-refresh Latency (SELFREFRESH_LATENCY): Exit latency from self refresh mode till command can be sent in 8xtCK cycles Need to program to a value of 1 as self refresh latency is hidden behind tXSR. This register should never be programmed to 0 | | | 13:10 | 1h<br>RW | Powerdown Length (POWERDOWN_LENGTH): Minimum time allowed in CKE power down mode. Units is MC DCLKs (which means gearing is not handled in hardware) | | | 9:5 | 01h<br>RW | Powerdown Latency (POWERDOWN_LATENCY): Exit latency from CKE power down mode till command can be sent in 1xtCK cycles This register should never be programmed to 0 | | | 4:1 | 3h<br>RW | Idle Length (IDLE_LENGTH): Minimum time allowed in idle mode | | | 0 | 0h<br>RW | Raise CKE After Exit Latency (RAISE_CKE_AFTER_EXIT_LATENCY): Delay raising of CKE on exit from powerdown and selfrefresh power modes until required latency has passed. If this bit is clear then CKE exit (and tXP) happens in parallel of waking up the PHY, otherwise they happen back to back. | | ### 3.2.80 TR RRDVALID ctrl 0 0 0 MCHBAR (TR\_RRDVALID\_CTRL\_0\_0\_0\_MCHBAR) — Offset E104h This register holds the rrd\_valid feature bits - 1 trigger signal - 1 overflow indication In 1DPC rank0 of subCh0 and rank3 of subCh1 is used than Trigger signal should be sent to rank0 and rank3 instead of rank and rank1 $\,$ ### ERM is not supported | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + E104h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------| | 31:24 | 0h<br>RO | Reserved | | 23 | 0h<br>RW/V | Rank 7 overflow (RANK_7_OVERFLOW): Rank 7 overflow indication | | 22 | 0h<br>RW | Rank 7 wr en (RANK_7_WR_EN): Rank 7 fix enable | | 21 | 0h<br>RW/V | Rank 7 trigger (RANK_7_TRIGGER): Rank 7 trigger | | 20 | 0h<br>RW/V | Rank 6 overflow (RANK_6_OVERFLOW): Rank 6 overflow indication | | 19 | 0h<br>RW | Rank 6 wr en (RANK_6_WR_EN): Rank 6 fix enable | | 18 | 0h<br>RW/V | Rank 6 trigger (RANK_6_TRIGGER): Rank 6 trigger | | 17 | 0h<br>RW/V | Rank 5 overflow (RANK_5_OVERFLOW): Rank 5 overflow indication | | 16 | 0h<br>RW | Rank 5 wr en (RANK_5_WR_EN): Rank 5 fix enable | | 15 | 0h<br>RW/V | Rank 5 trigger (RANK_5_TRIGGER): Rank 5 trigger | | 14 | 0h<br>RW/V | Rank 4 overflow (RANK_4_OVERFLOW): Rank 4 overflow indication | | 13 | 0h<br>RW | Rank 4 wr en (RANK_4_WR_EN): Rank 4 fix enable | | 12 | 0h<br>RW/V | Rank 4 trigger (RANK_4_TRIGGER): Rank 4 trigger | | 11 | 0h<br>RW/V | Rank 3 overflow (RANK_3_OVERFLOW): Rank 3 overflow indication | | 10 | 0h<br>RW | Rank 3 wr en (RANK_3_WR_EN): Rank 3 fix enable | | 9 | 0h<br>RW/V | Rank 3 trigger (RANK_3_TRIGGER): Rank 2 trigger | | 8 | 0h<br>RW/V | Rank 2 overflow (RANK_2_OVERFLOW): Rank 2 overflow indication | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------| | 7 | 0h<br>RW | Rank 2 wr en (RANK_2_WR_EN): Rank 2 fix enable | | 6 | 0h<br>RW/V | Rank 2 trigger (RANK_2_TRIGGER): Rank 2 trigger | | 5 | 0h<br>RW/V | Rank 1 overflow (RANK_1_OVERFLOW): Rank 1 overflow indication | | 4 | 0h<br>RW | Rank 1 wr en (RANK_1_WR_EN): Rank 1 fix enable | | 3 | 0h<br>RW/V | Rank 1 trigger (RANK_1_TRIGGER): Rank 1 trigger | | 2 | 0h<br>RW/V | Rank 0 overflow (RANK_0_OVERFLOW): Rank 0 overflow indication | | 1 | 0h<br>RW | Rank 0 wr en (RANK_0_WR_EN): Rank 0 fix enable | | 0 | 0h<br>RW/V | Rank 0 trigger (RANK_0_TRIGGER): Rank 0 trigger | ### 3.2.81 TR RRDVALID data 0 0 0 MCHBAR (TR\_RRDVALID\_DATA\_0\_0\_0\_MCHBAR) — Offset E108h This register holds the rrd\_Valid feature counter sign and value bits | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + E108h | 0000000000000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------| | 63:57 | 00h<br>RW/V | Rank 7 value (RANK_7_VALUE): Rank 7 value | | 56 | 0h<br>RW/V | Rank 6 sign (RANK_7_SIGN): Rank 7 sign bit | | 55:49 | 00h<br>RW/V | Rank 6 value (RANK_6_VALUE): Rank 6 value | | 48 | 0h<br>RW/V | Rank 6 sign (RANK_6_SIGN): Rank 6 sign bit | | 47:41 | 00h<br>RW/V | Rank 5 value (RANK_5_VALUE): Rank 5 value | | 40 | 0h<br>RW/V | Rank 5 sign (RANK_5_SIGN): Rank 5 sign bit | | 39:33 | 00h<br>RW/V | Rank 4 value (RANK_4_VALUE): Rank 4 value | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------| | 32 | 0h<br>RW/V | Rank 4 sign (RANK_4_SIGN): Rank 4 sign bit | | 31:25 | 00h<br>RW/V | Rank 3 value (RANK_3_VALUE): Rank 3 value | | 24 | 0h<br>RW/V | Rank 3 sign (RANK_3_SIGN): Rank 3 sign bit | | 23:17 | 00h<br>RW/V | Rank 2 value (RANK_2_VALUE): Rank 2 value | | 16 | 0h<br>RW/V | Rank 2 sign (RANK_2_SIGN): Rank 2 sign bit | | 15:9 | 00h<br>RW/V | Rank 1 value (RANK_1_VALUE): Rank 1 value | | 8 | 0h<br>RW/V | Rank 1 sign (RANK_1_SIGN): Rank 1 sign bit | | 7:1 | 00h<br>RW/V | Rank 0 value (RANK_0_VALUE): Rank 0 value | | 0 | 0h<br>RW/V | Rank 0 sign (RANK_0_SIGN): Rank 0 sign bit | ### 3.2.82 TC REFm 0 0 0 MCHBAR (TC\_REFM\_0\_0\_0\_MCHBAR) — Offset E40Ch Per Bank Refresh parameters | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E40Ch | 0000003Ch | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------------|--| | 31:11 | 0h<br>RO | Reserved | | | 10:0 | 03Ch<br>RW | tRFM timing parameter (TRFM): Duration of REFm command. Default is same as tRFCpb. | | # 3.2.83 MR4 Rank Temperature (MR4\_RANK\_TEMPERATURE\_0\_0\_0\_MCHBAR) — Offset E424h This register holds the latest MR4 read per rank and used to determine the required refresh rate and thermal conditions of the DRAMs. Noted: if the register DDR5\_1DPC\_split\_ranks\_across\_subch is set then: rank\_0 --holds rank0 temperature and rank\_3 holds rank1 temperature. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E424h | 03030303h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:29 | 0h<br>RO | Reserved | | | 28:24 | 03h<br>RW/V | Rank 3 (RANK_3): Rank 3 refresh rate (MRC should program the temperature appropriately as the reset default may not apply to all techs: for example LPDDR5 1x ref rate is 0xa) | | | 23:21 | 0h<br>RO | Reserved | | | 20:16 | 03h<br>RW/V | Rank 2 (RANK_2): Rank 2 refresh rate, (MRC should program the temperature appropriately as the reset default may not apply to all techs: for example LPDDR5 1x ref rate is 0xa) | | | 15:13 | 0h<br>RO | Reserved | | | 12:8 | 03h<br>RW/V | Rank 1 (RANK_1): Rank 1 refresh rate, (MRC should program the temperature appropriately as the reset default may not apply to all techs: for example LPDDR5 1x ref rate is 0xa) | | | 7:5 | 0h<br>RO | Reserved | | | 4:0 | 03h<br>RW/V | Rank 0 (RANK_0): Rank 0 refresh rate, (MRC should program the temperature appropriately as the reset default may not apply to all techs: for example LPDDR5 1x ref rate is 0xa) | | ## 3.2.84 DDR4 Temperature (DDR4\_MPR\_RANK\_TEMPERATURE\_0\_0\_0\_MCHBAR) — Offset E428h This register holds the latest temperature read per rank and used to determine the required refresh rate and thermal conditions of the DRAMs. #### Encodings are: - 0: Cold (below 45C), single refresh rate required, DRAM may drop refreshes if allowed - 1: Normal operating temperature (45C-85C), single refresh rate, DRAM may drop refreshes if double rate refreshes are given - 2: Hot (Above 85C), double refresh rate - 3: Reserved | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E428h | 01010101h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------|--| | 31:26 | 0h<br>RO | Reserved | | | 25:24 | 1h<br>RW/V | Rank 3 (RANK_3): Rank 3 refresh rate | | | 23:18 | 0h<br>RO | Reserved | | | 17:16 | 1h<br>RW/V | Rank 2 (RANK_2): Rank 2 refresh rate | | | 15:10 | 0h<br>RO | Reserved | | | 9:8 | 1h<br>RW/V | Rank 1 (RANK_1): Rank 1 refresh rate | | | 7:2 | 0h<br>RO | Reserved | | | 1:0 | 1h<br>RW/V | Rank 0 (RANK_0): Rank 0 refresh rate | | ### 3.2.85 Refresh Parameters (TC\_RFP\_0\_0\_0\_MCHBAR) — Offset E438h ### Refresh parameters | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E438h | 2356980Fh | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 23h<br>RW | tREFI x9 (TREFIX9): Maximum time allowed between refreshes to a rank (in intervals of 1024 DCLK cycles). Should be programmed to 8 * tREFI / 1024 (to allow for possible delays from ZQ or ISOC). | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 23:20 | 5h<br>RW | Raise Block Wait (RAISE_BLK_WAIT): Number of clocks the Main refresh FSM blocks the rank and waits before it progresses to any mantainance operations. Notes this register defined to allow enough time for MC safe logic to indicate to all downstream agents whether it is safe to issue MNT operations, the pipeline latency is 5 clocks in all cases except for LP5 Gear1 where it can be 7 clocks due to longer autosync read/write commands. So this register is specified in MC DCLKs and hardware will not change it based on gear. | | | 19:18 | 1h<br>RW | Self Refresh Exit - Refresh Debits (SRX_REF_DEBITS): Number of Refresh debits to be given on Self refresh exit. Set 1 for LPDDR4/DDR4 and 2 for LPDDR5/DDR5. | | | 17 | 1h<br>RW | High Priority Referesh on MRS (HPREFONMRS): Setting this bit will enable MRS refresh at the beginning of MRS flow if the rank reached High Priority refresh WM. Should be set by default, it's intended for System Agent SpeedStep as MC can ent Self refresh while owing refreshes. | | | 16 | Oh<br>RW | Enable tREFI Counter While MC Refresh Enable is not Set (COUNTTREFIWHILEREFENOFF): Setting this bit will enable tREFI counter while MC refresh enable is not set. Sometimes refresh enable bit is cleared in order to block maintenance operations. This bit will keep tREFI counter on, but won't increase refresh debt, as the MC reset debt when refresh_enable bit not set. | | | 15:12 | 9h<br>RW | Refresh Panic Threshold (REFRESH_PANIC_WM): tREFI count level in which the refresh priority is panic (default is 9). The Maximum value for this field is 9. | | | 11:8 | 8h<br>RW | Refresh Priority Threshold (REFRESH_HP_WM): tREFI count level that turns the refresh priority to high (default is 8) | | | 7:0 | 0Fh<br>RW | Rank Idle (OREF_RI): Rank idle period that defines an opportunity for refresh, in DCLK cycles | | ## 3.2.86 Refresh Timing Parameters (TC\_RFTP\_0\_0\_0\_MCHBAR) — Offset E43Ch ### Refresh timing parameters | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E43Ch | 02D01004h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 31 | 0h<br>RO | Reserved | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |-----------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30:18 (WCK for LPDDR5) cycles. Default is 180. Note: MC hardware has a hardcoded delay of 10 pipe | | Time of refresh: from beginning of refresh until next ACT or refresh is allowed in tCK (WCK for LPDDR5) cycles. Default is 180. Note: MC hardware has a hardcoded delay of 10 pipeline stages for setting CKE to 0 after REFRESH gets issued and MC asserts CKE after tRFC - (tXP + 8), so the minimum value of tRFC must be: | | 17:0 | 01004h<br>RW | <b>tREFI Timing Parameter (TREFI):</b> Defines the average period between refreshes and the rate that tREFI counter is incremented in tCK (WCK for LPDDR5) cycles. Default is 4100. | ### 3.2.87 Self-Refresh Timing Parameters (TC\_SRFTP\_0\_0\_0\_MCHBAR) — Offset E440h Self-refresh timing parameters | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E440h | 00000200h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------| | 31:13 | 0h<br>RO | Reserved | | 12:0 | 0200h<br>RW | tXSDLL Timing Parameter (TXSDLL): Delay between DDR SR exit and the first command that requires data RD/WR from DDR. | # 3.2.88 Refresh Stagger Control (MC\_REFRESH\_STAGGER\_0\_0\_0\_MCHBAR) — Offset E444h Refresh stagger control | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E444h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:18 | 0h<br>RO | Reserved | | | 17 | 0h<br>RW | <b>Trefipulse Stagger Disable (TREFIPULSE_STAGGER_DISABLE):</b> When set, disables staggering of tREFI debits across ranks | | | 16 | 0h<br>RW | Ref Stagger Mode (REF_STAGGER_MODE): This bit sets the refresh staggering mode: 0: per DIMM refresh stagger 1: per channel refresh stagger | | | 15 | 0h<br>RW | Refresh Stagger Enable (REF_STAGGER_EN): When set this bit enables refresh staggering. | | | 14 | 0h<br>RW | Enable Refresh Type Display (EN_REF_TYPE_DISPLAY): This bit when set displays refresh type on the following address pins (DDR4 BG[0], BA[1:0], DDR5 CA[7:6], LPDDR4 CA_1[2:0], LPDDR5 CA_1[2:0], 00 = Stolen refresh 01 = Opportunistic Refresh 10 = High Priority Refresh 11 = Panic Refresh | | | 13 | 0h<br>RW | Disable Stolen Refresh (DISABLE_STOLEN_REFRESH): This bit when set disables stolen refreshes | | | 12:0 | 0000h<br>RW | Refresh Interval (REF_INTERVAL): Refresh Interval period in DCLKS | | ## 3.2.89 ZQCAL Control (TC\_ZQCAL\_0\_0\_0\_MCHBAR) — Offset E448h **ZQCAL** control | | Туре | Size | Offset | Default | |---|------|--------|----------------|-------------------| | ĺ | MMIO | 64 bit | MCHBAR + E448h | 0000032000010000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 63:45 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 44:32 | 0320h<br>RW | tZQCAL Timing Parameter (TZQCAL): tZQCAL in 2xtCK (2xWCK for LPDDR5) cycles. Used for LPDDR4/5 and DDR5. | | | 31:21 | 0h<br>RO | Reserved | | | 20:10 | 040h<br>RW | tZQCS Timing Parameter (TZQCS): For DDR4 this field tracks tZQCS timing, programmed in units of tCK. For all other DRAM technologies this field tracks tZQLAT timing. In LPDDR5, this field is programmed in units of WCK, otherwise it is programmed in units of tCK. | | | 9:0 | 0h<br>RO | Reserved | | ### 3.2.90 Memory Controller Initial State (MC\_INIT\_STATE\_0\_0\_0\_MCHBAR) — Offset E454h Holds information on available ranks | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E454h | 0000000Fh | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 31:8 | 0h<br>RO | Reserved | | | | 7:0 | 0Fh<br>RW | Rank Occupancy (RANK_OCCUPANCY): Indicates which ranks are occupied in the system. Non-enhanced channels (DDR4 and DDR5): Bit 0: Rank 0 Bit 1: Rank 1 Bit 2: Rank 2 Bit 3: Rank 3 Enhanced channels (LPDDR4 and LPDDR5): Bit 0: Rank 0 = Sub channel 0 Rank 0 Bit 1: Rank 1 = Sub channel 0 Rank 1 Bit 2: Rank 2 = Sub channel 1 Rank 0 Bit 3: Rank 3 = Sub channel 1 Rank 1 Bit 4: Sub channel 0 Rank 2 Bit 5: Sub channel 0 Rank 2 Bit 6: Sub channel 1 Rank 3 Note: Default on reset is all ranks enabled due to DDRIO requirements, BIOS MRC will write these bits to the proper values after reset based on the actual rank configuration. | | | # 3.2.91 DIMM Idle Energy (PM\_DIMM\_IDLE\_ENERGY\_0\_0\_0\_MCHBAR) — Offset E460h This register defines the energy of an idle DIMM with CKE on. Each 6-bit field corresponds to an integer multiple of the base DRAM command energy for that DIMM. There are 2 6-bit fields, one per DIMM. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E460h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:14 | 0h<br>RO | Reserved | | | 13:8 | 00h<br>RW | DIMM1 Idle Energy (DIMM1_IDLE_ENERGY): This register defines the energy consumed by DIMM1 for one clock cycle when the DIMM is idle with CKE on. | | | 7:6 | 0h<br>RO | Reserved | | | 5:0 | 00h<br>RW | <b>DIMMO Idle Energy (DIMMO_IDLE_ENERGY):</b> This register defines the energy consumed by DIMMO for one clock cycle when the DIMM is idle with CKE on. | | # 3.2.92 DIMM Power-Down Energy (PM\_DIMM\_PD\_ENERGY\_0\_0\_0\_MCHBAR) — Offset E464h This register defines the energy of an idle DIMM with CKE off. Each 6-bit field corresponds to an integer multiple of the base DRAM command energy for that DIMM. There are 2 6-bit fields, one per DIMM. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + E464h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:14 | 0h<br>RO | Reserved | | | 13:8 | 00h<br>RW | DIMM1 Power-Down Energy (DIMM1_PD_ENERGY): This register defines the energy consumed by DIMM1 for one clock cycle when the DIMM is idle with CKE off. | | | 7:6 | 0h<br>RO | Reserved | | | 5:0 | 00h<br>RW | <b>DIMMO Power-Down Energy (DIMMO_PD_ENERGY):</b> This register defines the energy consumed by DIMMO for one clock cycle when the DIMM is idle with CKE off. | | # 3.2.93 DIMM ACT Energy (PM\_DIMM\_ACT\_ENERGY\_0\_0\_0\_MCHBAR) — Offset E468h This register defines the combined energy contribution of activate and precharge commands. Each 8-bit field corresponds to an integer multiple of the base DRAM command energy for that DIMM. There are 2 8-bit fields, one per DIMM. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + E468h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:8 | 00h<br>RW | IMM1 ACT Energy (DIMM1_ACT_ENERGY): nis register defines the combined energy contribution of activate and precharge ommands. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RW | <b>DIMMO ACT Energy (DIMMO_ACT_ENERGY):</b> This register defines the combined energy contribution of activate and precharge commands. | ## 3.2.94 DIMM RD Energy (PM\_DIMM\_RD\_ENERGY\_0\_0\_0\_MCHBAR) — Offset E46Ch This register defines the energy contribution of a read CAS command. Each 8-bit field corresponds to an integer multiple of the base DRAM command energy for that DIMM. There are 2 8-bit fields, one per DIMM. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E46Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | eserved | | | 15:8 | 00h<br>RW | IMM1 RD Energy (DIMM1_RD_ENERGY): his register defines the energy contribution of a read CAS command. | | | 7:0 | 00h<br>RW | IMMO RD Energy (DIMMO_RD_ENERGY): nis register defines the energy contribution of a read CAS command. | | ## 3.2.95 DIMM WR Energy (PM\_DIMM\_WR\_ENERGY\_0\_0\_0\_MCHBAR) — Offset E470h This register defines the energy contribution of a write CAS command. Each 8-bit field corresponds to an integer multiple of the base DRAM command energy for that DIMM. There are 2 8-bit fields, one per DIMM. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E470h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | eserved | | | 15:8 | 00h<br>RW | IMM1 WR Energy (DIMM1_WR_ENERGY): his register defines the energy contribution of a write CAS command. | | | 7:0 | 00h<br>RW | IMMO WR Energy (DIMMO_WR_ENERGY): his register defines the energy contribution of a write CAS command. | | ### 3.2.96 WR Delay (SC\_WR\_DELAY\_0\_0\_0\_MCHBAR) — Offset E478h This register defines the number of cycles decreased/increased from tCWL (TC\_ODT\_0\_0\_0\_MCHBAR.tCWL) in Dclks. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + E478h | 0000003h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:13 | 0h<br>RO | Add 1Qclk Delay (ADD_1QCLK_DELAY): In Gear2, MC QCLK is actually 1xClk of the DDR, the regular MC register can only set even number of cycles (working in Dclk == 2 * 1xClk). This bit gives an option to delay the write data by one 1xClk. | | | 12 | 0h<br>RW | | | | 11:6 | 00h<br>RW | Increased To tCWL (ADD_TCWL): The number of cycles (DCLK) increased to tCWL. Make sure tCWL + Add_tCWL doesn't overflow. | | | 5:0 Decreased From tCWL (DEC_TCWL): The number of cycles (DCLK) decreased from tCWL. Configuring this number to be larger than tCWL is forbidden | | The number of cycles (DCLK) decreased from tCWL. | | ### 3.2.97 Per Bank Refresh (SC\_PBR\_0\_0\_0\_MCHBAR) — Offset E488h Per Bank Refresh parameters | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E488h | 0000F011h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:21 | 0h<br>RO | Reserved | | | 20:10 | 03Ch<br>RW | tRFCpb Timing Parameter (TRFCPB): Refresh time in tCK (WCK for LPDDR5) for REFpb | | | 9:4 | 01h<br>RW | Per Bank Refresh Exit on Idle Count (PBR_EXIT_ON_IDLE_CNT): lumber of tREFI cycles to count before switching PBR off for better clock gating. A value of 0 means no Idle exit. | | | 3 | 0h<br>RW | Per Bank Refresh Disable on Hot (PBR_DISABLE_ON_HOT): Disable PBR when LP4 is at 0.25xtREFI condition | | | 2 | 0h<br>RO | Reserved | | | 1 | 0h<br>RW | Per Bank Refresh Out-of-Order Disable (PBR_OOO_DIS): Disable out of order scheduling of banks for LP4. When using NoPanicPBR, this should be 0, otherwise will initiate PBR when there is high priority bank but might take low priority bank instead. | | | 0 | 1h<br>RW | Per Bank Refresh Disable (PBR_DISABLE): Disable PBR (per bank refresh) for LP4 (DDR4 force PBR off) | | ## 3.2.98 Miscellaneous Timing Constrains (TC\_LPDDR4\_MISC\_0\_0\_0\_MCHBAR) — Offset E494h Miscellaneous timing constrains | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E494h | 04081056h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:30 | 0h<br>RO | Reserved | | | | | Example:<br>LP4: MR18, MR19 will be read. | | | 28:22 | 10h<br>RW | tMRR Timing Parameter (TMRR): Time from MRR to MRR or MRR to any other command (specified in DCLKs in LPDDR4, WCK in LPDDR5). LPDDR5: the formula here is: RL + (BL/N_max) + RD (tWCKPST/tCK) + 2. LPDDR4: this needs to be programmed to 16. DDR5: max(14ns, 16 clocks) | | | 21:15 | 10h<br>RW | tMRRMRW Timing Parameter (TMRRMRW): MRR to MRW timing (LPDDR4 specified in DCLKs, LPDDR5 specified in WCK). MRR to MRW command minimum timing: DDR_TIMING_tDQSCK_max: • LPDDR4: RU(tDQSCK(max) / tCK) • LPDDR5: RU(tWCKDQ0(max) / tCK) DDR_TIMING_tBL: • LPDDR4: BL / 2 • LPDDR5: BL / n_max Conversion: • LPDDR4: DDR_TIMING_tCL + DDR_TIMING_tBL + DDR_TIMING_tDQSCK_max + 3; • LPDDR5: DDR_TIMING_tCL + DDR_TIMING_tBL + DDR_TIMING_tDQSCK_max + 2; | | | 14:8 | 10h<br>RW | tPREMRR Timing Parameter (TPREMRR): Enforces safety/timing of any cmd to MRR (specified in tCKs in LP4, WCK in LP5) For LP5: the formula here is: RL + (BL/N_max) + RD (tWCKPST/tCK) + 2 [READ> MRR] For Other technologies: this needs to be programmed to 16 | | | 7:0 | 7:0 56h RW tOSCO Timing Parameter (TOSCO): Delay between DQS_OSC counter stop to MR18/19 read | | | ## 3.2.99 Self-Refresh Exit Timing Parameters (TC\_SREXITTP\_0\_0\_0\_MCHBAR) — Offset E4C0h Self-refresh exit (SRX) timing parameters | | Туре | Size | Offset | Default | |---|------|--------|----------------|-------------------| | Ī | MMIO | 64 bit | MCHBAR + E4C0h | 0200000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:58 | 0h<br>RO | Reserved | | | 57:52 | 20h<br>RW | SR Timing Parameter (TSR): linimum time in self refresh. PDDR5 and LPDDR4: it is tSR. IDR4: it is tCKESR IDR5: it is tCSL | | | 51:13 | 0h<br>RO | Reserved | | | 12:0 | 0000h<br>RW | tXSR Timing Parameter (TXSR): Exit self refresh to valid commands delay. in LP4 configure this parameter for tXSR or tXSR abort in terms of tCK (WCK for LPDDR5) cycles if used. | | ## 3.2.100 Built in Self Test (WDB\_MBIST\_0\_0\_0\_MCHBAR[0]) — Offset E4E8h This register holds the MBIST fields for the WDB and RDB. **Note**: There are 2 instances of this register. The offset between instances is 4. | | Туре | Size | Offset | Default | |---|------|--------|----------------|-----------| | ĺ | MMIO | 32 bit | MCHBAR + E4E8h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RW/V | Run/Busy Bit (RUN_BUSY): This bit is set during BIST. Hardware clears when done. This bit should keep clocks running in the RF/SRAMs | | 30:9 | 0h<br>RO | Reserved | | 8 | 0h<br>RW | MBIST Inject Failure (INJECT_FAILURE): MBIST Failure Injection. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------|--| | 7:2 | 0h<br>RO | Reserved | | | 1 | 0h<br>RO/V | MBIST Completed (COMPLETE): 'he MBIST Test has Completed. | | | 0 | 0h<br>RO/V | MBIST Passed (PASS):<br>The MBIST Test has Passed. | | ### 3.2.101 RDB Built in Self Test (RDB\_MBIST\_0\_0\_0\_MCHBAR) — Offset E4F8h This register holds the MBIST fields for the WDB and RDB. **Note:** Bit definitions are the same as WDB\_MBIST\_0\_0\_0\_MCHBAR[0], offset E4E8h. ### 3.2.102 ECC Inject Count (ECC\_INJECT\_COUNT\_0\_0\_0\_MCHBAR) — Offset E4FCh This register defines the count of write chunks (64-bit data packets) until the next ECC error injection in case ECC\_inject field in ECC\_DEBUG\_0\_0\_0\_MCHBAR is 110b or 111b. The count is of chunks in order to allow creating ECC errors on different 64-bit chunks For Memory Controller 1 (MC1) - Please refer to doc #655741 for details. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + E4FCh | FFFFFFFh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |----------------------|--------------|---------------------|-------------------------------| | 31:0 FFFFFFFF COUNT: | | FFFFFFFh | COUNT: | | | 31.0 | RW | Chunk count for error inject. | ## 3.2.103 Miscellaneous Control Register (MCMNTS\_SPARE\_0\_0\_0\_MCHBAR) — Offset E5FCh Miscellaneous control register. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + E5FCh | 00000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:17 | 0h<br>RO | Reserved | | | 16 | 0h<br>RW | Force x8 Refreshes (FORCEX8REF): Force accelerated refreshes, eight times the refresh number. Should be mutually exclusive with ForceX2Ref and ForceX4Ref. Constant X8 refreshes may block channel from entering self refresh. In case of staggered refreshes and fully occupied channel it can cause performance degradation. Use with caution. | | | 15:11 | 0h<br>RO | Reserved | | | 10 | 0h<br>RW | Disable Low Refresh Rate (DISLOWREFRATE): Don't allow refresh rate lower than 1X | | | 9 | 0h<br>RW | Force x4 Refreshes (FORCEX4REF): Force accelerated refreshes, four times the refresh number. Should be mutually exclusive with ForceX2Ref and ForceX8Ref. Constant X4 refreshes may block channel from entering self refresh. In case of staggered refreshes and fully occupied channel it can cause performance degradation. Use with caution. | | | 8 | 0h<br>RW | Force x2 Refreshes (FORCEX2REF): Force accelerated refreshes, twice the refresh number. Should be mutually exclusive with ForceX4Ref and ForceX8Ref. Constant x2 refreshes may block channel from entering self refresh. In case of staggered refreshes and fully occupied channel it can cause a performance degradation. Use with caution. | | | 7:0 | 0h<br>RO | Reserved | | #### **3.3** Power Management (MCHBAR) Registers This chapter documents the power management MCHBAR registers. Base address of these registers are defined in the MCHBAR\_0\_0\_0\_PCI register in Bus: 0, Device: 0, Function: 0. #### **3.3.1** Summary of Registers #### Table 3-4. Summary of MCHBAR Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|------------------------------------------------------------------------------------|-----------------------| | 5824h | 4 | BIOS POST Code (BIOS_POST_CODE_0_0_0_MCHBAR_PCU) | 00000000h | | 5828h | 8 | Cycle Sum of All Active Cores (PKG_IA_C0_ANY_SUM_0_0_0_MCHBAR_PCU) | 00000000000000<br>00h | | 5830h | 8 | Cycle Sum of Any Active Core (PKG_IA_C0_ANY_0_0_MCHBAR_PCU) | 00000000000000<br>00h | | 5838h | 8 | Cycle Sum of Active Graphics (PKG_GT_C0_ANY_0_0_0_MCHBAR_PCU) | 00000000000000<br>00h | | 5840h | 8 | Cycle Sum of Overlapping Active GT and Core (PKG_GT_AND_IA_OVERLAP_0_0_MCHBAR_PCU) | 00000000000000<br>00h | | 5848h | 8 | Cycle Sum of Any Active GT Slice (PKG_GT_C0_ANY_SLICE_0_0_MCHBAR_PCU) | 00000000000000<br>00h | | 5850h | 8 | Cycle Sum of All Active GT Slice (PKG_GT_C0_SLICES_SUM_0_0_0_MCHBAR_PCU) | 00000000000000<br>00h | | 5858h | 8 | Cycle Sum of Any GT Media Engine (PKG_GT_C0_ANY_MEDIA_0_0_0_MCHBAR_PCU) | 00000000000000<br>00h | | 5860h | 8 | Ratio Sum of Any Active Core (PKG_IA_C0_ANY_RATIO_0_0_0_MCHBAR_PCU) | 00000000000000<br>00h | | 5868h | 8 | Ratio Sum of Active GT (PKG_GT_C0_ANY_RATIO_0_0_MCHBAR_PCU) | 00000000000000<br>00h | | 5870h | 8 | Ratio Sum of Active GT Slice (PKG_GT_C0_ANY_SLICE_RATIO_0_0_0_MCHBAR_PCU) | 00000000000000<br>00h | | 58E0h | 8 | DDR Power Limit (DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU) | 00000000000000<br>00h | | 58F0h | 4 | Package RAPL Performance Status (PACKAGE_RAPL_PERF_STATUS_0_0_0_MCHBAR_PCU) | 00000000h | | 5918h | 8 | System Agent Performance Status (SA_PERF_STATUS_0_0_0_MCHBAR_PCU) | 00000020000000<br>00h | | 5920h | 4 | Primary Plane Turbo Policy (PRIP_TURBO_PLCY_0_0_0_MCHBAR_PCU) | 00000000h | | 5924h | 4 | Secondary Plane Turbo Policy (SECP_TURBO_PLCY_0_0_0_MCHBAR_PCU) | 00000010h | | 5928h | 4 | Primary Plane Energy Status (PRIP_NRG_STTS_0_0_0_MCHBAR_PCU) | 00000000h | | 592Ch | 4 | Secondary Plane Energy Status (SECP_NRG_STTS_0_0_0_MCHBAR_PCU) | 00000000h | | 5938h | 4 | Package Power SKU Unit (PACKAGE_POWER_SKU_UNIT_0_0_0_MCHBAR_PCU) | 000A0E03h | | 593Ch | 4 | Package Energy Status<br>(PACKAGE_ENERGY_STATUS_0_0_0_MCHBAR_PCU) | 00000000h | | 5948h | 4 | GT Performance Status (GT_PERF_STATUS_0_0_0_MCHBAR_PCU) | 00000000h | | 5968h | 4 | Power Plane 0 Efficient Cycles (PP0_EFFICIENT_CYCLES_0_0_0_MCHBAR_PCU) | 00000000h | | 596Ch | 4 | Power Plane 0 Thread Activity (PP0_THREAD_ACTIVITY_0_0_0_MCHBAR_PCU) | 00000000h | | 597Ch | 4 | Primary Plane 0 Temperature (PP0_TEMPERATURE_0_0_0_MCHBAR_PCU) | 00000000h | | 5994h | 4 | RP-State Limits (RP_STATE_LIMITS_0_0_0_MCHBAR_PCU) | 000000FFh | | 5998h | 4 | RP-State Capability (RP_STATE_CAP_0_0_0_MCHBAR_PCU) | 00000000h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|--------------------------------------------------------------------------------|-----------------------| | 599Ch | 4 | Temperature Target (TEMPERATURE_TARGET_0_0_0_MCHBAR_PCU) | 00000000h | | 59A0h | 8 | Package Power Limit (PACKAGE_RAPL_LIMIT_0_0_0_MCHBAR_PCU) | 00000000000000<br>00h | | 59C0h | 4 | Thermal Status GT (THERM_STATUS_GT_0_0_0_MCHBAR_PCU) | 08000000h | | 59C4h | 4 | Thermal Interrupt GT (THERM_INTERRUPT_GT_0_0_0_MCHBAR_PCU) | 00000000h | | 59C8h | 4 | Device Idle Duration Override (DEVICE_IDLE_DURATION_OVERRIDE_0_0_0_MCHBAR_PCU) | 00000000h | | 59F0h | 8 | Package GT C0 EUs SUM (PKG_GT_C0_EUS_SUM) | 00000000000000<br>00h | | 59F8h | 8 | Package GT C0 Media Sum (PKG_GT_C0_MEDIA_SUM) | 00000000000000<br>00h | | 5A08h | 4 | FIVR FFFC EMI Control (FFFC_EMI_CONTROL_0_0_0_MCHBAR_PCU) | 00000000h | | 5A0Ch | 4 | FIVR FFFC RFI Control (FFFC_RFI_CONTROL_0_0_0_MCHBAR_PCU) | 00000000h | | 5A18h | 4 | FIVR FFFC RFI Control 2 (FFFC_RFI_CONTROL2_0_0_0_MCHBAR_PCU) | 00000000h | | 5DA0h | 4 | BIOS Mailbox Data (BIOS_MAILBOX_DATA_0_0_0_MCHBAR_PCU) | 00000000h | | 5DA4h | 4 | BIOS Mailbox Interface (BIOS_MAILBOX_INTERFACE_0_0_0_MCHBAR_PCU) | 00000000h | | 5DA8h | 4 | BIOS Reset Complete (BIOS_RESET_CPL_0_0_0_MCHBAR_PCU) | 00000000h | | 5E00h | 4 | Memory Controller BIOS Request (MC_BIOS_REQ_0_0_0_MCHBAR_PCU) | 00000000h | | 5E04h | 4 | Memory Controller BIOS Data (MC_BIOS_DATA_0_0_MCHBAR_PCU) | 00000000h | | 5F00h | 4 | System Agent Power Management Control (SAPMCTL_0_0_0_MCHBAR_PCU) | 00002106h | | 5F3Ch | 4 | Configurable TDP Nominal (CONFIG_TDP_NOMINAL_0_0_0_MCHBAR_PCU) | 00000000h | | 5F40h | 8 | Configurable TDP Level 1 (CONFIG_TDP_LEVEL1_0_0_MCHBAR_PCU) | 00000000000000<br>00h | | 5F48h | 8 | Configurable TDP Level 1 (CONFIG_TDP_LEVEL2_0_0_MCHBAR_PCU) | 00000000000000<br>00h | | 5F50h | 4 | Configurable TDP Control (CONFIG_TDP_CONTROL_0_0_0_MCHBAR_PCU) | 00000000h | | 5F54h | 4 | Turbo Activation Ratio (TURBO_ACTIVATION_RATIO_0_0_0_MCHBAR_PCU) | 00000000h | | 5F58h | 4 | Overclocking Status (OC_STATUS_0_0_0_MCHBAR_PCU) | 00000000h | | 5F60h | 8 | Base Clock (BCLK) Frequency (BCLK_FREQ_0_0_0_MCHBAR) | 00000000000000<br>00h | # 3.3.2 BIOS POST Code (BIOS\_POST\_CODE\_0\_0\_0\_MCHBAR\_PCU) — Offset 5824h This register holds 32 writable bits with no functionality behind them. BIOS writes the current POST code here (port 80). | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 5824h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | POST Code (POSTCODE): BIOS will write the current POST code in this field | ## 3.3.3 Cycle Sum of All Active Cores (PKG\_IA\_C0\_ANY\_SUM\_0\_0\_0\_MCHBAR\_PCU) — Offset 5828h Sum the cycles per number of active cores | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + 5828h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RO/V | DATA: The counter value is incremented as a function of the number of cores that reside in C0 and are active. If N cores are simultaneously in C0, then the number of clock ticks that are incremented is N. Counter rate is the Max Non-Turbo frequency (same as TSC). | ### 3.3.4 Cycle Sum of Any Active Core (PKG\_IA\_CO\_ANY\_0\_0\_0\_MCHBAR\_PCU) — Offset 5830h Sum the cycles of any active cores. | Туре | Size | Offset | Default | |------|--------|----------------|--------------------| | MMIO | 64 bit | MCHBAR + 5830h | 00000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RO/V | <b>DATA:</b> This counter increments whenever one (or more) IA cores are active and in C0 state. Counter rate is the Max Non-Turbo frequency (same as TSC). | ### 3.3.5 Cycle Sum of Active Graphics (PKG\_GT\_C0\_ANY\_0\_0\_0\_MCHBAR\_PCU) — Offset 5838h Sum the cycles of activity of the GT. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + 5838h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RO/V | DATA: This counter increments whenever GT slices or un-slices are active and in C0 state. Counter rate is the Max Non-Turbo frequency (same as TSC). | # 3.3.6 Cycle Sum of Overlapping Active GT and Core (PKG\_GT\_AND\_IA\_OVERLAP\_0\_0\_0\_MCHBAR\_PCU) — Offset 5840h Sum the cycles of overlap time between any IA cores and GT. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + 5840h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RO/V | DATA: This counter increments whenever GT slices or un-slices are active and in C0 state and in overlap with one of the IA cores that is active and in C0 state. Counter rate is the Max Non-Turbo frequency (same as TSC). | # 3.3.7 Cycle Sum of Any Active GT Slice (PKG\_GT\_C0\_ANY\_SLICE\_0\_0\_0\_MCHBAR\_PCU) — Offset 5848h Sum the cycles of any active GT slice. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + 5848h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RO/V | DATA: This counter increments whenever a GT slice (one of more) is active. Counter rate is the Crystal clock. | # 3.3.8 Cycle Sum of All Active GT Slice (PKG\_GT\_C0\_SLICES\_SUM\_0\_0\_0\_MCHBAR\_PCU) — Offset 5850h Sum the cycles of the sum of all active GT slices. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + 5850h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------------------|------------------------------------------------------------------------------------------------------|--| | 63:0 | 00000000<br>00000000<br>h<br>RO | DATA: This counter increments by the sum of all active GT slices. Counter rate is the Crystal clock. | | # 3.3.9 Cycle Sum of Any GT Media Engine (PKG\_GT\_C0\_ANY\_MEDIA\_0\_0\_0\_MCHBAR\_PCU) — Offset 5858h Sum the cycles of any media GT engine. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + 5858h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------------------|-------------------------------------------------------------------------------------------------|--| | 63:0 | 00000000<br>00000000<br>h<br>RO | DATA: This counter increments whenever any GT media engine is active. Counter rate is in 24MHz. | | ## 3.3.10 Ratio Sum of Any Active Core (PKG\_IA\_CO\_ANY\_RATIO\_0\_0\_0\_MCHBAR\_PCU) — Offset 5860h new counter, follow exactly the PKG\_IA\_C0\_ANY\_0\_0\_0\_MCHBAR\_PCU The only change is +N instead of +1 on the relevant clock edge and conditions: PCU\_CR\_PKG\_IA\_C0\_ANY\_RATIO\_0\_0\_0\_MCHBAR\_PCU +IO\_WP\_CV\_P\_STATE[IA\_RATIO] | Т | ype | Size | Offset | Default | |---|-----|--------|----------------|-------------------| | М | MIO | 64 bit | MCHBAR + 5860h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:0 | 00000000<br>00000000<br>h<br>RO/V | DATA: This counter increments whenever one or more IA cores are active and in CO state. Counter rate is the Max Non-Turbo frequency (same as TSC) | | ## 3.3.11 Ratio Sum of Active GT (PKG\_GT\_C0\_ANY\_RATIO\_0\_0\_0\_MCHBAR\_PCU) — Offset 5868h new counter, follow exactly the PKG\_GT\_C0\_ANY\_0\_0\_0\_MCHBAR\_PCU The only change is +N instead of +1 on the relevant clock edge and conditions: PCU\_CR\_PKG\_GT\_C0\_ANY\_RATIO\_0\_0\_0\_MCHBAR\_PCU + 3 \* IO\_WP\_CV\_P\_STATE[GT\_UNSLICE\_RATIO] - IO\_WP\_CV\_GT\_CONFIG[UNSLICE\_SQUASH\_DELTA] | | Туре | Size | Offset | Default | |---|------|--------|----------------|-------------------| | ľ | MMIO | 64 bit | MCHBAR + 5868h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RO/V | DATA: This counter increments whenever GT slices or un-slices are active and in C0 state. Counter rate is the Max Non-Turbo frequency (same as TSC) | ## 3.3.12 Ratio Sum of Active GT Slice (PKG\_GT\_C0\_ANY\_SLICE\_RATIO\_0\_0\_0\_MCHBAR\_PCU) — Offset 5870h new counter, follow exactly the PKG\_GT\_CO\_ANY\_SLICEU The only change is +N instead of +1 on the relevant clock edge and conditions: #### PCU\_CR\_PKG\_GT\_C0\_ANY\_SLICE\_RATIO\_0\_0\_0\_MCHBAR\_PCU + 3 \* IO\_WP\_CV\_P\_STATE[GT\_SLICE\_RATIO] - IO\_WP\_CV\_GT\_CONFIG[SLICE\_SQUASH\_DELTA] | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + 5870h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------| | | 00000000 | DATA: | | 63:0 | h | This counter increments whenever any GT slice is active. | | | RO/V | Counter rate is in Xtal (24/19.2Mhz) clock | ### 3.3.13 DDR Power Limit (DDR\_RAPL\_LIMIT\_0\_0\_0\_MCHBAR\_PCU) — Offset 58E0h Allows software to set running average power limits (RAPL) for the DRAM domain and measurement attributes associated with each limit. The DDR RAPL algorithm uses the minimum of the values from this register and the DDR\_RAPL\_LIMIT MSR. | | Туре | Size | Offset | Default | |---|------|--------|----------------|-------------------| | ĺ | MMIO | 64 bit | MCHBAR + 58E0h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description LOCKED: When set, this entire register becomes read-only. This bit will typically be set by BIOS during boot. Locked by: DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU.LOCKED | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63 | 0h<br>RW/L | | | | 62:48 | 0h<br>RO | Reserved | | | 47 | 0h<br>RW/L | Power Limitation #2 Enable (LIMIT2_ENABLE): Power Limit 2 (PL2) enable bit for DDR domain. Locked by: DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU.LOCKED | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 46:32 Power Limitation #2 (LIMIT2_POWER): Power Limit 2 (PL2) for DDR domain in Watts. Format is U11.3: Resolution 0.125W, Range 0-2047.875W. Locked by: DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU.LOCKE | | Power Limit 2 (PL2) for DDR domain in Watts. | | 31:24 | 0h<br>RO | Reserved | | 23:22 | 0h<br>RW/L | Limitation #1 Time Window X (LIMIT1_TIME_WINDOW_X): Power Limit 1 (PL1) time window X value, for DDR domain. Actual time window for RAPL is: (1/1024 seconds) * (1+(X/4)) * (2Y) Locked by: DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU.LOCKED | | 21:17 | 00h<br>RW/L | Limitation #1 Time Window Y (LIMIT1_TIME_WINDOW_Y): Power Limit 1 (PL1) time window Y value, for DDR domain. Actual time window for RAPL is: (1/1024 seconds) * (1+(X/4)) * (2Y) Locked by: DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU.LOCKED | | 16 Oh Reserved | | Reserved | | 15 Oh RW/L Power Limit 1 Enable (LIMIT1_ENABLE): Power Limit 1 (PL1) enable bit for DDR domain. Locked by: DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU.LOCKED | | Power Limit 1 (PL1) enable bit for DDR domain. | | Power Limit 1 (LIMIT1_POWER): Power Limit 1 (PL1) for DDR domain in Watts. Format is U11.3: Resolution 0.125W, Range 0-2047.875W. Locked by: DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU.LOCKED | | Power Limit 1 (PL1) for DDR domain in Watts. Format is U11.3: Resolution 0.125W, Range 0-2047.875W. | # 3.3.14 Package RAPL Performance Status (PACKAGE\_RAPL\_PERF\_STATUS\_0\_0\_0\_MCHBAR\_PCU) — Offset 58F0h Package RAPL Performance Status Register. This register provides information on the performance impact of the RAPL power limit and indicates the duration for processor went below the requested P-state due to package power constraint. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 58F0h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RO/V/P | COUNTS: Counter of the time units within which RAPL was limiting P-states. If limitation occurred anywhere within the time window of 1/1024 seconds, the count will be incremented (limitation on accuracy). This data can serve as a proxy for the potential performance impacts of RAPL on cores performance. | | ## 3.3.15 System Agent Performance Status (SA\_PERF\_STATUS\_0\_0\_0\_MCHBAR\_PCU) — Offset 5918h Indicates current various System Agent PLL ratios. Operating frequency needs to be calculated according to reference clock (BCLK). | | Туре | Size | Offset | Default | |---|------|--------|----------------|-------------------| | ĺ | MMIO | 64 bit | MCHBAR + 5918h | 0000002000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:56 | 0h<br>RO | Reserved | | 55:40 | 0000h<br>RO/V | System Agent Voltage (SA_VOLTAGE): This register holds the System Agent voltage. This voltage value is valid only if the System Agent VR is SVID based. The precision is U3.13 (1/8192V resolution). | | 39:32 | 20h<br>RO/V | PSF0 PLL Ratio (PSF0_RATIO): Reports the PSF0 PLL ratio. The PSF0 frequency is: Ratio * 16.67MHz. The supported ratios are {32, 48, 64} = {533MHz, 800MHz, 1067MHz}. | | 31:24 | 00h<br>RO/V | RING UCLK PLL Ratio (UCLK_RATIO): RING UCLK RATIO. Reference=100Mhz | | 23:18 | 00h<br>RO/V | IPU PS Ratio (IPU_PS_RATIO): The frequency is 25MHz * Ratio. | | 17:12 | 00h<br>RO/V | IPU IS Divisor (IPU_IS_DIVISOR): The frequency is 1600MHz/Divisor. | | 11 | 0h<br>RO/V | On Package Interface (OPI) Link Speed (OPI_LINK_SPEED): 0: 2Gb/s 1: 4Gb/s | | 10 | 0h<br>RO/V | DDR QCLK Reference (QCLK_REFERENCE): 0: 133.34Mhz. In frequency calculations use 400.0MHz/3.0. 1: 100.00Mhz | | 9:2 | 00h<br>RO/V | DDR QCLK Ratio (QCLK_RATIO): Reference determined by the QCLK_REFERENCE field. | | 1:0 | 0h<br>RO/V | Last Display Engine Workpoint Request Served (LAST_DE_WP_REQ_SERVED): Last display engine workpoint request served by the PCU | # 3.3.16 Primary Plane Turbo Policy (PRIP\_TURBO\_PLCY\_0\_0\_0\_MCHBAR\_PCU) — Offset 5920h The PRIMARY\_PLANE\_TURBO\_POWER\_POLICY and SECONDARY\_PLANE\_TURBO\_POWER\_POLICY are used together to balance the power budget between the two power planes. The power plane with the higher policy will get a higher priority. The default value will aim to maintain same ratio for IA and GT. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 5920h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------|--| | 31:5 | 0h<br>RO | Reserved | | | 4:0 | 00h<br>RW | Priority Level (PRIPTP):<br>A higher number implies a higher priority. | | ## 3.3.17 Secondary Plane Turbo Policy (SECP\_TURBO\_PLCY\_0\_0\_0\_MCHBAR\_PCU) — Offset 5924h The PRIMARY\_PLANE\_TURBO\_POWER\_POLICY and SECONDARY\_PLANE\_TURBO\_POWER\_POLICY are used together to balance the power budget between the two power planes. The power plane with the higher policy will get a higher priority. The default value will aim to maintain same ratio for IA and GT. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 5924h | 0000010h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 31:5 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------|--| | 4:0 | 10h<br>RW | Priority Level (SECPTP): A higher number implies a higher priority. | | ### 3.3.18 Primary Plane Energy Status (PRIP\_NRG\_STTS\_0\_0\_0\_MCHBAR\_PCU) — Offset 5928h Reports total energy consumed. The counter will wrap around and continue counting when it reaches its limit. The energy status is reported in units which are defined in PACKAGE POWER SKU UNIT MSR[ENERGY UNIT]. Software will read this value and subtract the difference from last value read. The value of this register is updated every 1mSec. | | Туре | Size | Offset | Default | |---|------|--------|----------------|-----------| | ĺ | MMIO | 32 bit | MCHBAR + 5928h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-----------------------|------------------------------|--| | 31:0 | 00000000<br>h<br>RO/V | DATA:<br>Energy Value | | ### 3.3.19 Secondary Plane Energy Status (SECP\_NRG\_STTS\_0\_0\_0\_MCHBAR\_PCU) — Offset 592Ch Reports total energy consumed. The counter will wrap around and continue counting when it reaches its limit. The energy status is reported in units which are defined in PACKAGE\_POWER\_SKU\_UNIT\_MSR[ENERGY\_UNIT]. Software will read this value and subtract the difference from last value read. The value of this register is updated every 1mSec. **Note:** Bit definitions are the same as PRIP\_NRG\_STTS\_0\_0\_0\_MCHBAR\_PCU, offset 5928h. ## 3.3.20 Package Power SKU Unit (PACKAGE\_POWER\_SKU\_UNIT\_0\_0\_0\_MCHBAR\_PCU) — Offset 5938h Defines units for calculating SKU power and timing parameters. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 5938h | 000A0E03h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 0h<br>RO | Reserved | | 19:16 | Ah<br>RO/V | Time Unit (TIME_UNIT): Time Units used for power control registers. The actual unit value is calculated by 1 s / Power(2, TIME_UNIT). The default value of Ah corresponds to 976 usec. | | 15:13 | 0h<br>RO | Reserved | | 12:8 | 0Eh<br>RO/V | Energy Unit (ENERGY_UNIT): Energy Units used for power control registers. The actual unit value is calculated by 1 J / Power(2, ENERGY_UNIT). The default value of 14 corresponds to Ux.14 number. | | 7:4 | 0h<br>RO | Reserved | | 3:0 | 3h<br>RO/V | Power Unit (PWR_UNIT): Power Units used for power control registers. The actual unit value is calculated by 1 W / Power(2, PWR_UNIT). The default value of 0011b corresponds to 1/8 W. | ## 3.3.21 Package Energy Status (PACKAGE\_ENERGY\_STATUS\_0\_0\_0\_MCHBAR\_PCU) — Offset 593Ch Package energy consumed by the entire CPU (including IA, GT and uncore). The counter will wrap around and continue counting when it reaches its limit. The energy status is reported in units which are defined in PACKAGE\_POWER\_SKU\_UNIT\_MSR[ENERGY\_UNIT]. **Note:** Bit definitions are the same as PRIP\_NRG\_STTS\_0\_0\_0\_MCHBAR\_PCU, offset 5928h. ### 3.3.22 GT Performance Status (GT\_PERF\_STATUS\_0\_0\_0\_MCHBAR\_PCU) — Offset 5948h P-state encoding for the Secondary Power Planes current PLL frequency and the current VID. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 5948h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:29 | 0h<br>RO | Reserved | | 28:20 | 000h<br>RO/V | Slices Ratio (SLICES_RATIO): GT Slices frequency, in granularity of 16.666Mhz. When GT is in RC6, or when all slices are disabled, this frequency is ZERO. | | 19:11 | 000h<br>RO/V | Un-slice Ratio (UNSLICE_RATIO): GT Unslice frequency, in granularity of 16.666Mhz. When GT is in RC6 this frequency is ZERO. | | 10:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO/V/P | Slices Voltage (SLICES_VOLTAGE): GT voltage, in VID units according to SVID spec format. | # 3.3.23 Power Plane 0 Efficient Cycles (PP0\_EFFICIENT\_CYCLES\_0\_0\_0\_MCHBAR\_PCU) — Offset 5968h This register stores a value equal to the product of the number of BCLK cycles in which at least one of the IA cores was active and the efficiency score calculated by the PCU. The efficiency score is a number between 0 and 1 that indicates the IAs efficiency. This is a 32 bit accumulation done by P-code to this register out of the PUSH-BUS. Values exceeding 32b will wrap around. This value is used in conjunction with PPO\_ANY\_THREAD\_ACTIVITY to generate statistics for SW. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 5968h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-----------------------|------------------------------|--| | 31:0 | 00000000<br>h<br>RO/V | DATA:<br>Number of Cycles | | ## 3.3.24 Power Plane 0 Thread Activity (PP0\_THREAD\_ACTIVITY\_0\_0\_0\_MCHBAR\_PCU) — Offset 596Ch This register will store a value equal to the product of the number of BCLK cycles and the number of IA threads that are running. This is a 32 bit accumulation done by PCU HW. Values exceeding 32b will wrap around. This value is used in conjunction with PPO\_ANY\_THREAD\_ACTIVITY to generate statistics for SW. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 596Ch | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-----------------------|------------------------------|--| | 31:0 | 00000000<br>h<br>RO/V | DATA:<br>Number of Cycles. | | ## 3.3.25 Primary Plane 0 Temperature (PP0\_TEMPERATURE\_0\_0\_0\_MCHBAR\_PCU) — Offset 597Ch PPO (IA Cores) temperature in degrees (C). | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 597Ch | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------| | 31:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO/V | DATA: Temperature in degrees (C). | ## 3.3.26 RP-State Limits (RP\_STATE\_LIMITS\_0\_0\_0\_MCHBAR\_PCU) — Offset 5994h This register allows software to limit the maximum frequency of the Integrated Graphics Engine (GT) allowed during run-time. | | Туре | Size | Offset | Default | |---|------|--------|----------------|-----------| | ĺ | MMIO | 32 bit | MCHBAR + 5994h | 000000FFh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:8 | 0h<br>RO | Reserved | | | 7:0 | FFh<br>RW | RPO State Limit (RPSTT_LIM): This field indicates the maximum frequency limit for the Integrated Graphics Eng (GT) allowed during run-time. | | ## 3.3.27 RP-State Capability (RP\_STATE\_CAP\_0\_0\_0\_MCHBAR\_PCU) — Offset 5998h This register contains the maximum base frequency capability for the Integrated Graphics Engine (GT). | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 5998h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 0h<br>RO | Reserved | | 23:16 | 00h<br>RO | RPn Capability (RPN_CAP): This field indicates the maximum RPN base frequency capability for the Integrated GFX Engine (GT). Values are in units of 50 MHz. | | 15:8 | 00h<br>RO | RP1 Capability (RP1_CAP): This field indicates the maximum RP1 base frequency capability for the Integrated GFX Engine (GT). Values are in units of 50 MHz. | | 7:0 | 00h<br>RO | RPO Capability (RPO_CAP): This field indicates the maximum RPO base frequency capability for the Integrated GFX Engine (GT). Values are in units of 50 MHz. | ## 3.3.28 Temperature Target (TEMPERATURE\_TARGET\_0\_0\_0\_MCHBAR\_PCU) — Offset 599Ch Legacy register holding temperature related constants for Platform use. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 599Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RW/L | LOCKED: When set, this entire register becomes read-only. Locked by: TEMPERATURE_TARGET.LOCKED | | 30:24 | 00h<br>RO/V | TjMax Tcc Offset (TJ_MAX_TCC_OFFSET): Temperature offset in degrees (C) from the TjMax. Used for throttling temperature. Will not impact temperature reading. If offset is allowed and set, the throttle will occur and reported at lower then TjMax. Locked by: TEMPERATURE_TARGET.LOCKED | | 23:16 | 00h<br>RO/V | Thermal Junction Maximum Temperature (TJMAX): This field indicates the maximum junction temperature, also referred to as the Throttle Temperature, TCC Activation Temperature or Prochot Temperature. This is the temperature at which the Adaptive Thermal Monitor is activated. | | 15:8 | 00h<br>RO/V | Fan Temperature Offset (FAN_TEMP_TARGET_OFST): Fan Temperature Target Offset (a.k.a. T-Control) indicates the relative offset from the Thermal Monitor Trip Temperature at which fans should be engaged. | | 7 | 0h<br>RO/V | Tcc Offset Clamping Bit (TCC_OFFSET_CLAMPING_BIT): When enabled will allow RATL throttling below P1 Locked by: TEMPERATURE_TARGET.LOCKED | | 6:0 | 00h<br>RO/V | Tcc Offset Time Window (TCC_OFFSET_TIME_WINDOW): Describes the RATL averaging time window Locked by: TEMPERATURE_TARGET.LOCKED | # 3.3.29 Package Power Limit (PACKAGE\_RAPL\_LIMIT\_0\_0\_0\_MCHBAR\_PCU) — Offset 59A0h The Integrated Graphics driver, CPM driver, BIOS and OS can balance the power budget between the Primary Power Plane (IA) and the Secondary Power Plane (GT) via PRIMARY\_PLANE\_TURBO\_POWER\_LIMIT\_MSR and SECONDARY\_PLANE\_TURBO\_POWER\_LIMIT\_MSR. | | Туре | Size | Offset | Default | |---|------|--------|----------------|-------------------| | ſ | MMIO | 64 bit | MCHBAR + 59A0h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63 | 0h<br>RW/L | Package Limitation #2 Lock (PKG_PWR_LIM_LOCK): When set, all settings in this register are locked and are treated as Read Only. This bit will typically set by BIOS during boot time or resume from Sx. Locked by: PACKAGE_RAPL_LIMIT_0_0_0_MCHBAR_PCU.PKG_PWR_LIM_LOCK | | | 62:48 | 0h<br>RO | Reserved | | | 47 | Oh RW/L Package Limitation #2 Enable (PKG_PWR_LIM_2_EN): This bit enables/disables Package Limitation #2 (PL2). Ob: Package Power Limit 2 is Disabled 1b: Package Power Limit 2 is Enabled Locked by: PACKAGE RAPL LIMIT 0 0 0 MCHBAR PCU.PKG PWR LIM L | | | | 46:32 | 0000h<br>RW/L | Package Power Limitation #2 (PKG_PWR_LIM_2): This field indicates the power limitation #2. The unit of measurement is defined in MSR PACKAGE_POWER_SKU_UNIT[PWR_UNIT]. Locked by: PACKAGE_RAPL_LIMIT_0_0_0_MCHBAR_PCU.PKG_PWR_LIM_LOCK | | | 31:24 | 0h<br>RO | Reserved | | | 23:17 | Package Limitation #1 Specifies the time window The timing interval windo $x = PKG_PWR_LIM_1_TIN$ $y = PKG_PWR_LIM_1_TIN$ The unit of measurement PACKAGE_POWER_SKU_L The maximal time window PACKAGE_POWER_SKU[P] The minimum time windo | Package Limitation #1 Time Window (PKG_PWR_LIM_1_TIME): Specifies the time window used to calculate average power for PL1 and PL2. The timing interval window is Floating Point number given by 1.x * power(2,y). x = PKG_PWR_LIM_1_TIME[23:22] y = PKG_PWR_LIM_1_TIME[21:17] The unit of measurement is defined in MSR PACKAGE_POWER_SKU_UNIT[TIME_UNIT]. The maximal time window is bounded by MSR PACKAGE_POWER_SKU[PKG_MAX_WIN]. The minimum time window is 1 unit of measurement (as defined above). Locked by: PACKAGE_RAPL_LIMIT_0_0_0_MCHBAR_PCU.PKG_PWR_LIM_LOCK | | | frequency (P0). 1b: Power limit throttling is not limited. Locked by: PACKAGE_RAPL_LIMIT_0_0_0_MCHBAR_PCU.PKG_PWR_ Package Power Limit 1 Enable (PKG_PWR_LIM_1_EN): This bit enables/disables Package Power Limit 1. 0b: Package Power Limit 1 is Disabled 1b: Package Power Limit 1 is Enabled | | Allows going below P1. Ob: Power limit throttling is limited between base frequency (P1) and Max turbo frequency (P0). | | | | | This bit enables/disables Package Power Limit 1. 0b: Package Power Limit 1 is Disabled | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--| | | 0000h | Package Power Limit 1 (PKG_PWR_LIM_1): This field indicates the power limitation #1. | | | 14:0 | RW/L | The unit of measurement is defined in PACKAGE_POWER_SKU_UNIT_MSR[PWR_UNIT]. Locked by: PACKAGE_RAPL_LIMIT_0_0_0_MCHBAR_PCU.PKG_PWR_LIM_LOCK | | # 3.3.30 Thermal Status GT (THERM\_STATUS\_GT\_0\_0\_0\_MCHBAR\_PCU) — Offset 59C0h Contains status information about the processors thermal sensor and automatic thermal monitoring facilities. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 59C0h | 08000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO/V | VALID: This bit indicates that the TEMPERATURE field is valid. It is set by PCODE if the temperature is within valid thermal sensor range. | | | 30:27 | 1h<br>RO | RESOLUTION: Supported resolution in degrees C. | | | 26:24 | 0h<br>RO | Reserved | | | 23:16 | 00h<br>RO/V | <b>TEMPERATURE:</b> This is a temperature offset in degrees C below theTJ Max temperature. This number is meaningful only if VALID bit in this register is set. | | | 15 | 0h<br>RW/0C/V | Cross Domain Limit Log (CROSS_DOMAIN_LIMIT_LOG): If set (1), indicates another hardware domain (e.g. processor graphics) has limited energy efficiency optimizations in the processor core domain since the last clearing of this bit or a reset. This bit is sticky, software may clear this bit by writing a zero (0). | | | 14 | Oh RO/V Cross Domain Limit Status (CROSS_DOMAIN_LIMIT_STATUS): RO - If set (1), indicates another hardware domain (e.g. processor graphics currently limiting energy efficiency optimizations in the processor core dom | | | | | | R/WC0 - If set (1), an electrical current limit has been exceeded that has adversely impacted energy efficiency optimizations since the last clearing of this bit or a reset. | | | | | If set (1), indicates an electrical current limit (e.g. Electrical Design Point/IccMax) is being exceeded and is adversely impacting energy efficiency | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 11 | 0h<br>RW/0C/V | Power Limitation Log (POWER_LIMITATION_LOG): Sticky bit which indicates whether the current P-State is limited by power limitation since the last clearing of this bit or a reset. Software may clear this bit by writing a zero (0). For legacy P state method, this bit will be set only if the P-state is limit below the guaranty level | | | 10 | 0h<br>RO/V | Power Limitation Status (POWER_LIMITATION_STATUS): Indicates whether the current P-State is limited by power limitation. For legacy P state method, this bit will be set only if the P-state is limit below the quaranty level. | | | 9 | 0h<br>RW/0C/V | Threshold2 Log (THRESHOLD2_LOG): Sticky log bit that asserts on a 0 to 1 or a 1 to 0 transition of the THRESHOLD2_STATUS bit. This bit is set by hardware and cleared by software. | | | 8 | 0h<br>RO/V | Threshold2 Status (THRESHOLD2_STATUS): Indicates that the current temperature is higher than or equal to Threshold 2 temperature. | | | 7 | 0h<br>RW/0C/V | Threshold1 Log (THRESHOLD1_LOG): Sticky log bit that asserts on a 0 to 1 or a 1 to 0 transition of the THRESHOLD1_STATUS bit. This bit is set by hardware and cleared by software. | | | 6 | 0h<br>RO/V | Threshold1 Status (THRESHOLD1_STATUS): Indicates that the current temperature is higher than or equal to Threshold 1 temperature. | | | 5 | 0h<br>RW/0C/V | Out Of Specification Log (OUT_OF_SPEC_LOG): Sticky log bit indicating that the processor operating out of its thermal specification since the last time this bit was cleared. This bit is set by hardware on a 0 to 1 transition of OUT_OF_SPEC_STATUS. | | | 4 | 0h<br>RO/V | Out Of Specification Status (OUT_OF_SPEC_STATUS): Status bit indicating that the processor is operating out of its thermal specification. Once set, this bit should only clear on a reset. | | | 3 | 0h<br>RW/0C/V | PROCHOT# Log (PROCHOT_LOG): Sticky log bit indicating that xxPROCHOT# has been asserted since the last time this bit was cleared by SW. This bit is set by HW on a 0 to 1 transition of PROCHOT_STATUS. | | | 2 | 0h<br>RO/V | PROCHOT# Status (PROCHOT_STATUS): Status bit indicating that xxPROCHOT# is currently being asserted. | | | 1 | 0h<br>RW/0C/V | Thermal Monitor Log (THERMAL_MONITOR_LOG): Sticky log bit indicating that the core has seen a thermal monitor event since the last time software cleared this bit. This bit is set by hardware on a 0 to 1 transition of THERMAL_MONITOR_STATUS. | | | 0 | 0h<br>RO/V | Thermal Monitor Status (THERMAL_MONITOR_STATUS): Status bit indicating that the Thermal Monitor has tripped and is currently thermally throttling. | | # 3.3.31 Thermal Interrupt GT (THERM\_INTERRUPT\_GT\_0\_0\_0\_MCHBAR\_PCU) — Offset 59C4h Enables and disables the generation of an interrupt on temperature transitions detected with the processors thermal sensors and thermal monitor. . | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 59C4h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:25 | 0h<br>RO | Reserved | | | 24 | 0h<br>RW | Power Interrupt Enable (POWER_INT_ENABLE): When this bit is set, a thermal interrupt will be sent upon throttling due to power limitations. | | | 23 | 0h<br>RW | Threshold2 Interrupt Enable (THRESHOLD_2_INT_ENABLE): Controls the generation of a thermal interrupt whenever the Thermal Threshold 2 Temperature is crossed. | | | 22:16 | 00h<br>RW | Threshold2 Relative Temperature (THRESHOLD_2_REL_TEMP): This value indicates the offset in degrees below TjMax Temperature that should trigger a Thermal Threshold 2 trip. | | | 15 | 0h<br>RW | Threshold1 Interrupt Enable (THRESHOLD_1_INT_ENABLE): Controls the generation of a thermal interrupt whenever the Thermal Threshold 1 Temperature is crossed. | | | 14:8 | 00h<br>RW | Threshold1 Relative Temperature (THRESHOLD_1_REL_TEMP): This value indicates the offset in degrees below TjMax Temperature that should trigger a Thermal Threshold 1 trip. | | | 7:5 | 0h<br>RO | Reserved | | | 4 | 0h<br>RW | Out Of Spec Interrupt Enable (OUT_OF_SPEC_INT_ENABLE): Thermal interrupt enable for the critical temperature condition which is stored in the Critical Temperature Status bit in IA32_THERM_STATUS. | | | 3 | 0h<br>RO | Reserved | | | 2 | 0h<br>RW | Bidirectional PROCHOT# Interrupt Enable (PROCHOT_INT_ENABLE): Bidirectional PROCHOT# assertion interrupt enable. If set, a thermal interrupt is delivered on the rising edge of xxPROCHOT#. | | | 1 | 0h<br>RW | Low Temperature Interrupt Enable (LOW_TEMP_INT_ENABLE): Enables a thermal interrupt to be generated on the transition from a high-temperature to a low-temperature when set, where high temperature is dictated by the thermal monitor trip temperature. | | | 0 | 0h<br>RW | High Temperature Interrupt Enable (HIGH_TEMP_INT_ENABLE): Enables a thermal interrupt to be generated on the transition from a low-temperature to a high-temperature when set, where high temperature is dictated by the thermal monitor trip temperature. | | # 3.3.32 Device Idle Duration Override (DEVICE\_IDLE\_DURATION\_OVERRIDE\_0\_0\_0\_MCHBAR\_P CU) — Offset 59C8h MDID override register to be used by OS or software for debug purposes. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 59C8h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | Reserved | | | 30 | Oh<br>RW | Force MDID Override (FORCE_MDID_OVERRIDE): When this bit is set, and bit 1 (the valid bit) is set, the value specified in this field will be used for MDID purposes. If this bit is clear, and bit 1 (the valid bit) is set, this value should be consumed along with the other MDID registers to determine which value is expiring next and reporting that value. | | | 29 | 0h<br>RW | Disable MDID Evaluation (DISABLE_MDID_EVALUATION): Send a value of disabled to the PCH for the MDID field. | | | 28:8 | 000000h<br>RW | Next Device Activity (NEXT_DEVICE_ACTIVITY): These are in 1us increments and can report a maximum value of approximately 2 seconds | | | 7 | 0h<br>RW | Interrupt or Memory (IM): 0: Interrupt. This is a hint for the idle duration time to the next interrupt. 1: Memory. This is a hint for the idle duration time to the next snoop cycle. | | | 6 | 0h<br>RW | Opportunistic or Deterministic (OD): 0: Opportunistic. This is an opportunistic hint as suggested by the sub-system. 1: Deterministic. This is a deterministic hint as suggested by the sub-system. | | | 5:2 | 0h<br>RO | Reserved | | | 1 | 0h<br>RW | VALID: 0: This Idle Duration Override CSR is not valid 1: This Idle Duration Override CSR is valid | | | 0 | 0h<br>RO | Reserved | | ### 3.3.33 Package GT C0 EUs SUM (PKG\_GT\_C0\_EUS\_SUM) — Offset 59F0h The counter value is incremented when PKG\_GT\_C0\_ANY\_SLICE increments. Counts in 24Mhz units. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIC | 64 bit | MCHBAR + 59F0h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-----------------------------------|------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RO/V | DATA: Counter value | ### 3.3.34 Package GT C0 Media Sum (PKG\_GT\_C0\_MEDIA\_SUM) — Offset 59F8h The counter value is incremented when PKG\_GT\_C0\_ANY\_SLICE increments. Counts in 24Mhz units. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + 59F8h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-----------------------------------|------------------------------|--| | 63:0 | 00000000<br>00000000<br>h<br>RO/V | DATA: Counter value. | | ## 3.3.35 FIVR FFFC EMI Control (FFFC\_EMI\_CONTROL\_0\_0\_0\_MCHBAR\_PCU) — Offset 5A08h FIVR FFFC Control Register | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 5A08h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|------------------------------| | 31:0 | 00000000<br>h<br>RW | DATA: Data field. | # 3.3.36 FIVR FFFC RFI Control (FFFC\_RFI\_CONTROL\_0\_0\_0\_MCHBAR\_PCU) — Offset 5A0Ch Fivr FFFC Control Register **Note:** Bit definitions are the same as FFFC\_EMI\_CONTROL\_0\_0\_0\_MCHBAR\_PCU, offset 5A08h. ## 3.3.37 FIVR FFFC RFI Control 2 (FFFC\_RFI\_CONTROL2\_0\_0\_0\_MCHBAR\_PCU) — Offset 5A18h Fivr FFFC Control Register **Note:** Bit definitions are the same as FFFC\_EMI\_CONTROL\_0\_0\_0\_MCHBAR\_PCU, offset 5A08h. ## 3.3.38 BIOS Mailbox Data (BIOS\_MAILBOX\_DATA\_0\_0\_0\_MCHBAR\_PCU) — Offset 5DA0h Data register for the BIOS-to-Firmware mailbox. This register is used in conjunction with BIOS\_MAILBOX\_INTERFACE. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 5DA0h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------|-----------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW/V | DATA: This field contains the data associated with specific commands. | # 3.3.39 BIOS Mailbox Interface (BIOS\_MAILBOX\_INTERFACE\_0\_0\_0\_MCHBAR\_PCU) — Offset 5DA4h Control and Status register for the BIOS-to-Firmware mailbox. This register is used in conjunction with BIOS\_MAILBOX\_DATA. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 5DA4h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | Oh<br>RW/1S/V | Run/Busy Bit (RUN_BUSY): SW may write to the two mailbox registers only when RUN_BUSY is cleared (0b). After setting this bit, SW will poll this bit until it is cleared. Firmware will clear RUN_BUSY after updating the mailbox registers with the result and error code. | | | 30:29 | 0h<br>RO | Reserved | | | 28:16 | 0000h<br>RW/V | PARAM2: This field contains additional parameters associated with specific commands. These are documented in the BIOS Writers Guide | | | 15:8 | 00h<br>RW/V | PARAM1: This field contains additional parameters associated with specific commands. These are documented in the BIOS Writers Guide COMMAND: On RUN_BUSY assertion this field should contain the SW request command, on RUN_BUSY deassrtion this field will contain the Firmware response code | | | 7:0 | 00h<br>RW/V | | | ### 3.3.40 BIOS Reset Complete (BIOS\_RESET\_CPL\_0\_0\_0\_MCHBAR\_PCU) — Offset 5DA8h This register is used as interface between BIOS and PCU. It is written by BIOS and read by PCU. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 5DA8h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:2 | 0h<br>RO | Reserved | | | 1 | 0h<br>RW | PCIe Enumeration Done (PCIE_ENUMERATION_DONE): This will be set after PCIe enumeration is done. This bit will be read by pcode. If it is set, pcode will look at the following register bits: MPVTDTRK_CR_DEVEN_0_0_0_PCI Bit Bit Name 1 D1F2EN 2 D1F1EN 3 D1F0EN If all of these bits are set to a 0x0, this means that there is nothing connected to the PEG devices and the Gen3 PLL can be shut off. Note: Implicit assumption - this bit is asserted prior to (or with) asserting RST_CPL. | | | 0 | Reset Complete (RST_CPL): This bit is set by BIOS to indicate to the CPU Power management function that it h completed to set up all PM relevant configuration and allow CPU Power management function to digest the configuration data and start active PM operation. It is expected that this bit will be set just before BIOS transfer of control to the OS Ob: Not ready 1b: BIOS PM configuration complete | | | ### 3.3.41 Memory Controller BIOS Request (MC\_BIOS\_REQ\_0\_0\_0\_MCHBAR\_PCU) — Offset 5E00h This register allows BIOS to request Memory Controller clock frequency. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 5E00h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW | RUN/BUSY Bit (RUN_BUSY): This bit indicates that the BIOS request is pending. BIOS sets this bit together with a command in the lower bits of this register. The PCU may only clear this bit after the BIOS request has completed. | | | 30:27 | Request VDDQ TX IccMax (REQ_VDDQ_TX_ICCMAX): Oh RW Peak current on VDDQTX rail at this clock frequency and gear configuration. Described in 0.25A resolution. IccMax: 32 * 0.25 = 8A | | | | 26:17 | 000h<br>RW | Request VDDQ TX Voltage (REQ_VDDQ_TX_VOLTAGE): Voltage of the VDDQ TX rail at this clock frequency and gear configuration. Described in 5mV resolution. | | | 16:14 | 0h<br>RO | Reserved | | | 13:12 | Gear Type (GEAR): Oh: Gear1 (Default) - DDR bus clock is the same as QCLK 1h: Gear2 - DDR PHY bus clock is double of QCLK 2h: Gear4 - DDR PHY bus clock is quad of QCLK | | | | 11:8 | Oh<br>RW | Reference Clock Type (MC_PLL_REF): Request Type: 0h - MC frequency request for 133MHz Qclk granularity. 1h - MC frequency request for 100MHz Qclk granularity. All other values are reserved. | | | 7:0 | MC PLL Ratio (MC_PLL_RATIO): This field holds the memory controller frequency request (QCLK). Each bin is 1 100MHz and not 266/200MHz. This interface replaces the usage of DCLK ratios and Odd Ratio. QCLK frequency is determined by the MC reference clock (MC_FREQ_TYPE) as 8 BCLK. Binary Dec DCLK Equation DCLK Freq QCLK Equation QCLK Freq 0000b 0d | | | ### 3.3.42 Memory Controller BIOS Data (MC\_BIOS\_DATA\_0\_0\_0\_MCHBAR\_PCU) — Offset 5E04h Memory Controller Frequency information for BIOS, during MRC flow. Reflects the last frequency requested in MC\_BIOS\_REQ\_0\_0\_0\_MCHBAR\_PCU. In case of Dual MRC for System Agent SpeedStep, the value will change according to the MRC requests. Post MRC will hold the last MRC request and not the current memory frequency. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 5E04h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RO | Reserved | | 30:27 | 0h<br>RW | Request VDDQ TX IccMax (VDDQ_TX_ICCMAX): Peak current on VDDQTX rail at this clock frequency and gear configuration. Described in 0.25A resolution. IccMax: 32 * 0.25 = 8A | | 26:17 | 000h<br>RW | Request VDDQ TX Voltage (VDDQ_TX_VOLTAGE): Voltage of the VDDQ TX rail at this clock frequency and gear configuration. Described in 5mV resolution. | | 16:14 | 0h<br>RO | Reserved | | 13:12 | 0h<br>RW/L | Gear Type (GEAR): 0h: Gear1 (Default) - DDR bus clock is the same as QCLK 1h: Gear2 - DDR PHY bus clock is double of QCLK 2h: Gear4 - DDR PHY bus clock is quad of QCLK | | 11:8 | Oh<br>RW/L | Reference Clock Type (MC_PLL_REF): This field holds the memory controller frequency Type. • 0h: MC frequency request for 133MHz Qclk granularity. • 1h: MC frequency request for 100MHz Qclk granularity. All other values are reserved. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------------------------------------------------------------------------------------------------------------------------|--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | The values above are given in units of 133.33MHz (400/3). A value of zero implies that the memory controller PLL is shut down. | 7:0 | | This field holds the memory controller frequency (QCLK). Each bin is 133/100MHz and not 266/200MHz. This interface replaces the usage of DCLK ratios and Odd Ratio. QCLK frequency is determined by the MC reference clock (MC_FREQ_TYPE) as well as BCLK. Binary Dec DCLK Equation DCLK Freq QCLK Equation QCLK Freq 0000b 0d | ## 3.3.43 System Agent Power Management Control (SAPMCTL\_0\_0\_0\_MCHBAR\_PCU) — Offset 5F00h System Agent Power Management Control. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 5F00h | 00002106h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 31:16 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 0h<br>RW | Force Memory Master DLL When Display Engine is Active (MDLL_ON_DE): Force memory master DLL on when the Display Engine is active. This includes cases where memory is not accessed. This bit has to be set only if there are issues with the memory DLL wakeup based on the Self Refresh exit indication from Display Engine. 0b: Display Engine wakes up memory DLL using the Self Refresh exit indication only 1b: Force Memory DLL on when the Display Engine is active | | 14 | 0h<br>RW | Force Memory Controller PLL When Display Engine is Active (MPLL_ON_DE): Force Memory PLLs (MCPLL and GDPLL) on when the Display Engine is active. This includes cases where memory is not accessed. This bit has to be set only if there are issues with the Memory PLL wakeup based on the Self Refresh exit indication from the Display Engine. 0b: Display Engine wakes up Memory PLLs using the Self Refresh exit indication only 1b: Force Memory PLLs on when the Display Engine is active | | 13 | 1h<br>RW | System Agent Clock Gating Memory Controller PLL (SACG_MPLL): When this bit is set to 1b, FCLK will never be gated when the memory controller PLL is ON. Otherwise, FCLK gating policies are not affected by the locking of the memory controller PLLs. | | 12 | 0h<br>RW | Non-Snoop Wake Self Refresh Exit (NSWAKE_SREXIT): When this bit is set to 1b, a Non-Snoop wakeup signal from the PCH will cause the PCU to force the memory controller to exit from Self-Refresh. Otherwise, the Non-Snoop indication will not affect the Self Refresh exit policy. | | 11 | 0h<br>RW | System Agent Clock Gating Self Refresh Exit (SACG_SREXIT): The Display Engine can indicate to the PCU that it wants the Memory Controller to exit self-refresh. When this bit is set to 1b, this request from the Display Engine will cause FCLK to be ungated. Otherwise, this request from the Display Engine has no effect on FCLK gating. | | 10 | 0h<br>RW | Master DLL Shutdown Power State Enable (MDLL_OFF_SEN): This bit indicates when the Memory Master DLL may be shutdown based on link active power states. 0b: Memory DLL may be shut down in L1 and deeper sleep states. 1b: Memory DLL may be shut down in L0s and deeper sleep states. | | 9 | 0h<br>RW | Memory Controller PLL Shutdown Power State Enable (MPLL_OFF_SEN): This bit indicates when the Memory PLLs (MCPLL and GDPLL) may be shutdown based on link active power states. 0b: Memory PLLs may be shut down in L1 and deeper sleep states. 1b: Memory PLLs may be shut down in L0s and deeper sleep states. | | System Agent Clock Gating Power State Enable (SACG_SEN): This bit indicates when the System Agent clock gating is possible based on power states. Ob: System Agent clock gating is allowed in L1 and deeper sleep states. 1b: System Agent clock gating is allowed in L0s and deeper sleep states. | | This bit indicates when the System Agent clock gating is possible based on link active power states. Ob: System Agent clock gating is allowed in L1 and deeper sleep states. | | 7:3 Oh Reserved | | Reserved | | 2 | PCIe PLL Shutdown Enable (PPLL_OFF_ENA): This bit is used to enable shutting down the PCIe/DMI PLL. | | | 1 | 1h<br>RW | Memory Controller PLL Shutdown Enable (MPLL_OFF_ENA): This bit is used to enable shutting down the Memory Controller PLLs (MCPLL and GDPLL). 0b: PLL shutdown is not allowed 1b: PLL shutdown is allowed | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | 0h<br>RW | System Agent Clock Gating Enable (SACG_ENA): This bit is used to enable or disable the System Agent Clock Gating (FCLK). 0b: System Agent Clock Gating is Not Allowed 1b: System Agent Clock Gating is Allowed | | # 3.3.44 Configurable TDP Nominal (CONFIG\_TDP\_NOMINAL\_0\_0\_0\_MCHBAR\_PCU) — Offset 5F3Ch This register is used to indicate the Nominal Configurable TDP ratio available for this specific sku. System BIOS must use this value while building the \_PSS table if the feature is enabled. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 5F3Ch | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description Reserved | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:8 | 0h<br>RO | | | | 7:0 | 00h<br>RO/V | TDP Ratio (TDP_RATIO): Nominal TDP level ratio to be used for this specific processor (in units of 100MHz). Note: A value of 0 in this field indicates invalid/undefined TDP point. | | # 3.3.45 Configurable TDP Level 1 (CONFIG\_TDP\_LEVEL1\_0\_0\_0\_MCHBAR\_PCU) — Offset 5F40h Level 1 Configurable TDP settings. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + 5F40h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63 | 0h<br>RO | Reserved | | | 62:48 | 0000h<br>RO/V | Minimum Package Power (PKG_MIN_PWR): Minimum package power setting allowed for this Configurable TDP level. Lower values will be clamped up to this value. Units defined in MSR PACKAGE_POWER_SKU[PWR_UNIT]. Similar to PACKAGE_POWER_SKU[PKG_MIN_PWR]. | | | 47 | 0h<br>RO | Reserved | | | 46:32 | 0000h<br>RO/V | Maximum Package Power (PKG_MAX_PWR): Maximum package power setting allowed for this Configurable TDP level. Higher values will be clamped down to this value. Units defined in MSR PACKAGE_POWER_SKU[PWR_UNIT]. Similar to PACKAGE_POWER_SKU[PKG_MAX_PWR]. | | | 31:24 | 0h<br>RO | Reserved | | | 23:16 | 00h<br>RO/V | TDP Ratio (TDP_RATIO): TDP ratio for this Configurable TDP Level. | | | 15 | 0h<br>RO | Reserved | | | Package TDP (PKG_TDP): 0000h RO/V Power Limit (PL1) for this Configurable TDP level. Units defined in MSR PACKAGE_POWER_SKU[PWR_UNIT] Similar to PACKAGE_POWER_SKU[PKG_TDP] | | Power Limit (PL1) for this Configurable TDP level. Units defined in MSR PACKAGE_POWER_SKU[PWR_UNIT] | | # 3.3.46 Configurable TDP Level 1 (CONFIG\_TDP\_LEVEL2\_0\_0\_0\_MCHBAR\_PCU) — Offset 5F48h Level 2 Configurable TDP settings. **Note:** Bit definitions are the same as CONFIG\_TDP\_LEVEL1\_0\_0\_0\_MCHBAR\_PCU, offset 5F40h. # 3.3.47 Configurable TDP Control (CONFIG\_TDP\_CONTROL\_0\_0\_0\_MCHBAR\_PCU) — Offset 5F50h Rd/Wr register to allow platform SW to select TDP point and set lock | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 5F50h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | Oh<br>RW/L | Configurable TDP Lock (CONFIG_TDP_LOCK): Configurable TDP level select lock. 0b: Unlocked. 1b: Locked till next reset. Locked by: CONFIG_TDP_CONTROL.CONFIG_TDP_LOCK | | 30:2 | 0h<br>RO | Reserved | | 1:0 | 0h<br>RW/L | TDP Level (TDP_LEVEL): Select Configurable TDP level: 0h: Nominal TDP level (default) 1h: Level from CONFIG_TDP_LEVEL_1 2h: Level from CONFIG_TDP_LEVEL_2 3h: Reserved Locked by: CONFIG_TDP_CONTROL.CONFIG_TDP_LOCK | # 3.3.48 Turbo Activation Ratio (TURBO\_ACTIVATION\_RATIO\_0\_0\_0\_MCHBAR\_PCU) — Offset 5F54h Read/write register to allow MSR/MMIO access to ACPI P-state notify (PCS 33). | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 5F54h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW/L | Turbo Activation Ratio Lock (TURBO_ACTIVATION_RATIO_LOCK): Locks this register until the next reset. 0b: Unlocked 1b: Locked Locked by: TURBO_ACTIVATION_RATIO.TURBO_ACTIVATION_RATIO_LOCK | | | 30:8 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | 00h<br>RW/L | Maximum Non-Turbo Ratio (MAX_NON_TURBO_RATIO): CPU will treat any P-state request above this ratio as a request for max turbo 0 is special encoding which disables the feature. Locked by: TURBO_ACTIVATION_RATIO.TURBO_ACTIVATION_RATIO_LOCK | | # 3.3.49 Overclocking Status (OC\_STATUS\_0\_0\_0\_MCHBAR\_PCU) - Offset 5F58h This register exposes the usage of various overclocking features. Security oriented software can examine which overclocking features have been used and act accordingly. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 5F58h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RO | Memory Runtime Timing Overclocking Enabled (MC_TIMING_RUNTIME_OC_ENABLED): Adjusting memory timing values for overclocking is enabled. | ### 3.3.50 Base Clock (BCLK) Frequency (BCLK\_FREQ\_0\_0\_0\_MCHBAR) — Offset 5F60h This register reports the BCLK frequency. It is used by software to calculate various clock frequencies that are derived from BCLK such as Core, Ring, Memory Controller and $\mathsf{GT}$ . | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + 5F60h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------| | 63:32 | 00000000<br>h<br>RO | PCIECLK Frequency (PCIECLK_FREQ): Reported PCIE BCLK Frequency in KHz | | 31:0 | 00000000<br>h<br>RO | BCLK Frequency (BCLK_FREQ): Reported BCLK Frequency in KHz | ### 3.4 Host Controller (MCHBAR) Registers This chapter documents the Host Controller MCHBAR registers. Base address of these registers are defined in the MCHBAR $_0_0_0$ PCI register in Bus: 0, Device: 0, Function: 0. ### 3.4.1 Summary of Registers ### Table 3-5. Summary of MCHBAR Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|--------------------------------------------------------------|-----------------------| | 7090h | 4 | Type-C Sub-system Device Enable (TCSS_DEVEN_0_0_MCHBAR_IMPH) | 00003FFFh | | 7094h | 4 | Capabilities D (CAPIDO_D_0_0_MCHBAR) | 00000000h | | 7098h | 4 | Capabilities F (CAPIDO_F_0_0_0_PCI) | 00000000h | | 7110h | 8 | REGBAR Base Address (REGBAR_0_0_0_MCHBAR_IMPH) | 00000000000000<br>00h | ## 3.4.2 Type-C Sub-system Device Enable (TCSS\_DEVEN\_0\_0\_0\_MCHBAR\_IMPH) — Offset 7090h Allows for enabling/disabling of Type-C PCI devices and functions that are within the CPU package. The table below the bit definitions describes the behavior of all combinations of transactions to devices controlled by this register. All the bits in this register are Intel TXT Lockable. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7090h | 00003FFFh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:14 | 0h<br>RO | Reserved | | | 13 | 1h<br>RW/L | Thunderbolt DMA3 Enable (TBT_DMA3_EN): 0: DMA3 is disabled and hidden. 1: DMA3 is enabled and visible. Locked by: CAPIDO_D_0_0_MCHBAR.TC_TBT_DMA2_DIS | | | 12 | 1h<br>RW/L | Thunderbolt DMA2 Enable (TBT_DMA2_EN): 0: DMA2 is disabled and hidden. 1: DMA2 is enabled and visible. Locked by: CAPID0_D_0_0_MCHBAR.TC_TBT_DMA2_DIS | | | 11 | 1h<br>RW/L | Thunderbolt DMA1 Enable (TBT_DMA1_EN): 0: DMA1 is disabled and hidden. 1: DMA1 is enabled and visible. Locked by: CAPID0_D_0_0_MCHBAR.TC_TBT_DMA1_DIS | | | 10 | 1h<br>RW/L | Thunderbolt DMA0 Enable (TBT_DMA0_EN): 0: DMA0 is disabled and hidden. 1: DMA0 is enabled and visible. Locked by: CAPID0_D_0_0_MCHBAR.TC_TBT_DMA0_DIS | | | 9 | 1h<br>RW/L | xDCI Enable (XDCI_EN): 0: xDCI is disabled and hidden. 1: xDCI is enabled and visible. Locked by: CAPIDO_D_0_0_MCHBAR.TC_XDCI_DIS | | | 8 | 1h<br>RW/L | xHCI Enable (XHCI_EN): 0: xHCI is disabled and hidden. 1: xHCI is enabled and visible. Locked by: CAPID0_D_0_0_MCHBAR.TC_XHCI_DIS | | | 7 | 1h<br>RW/L | PCIe7 Enable (PCIE7_EN): 0: TypeC PCIE Root Port 7 is disabled 1: TypeC PCIE Root Port 7 is enabled Locked by: CAPIDO_D_0_0_MCHBAR.TC_PCIE7_DIS | | | 6 | 1h<br>RW/L | PCIe6 Enable (PCIE6_EN): 0: TypeC PCIE Root Port 6 is disabled 1: TypeC PCIE Root Port 6 is enabled Locked by: CAPIDO_D_0_0_MCHBAR.TC_PCIE6_DIS | | | 5 | 1h<br>RW/L | PCIe5 Enable (PCIE5_EN): 0: TypeC PCIE Root Port 5 is disabled 1: TypeC PCIE Root Port 5 is enabled Locked by: CAPIDO_D_0_0_MCHBAR.TC_PCIE5_DIS | | | 4 | 1h<br>RW/L | PCIe4 Enable (PCIE4_EN): 0: TypeC PCIE Root Port 4 is disabled 1: TypeC PCIE Root Port 4 is enabled Locked by: CAPIDO_D_0_0_MCHBAR.TC_PCIE4_DIS | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 1h<br>RW/L | PCIe3 Enable (PCIE3_EN): 0: TypeC PCIE Root Port 3 is disabled 1: TypeC PCIE Root Port 3 is enabled Locked by: CAPID0_D_0_0_MCHBAR.TC_PCIE3_DIS | | 2 | 1h<br>RW/L | PCIe2 Enable (PCIE2_EN): 0: TypeC PCIE Root Port 2 is disabled 1: TypeC PCIE Root Port 2 is enabled Locked by: CAPID0_D_0_0_MCHBAR.TC_PCIE2_DIS | | 1 | 1h<br>RW/L | PCIe1 Enable (PCIE1_EN): 0: TypeC PCIE Root Port 1 is disabled 1: TypeC PCIE Root Port 1 is enabled Locked by: CAPIDO_D_0_0_MCHBAR.TC_PCIE1_DIS | | 0 | 1h<br>RW/L | PCIEO Enable (PCIEO_EN): 0: TypeC PCIE Root Port 0 is disabled 1: TypeC PCIE Root Port 0 is enabled Locked by: CAPIDO_D_0_0_MCHBAR.TC_PCIEO_DIS | # 3.4.3 Capabilities D (CAPIDO\_D\_0\_0\_0\_MCHBAR) — Offset 7094h Processor capability enumeration. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | MCHBAR + 7094h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------| | 31:20 | 0h<br>RO | Reserved | | 19:17 | 0h<br>RW/L | DisplayPort Input Port Count (DPIN_PORT_COUNT): This field indicates the max number of DPin ports. | | 16 | 0h<br>RW/L | TypeC Sub-system IOM Microcontroller Disable (IOM_DIS): 0: Type C IOM is Enabled 1: Type C IOM is Disabled | | 15:13 | 0h<br>RO | Reserved | | 12 | 0h<br>RW/L | TypeC Sub-system Thunderbolt DMA2 Disable (TC_TBT_DMA2_DIS): Indicates if Type-C DMA2 device is disabled. | | 11 | 0h<br>RW/L | TypeC Sub-system Thunderbolt DMA1 Disable (TC_TBT_DMA1_DIS): Indicates if Type-C DMA1 device is disabled. | | 10 | 0h<br>RW/L | TypeC Sub-system Thunderbolt DMA0 Disable (TC_TBT_DMA0_DIS): Indicates if Type-C DMA0 device is disabled. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------| | 9 | 0h<br>RW/L | TypeC Sub-system USB xDCI Disable (TC_XDCI_DIS): Indicates if Type-C XDCI device is disabled. | | 8 | 0h<br>RW/L | TypeC Sub-system USB xHCI Disable (TC_XHCI_DIS): Indicates if Type-C XHCI device is disabled. | | 7 | 0h<br>RW/L | TypeC Sub-system PCIe7 Disable (TC_PCIE7_DIS): PCIE7 disable. | | 6 | 0h<br>RW/L | TypeC Sub-system PCIe6 Disable (TC_PCIE6_DIS): PCIE6 disable. | | 5 | 0h<br>RW/L | TypeC Sub-system PCIe5 Disable (TC_PCIE5_DIS): PCIE5 disable. | | 4 | 0h<br>RW/L | TypeC Sub-system PCIe4 Disable (TC_PCIE4_DIS): PCIE4 disable. | | 3 | 0h<br>RW/L | TypeC Sub-system PCIe3 Disable (TC_PCIE3_DIS): PCIE3 disable. | | 2 | 0h<br>RW/L | TypeC Sub-system PCIe2 Disable (TC_PCIE2_DIS): PCIE2 disable. | | 1 | 0h<br>RW/L | TypeC Sub-system PCIe1 Disable (TC_PCIE1_DIS): PCIE1 disable. | | 0 | 0h<br>RW/L | TypeC Sub-system PCIe0 Disable (TC_PCIE0_DIS): PCIE0 root port is disabled. | ### 3.4.4 Capabilities F (CAPIDO\_F\_0\_0\_0\_PCI) — Offset 7098h Processor capability enumeration. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | MCHBAR + 7098h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:6 | 0h<br>RO | Reserved | | | 5:0 | 00h<br>RW/L | Max Data Rate at Gear1 (MAX_DATA_RATE_AT_GEAR1): This field controls the max DDR data rate at Gear1 (equal to the QCLK ratio) in 00MHz granularity. 0 means unlimited | | # 3.4.5 REGBAR Base Address (REGBAR\_0\_0\_0\_MCHBAR\_IMPH) - Offset 7110h Defines the base address for REGBAR. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | MCHBAR + 7110h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:42 | 0h<br>RO | Reserved | | | 41:24 | 00000h<br>RW | REGBAR Base Address (REGFBAR): This field corresponds to bits 41 to 24 of the base address MMIO space. BIOS will program this register resulting in a base address for a 16MB block of contiguous memory address space. | | | 23:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RW | REGBAR Enable (REGBAREN): 0: REGBAR is disabled and does not claim any memory 1: REGBAR memory mapped accesses are claimed and decoded appropriately. | | ### 3.5 Direct Media Interface BAR (DMIBAR) Registers This chapter documents the DMIBAR registers. Base address of these registers are defined in the DMIBAR\_0\_0\_0\_PCI register in Bus: 0, Device: 0, Function: 0. ### 3.5.1 Summary of Registers ### **Table 3-6. Summary of DMIBAR Registers** | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|-----------------------------------------------------------------|---------------| | 0h | 4 | DMI Virtual Channel Enhanced Capability (DMIVCECH_0_0_0_DMIBAR) | 04010002h | | 4h | 4 | DMI Port VC Capability Register 1 (DMIPVCCAP1_0_0_0_DMIBAR) | 00000000h | | 8h | 4 | DMI Port VC Capability Register 2 (DMIPVCCAP2_0_0_0_DMIBAR) | 00000000h | | Ch | 2 | DMI Port VC Control (DMIPVCCTL_0_0_0_DMIBAR) | 0000h | | 10h | 4 | DMI VC0 Resource Capability (DMIVC0RCAP_0_0_0_DMIBAR) | 00000001h | | 1Ch | 4 | DMI VC1 Resource Capability (DMIVC1RCAP_0_0_0_DMIBAR) | 0000001h | | 26h | 2 | DMI VC0 Resource Status (DMIVC1RSTS_0_0_0_DMIBAR) | 0002h | | 34h | 4 | DMI VCm Resource Capability (DMIVCMRCAP_0_0_0_DMIBAR) | 00008000h | | 38h | 4 | DMI VCm Resource Control (DMIVCMRCTL_0_0_0_DMIBAR) | 07000180h | | 3Eh | 2 | DMI VCm Resource Status (DMIVCMRSTS_0_0_0_DMIBAR) | 0002h | | 40h | 4 | DMI Root Complex Link Declaration (DMIRCLDECH_0_0_0_DMIBAR) | 08010005h | | 44h | 4 | DMI Element Self Description (DMIESD_0_0_0_DMIBAR) | 01000202h | | 50h | 4 | DMI Link Entry 1 Description (DMILE1D_0_0_0_DMIBAR) | 00000000h | | 5Ch | 4 | DMI Link Upper Entry 1 Address (DMILUE1A_0_0_0_DMIBAR) | 00000000h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|----------------------------------------------------------|---------------| | 60h | 4 | DMI Link Entry 2 Description (DMILE2D_0_0_0_DMIBAR) | 00000000h | | 68h | 4 | DMI Link Entry 2 Address (DMILE2A_0_0_0_DMIBAR) | 00000000h | | 88h | 2 | Link Control (LCTL_0_0_0_DMIBAR) | 0000h | | 1C4h | 4 | DMI Uncorrectable Error Status (DMIUESTS_0_0_0_DMIBAR) | 00000000h | | 1C8h | 4 | DMI Uncorrectable Error Mask (DMIUEMSK_0_0_0_DMIBAR) | 00000000h | | 1CCh | 4 | DMI Uncorrectable Error Severity (DMIUESEV_0_0_0_DMIBAR) | 00060010h | | 1D0h | 4 | DMI Correctable Error Status (DMICESTS_0_0_0_DMIBAR) | 00000000h | | 1D4h | 4 | DMI Correctable Error Mask (DMICEMSK_0_0_0_DMIBAR) | 00002000h | ## 3.5.2 DMI Virtual Channel Enhanced Capability (DMIVCECH\_0\_0\_0\_DMIBAR) — Offset 0h Indicates DMI Virtual Channel capabilities. | Туре | Size | Offset | Default | |------|--------|-------------|-----------| | MMIO | 32 bit | DMIBAR + 0h | 04010002h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 040h<br>RO | Pointer to Next Capability (PNC): This field contains the offset to the next PCI Express capability structure in the linked list of capabilities (Link Declaration Capability). | | 19:16 | 1h<br>RO | PCI Express Virtual Channel Capability Version (PCIEVCCV): Hardwired to 1 to indicate compliances with the 1.1 version of the PCI Express specification. Note: This version does not change for 2.0 compliance. | | 15:0 | 0002h<br>RO | <b>Extended Capability ID (ECID):</b> Value of 0002h identifies this linked list item (capability structure) as being for PCI Express Virtual Channel registers. | ### 3.5.3 DMI Port VC Capability Register 1 (DMIPVCCAP1\_0\_0\_0DMIBAR) — Offset 4h Describes the configuration of PCI Express Virtual Channels associated with this port. | Туре | Size | Offset | Default | |------|--------|-------------|-----------| | MMIO | 32 bit | DMIBAR + 4h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:7 | 0h<br>RO | Reserved | | | 6:4 | 0h<br>RO | Low Priority Extended VC Count (LPEVCC): Indicates the number of (extended) Virtual Channels in addition to the default VC belonging to the low-priority VC (LPVC) group that has the lowest priority with respect to other VC resources in a strict-priority VC Arbitration. The value of 0 in this field implies strict VC arbitration. | | | 3 | 0h<br>RO | Reserved | | | 2:0 | Oh<br>RW/L | Extended VC Count (EVCC): Indicates the number of (extended) Virtual Channels in addition to the default VC supported by the device. The Private Virtual Channel, VC1 and the Manageability Virtual Channel are not included in this count. Locked by: TLDMIREGS.WO_STATUSO_0_0_0DMIBAR.EVCCDWOS | | # 3.5.4 DMI Port VC Capability Register 2 (DMIPVCCAP2\_0\_0\_0\_DMIBAR) — Offset 8h Describes the configuration of PCI Express Virtual Channels associated with this port. | Туре | Size | Offset | Default | |------|--------|-------------|----------| | MMIO | 32 bit | DMIBAR + 8h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------| | 31:24 | 00h<br>RO | VC Arbitration Table Offset (VCATO): This field is reserved for VC Arbitration Table Offset | | 23:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | VC Arbitration Capability (VCAC): This field is reserved for VC Arbitration Capability | ### 3.5.5 DMI Port VC Control (DMIPVCCTL\_0\_0\_0\_DMIBAR) — Offset Ch DMI Port VC Control | Туре | Size | Offset | Default | |------|--------|-------------|---------| | MMIO | 16 bit | DMIBAR + Ch | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:4 | 0h<br>RO | Reserved | | | 3:1 | 0h<br>RW | VC Arbitration Select (VCAS): This field will be programmed by software to the only possible value as indicated in the VC Arbitration Capability field. The value 000b when written to this field will indicate the VC arbitration scheme is hardware fixed (in the root complex). This field cannot be modified when more than one VC in the LPVC group is enabled. 000: Hardware fixed arbitration scheme. E.G. Round Robin Others: Reserved See the PCI express specification for more details. | | | 0 | 0h<br>RO | Load VC Arbitration Table (LVCAT): This field is reserved for Load VC Arbitration Table | | ## 3.5.6 DMI VC0 Resource Capability (DMIVC0RCAP\_0\_0\_0\_DMIBAR) — Offset 10h DMI VC0 Resource Capability | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | DMIBAR + 10h | 0000001h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------|--| | 31:24 | 00h | Port Arbitration Table Offset (PATO): | | | 31.24 | RO | This field is reserved for Port Arbitration Table Offset | | | 23 | 0h | Reserved | | | 23 | RO | Reserved | | | 22:16 | 00h | Maximum Time Slots (MTS): | | | 22.10 | RO | This field is reserved for Maximum Time Slots | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Oh<br>RO | Reject Snoop Transactions (REJSNPT): 0: Transactions with or without the No Snoop bit set within the TLP header are allowed on this VC. 1: Any transaction for which the No Snoop attribute is applicable but is not set within the TLP Header will be rejected as an Unsupported Request. | | 14:8 | 0h<br>RO | Reserved | | 7:0 | 01h<br>RO | Port Arbitration Capability (PAC): Having only bit 0 set indicates that the only supported arbitration scheme for this VC is non-configurable hardware-fixed. | ## 3.5.7 DMI VC1 Resource Capability (DMIVC1RCAP\_0\_0\_0DMIBAR) — Offset 1Ch DMI VC1 Resource Capability **Note:** Bit definitions are the same as DMIVCORCAP\_0\_0\_0\_DMIBAR, offset 10h. ### 3.5.8 DMI VC0 Resource Status (DMIVC1RSTS\_0\_0\_0\_DMIBAR) - Offset 26h Reports the Virtual Channel specific status. | Туре | Size | Offset | Default | |------|--------|--------------|---------| | MMIO | 16 bit | DMIBAR + 26h | 0002h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:2 | 0h<br>RO | Reserved | | | | | Virtual Channel 1 Negotiation Pending (VC1NP): | | | | 1h<br>RO/V | 0: The VC negotiation is complete. | | | | | 1: The VC resource is still in the process of negotiation (initialization or disabling). | | | 1 | | Software may use this bit when enabling or disabling the VC. This bit indicates the status of the process of Flow Control initialization. | | | | | It is set by default on Reset, as well as whenever the corresponding Virtual Channel is Disabled or the Link is in the DL_Down state. | | | | | It is cleared when the link successfully exits the FC_INIT2 state. | | | | | Before using a Virtual Channel, software must check whether the VC Negotiation<br>Pending fields for that Virtual Channel are cleared in both Components on a Link. | | | 0 | 0h<br>RO | Reserved | | ### 3.5.9 DMI VCm Resource Capability (DMIVCMRCAP\_0\_0\_0DMIBAR) — Offset 34h DMI VCm Resource Capability | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | DMIBAR + 34h | 00008000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15 | 1h<br>RO | Reject Snoop Transactions (REJSNPT): 0: Transactions with or without the No Snoop bit set within the TLP header are allowed on the VC. 1: When Set, any transaction for which the No Snoop attribute is applicable but is not Set within the TLP Header will be rejected as an Unsupported Request | | | 14:0 | 0h<br>RO | Reserved | | ## 3.5.10 DMI VCm Resource Control (DMIVCMRCTL\_0\_0\_0\_DMIBAR) — Offset 38h DMI VCm Resource Settings | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | DMIBAR + 38h | 07000180h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RW | Virtual Channel Enable (VCMEN): 0: Virtual Channel is disabled. 1: Virtual Channel is enabled. See exceptions below. Software must use the VC Negotiation Pending bit to check whether the VC negotiation is complete. When VC Negotiation Pending bit is cleared, a 1 read from this VC Enable bit indicates that the VC is enabled (Flow Control Initialization is completed for the PCI Express port). A 0b read from this bit indicates that the Virtual Channel is currently disabled. BIOS Requirement: 1. To enable a Virtual Channel, the VC Enable bits for that Virtual Channel must be set in both Components on a Link. 2. To disable a Virtual Channel, the VC Enable bits for that Virtual Channel must be cleared in both Components on a Link. 3. Software must ensure that no traffic is using a Virtual Channel at the time it is disabled. 4. Software must fully disable a Virtual Channel in both Components on a Link before re-enabling the Virtual Channel. | | 30:27 | 0h<br>RO | Reserved | | 26:24 | 7h<br>RW | Virtual Channel ID (VCID): Assigns a VC ID to the VC resource. Assigned value must be non-zero. This field can not be modified when the VC is already enabled. | | 23:13 | 0h<br>RO | Reserved | | 12:8 | 01h<br>RW/V/L | Save Restore (FC_FSM_STATE): This register is for Save Restore to restore the FC FSM | | 7:0 | 80h<br>RO | Traffic Class/Virtual Channel Map (TCVCMMAP): Indicates the TCs (Traffic Classes) that are mapped to the VC resource. Bit locations within this field correspond to TC values. For example, when bit 7 is set in this field, TC7 is mapped to this VC resource. When more than one bit in this field is set, it indicates that multiple TCs are mapped to the VC resource. In order to remove one or more TCs from the TC/VC Map of an enabled VC, software must ensure that no new or outstanding transactions with the TC labels are targeted at the given Link. | # 3.5.11 DMI VCm Resource Status (DMIVCMRSTS\_0\_0\_0\_DMIBAR) — Offset 3Eh DMI VCm Resource Status | Туре | Size | Offset | Default | |------|--------|--------------|---------| | MMIO | 16 bit | DMIBAR + 3Eh | 0002h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:2 | 0h<br>RO | Reserved | | 1 | 1h<br>RO/V | Virtual Channel Negotiation Pending (VCNEGPND): 0: The VC negotiation is complete. 1: The VC resource is still in the process of negotiation (initialization or disabling). Software may use this bit when enabling or disabling the VC. This bit indicates the status of the process of Flow Control initialization. It is set by default on Reset, as well as whenever the corresponding Virtual Channel is Disabled or the Link is in the DL_Down state. It is cleared when the link successfully exits the FC_INIT2 state. Before using a Virtual Channel, software must check whether the VC Negotiation Pending fields for that Virtual Channel are cleared in both Components on a Link. | | 0 | 0h<br>RO | Reserved | # 3.5.12 DMI Root Complex Link Declaration (DMIRCLDECH\_0\_0\_0\_DMIBAR) — Offset 40h This capability declares links from the respective element to other elements of the root complex component to which it belongs and to an element in another root complex component. See PCI Express specification for link/topology declaration requirements. | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | DMIBAR + 40h | 08010005h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 080h<br>RO | Pointer to Next Capability (PNC): This field contains the offset to the next PCI Express capability structure in the linked list of capabilities (Internal Link Control Capability). | | 19:16 | 1h<br>RO | Link Declaration Capability Version (LDCV): Hardwired to 1 to indicate compliances with the 1.1 version of the PCI Express specification. Note: This version does not change for 2.0 compliance. | | 15:0 | 0005h<br>RO | Extended Capability ID (ECID): Value of 0005h identifies this linked list item (capability structure) as being for PCI Express Link Declaration Capability. | ## 3.5.13 DMI Element Self Description (DMIESD\_0\_0\_0\_DMIBAR) - Offset 44h Provides information about the root complex element containing this Link Declaration Capability. | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | DMIBAR + 44h | 01000202h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 01h<br>RO | Port Number (PORTNUM): Specifies the port number associated with this element with respect to the component that contains this element. This port number value is utilized by the egress port of the component to provide arbitration to this Root Complex Element. | | 23:16 | 00h<br>RW/L | Component ID (CID): Identifies the physical component that contains this Root Complex Element. BIOS Requirement: Must be initialized according to guidelines in the PCI Express* Isochronous/Virtual Channel Support Hardware Programming Specification (HPS). Locked by: TLDMIREGS.WO_STATUSO_O_O_O_DMIBAR.CIDDWOS | | 15:8 | 02h<br>RO | Number of Link Entries (NLE): Indicates the number of link entries following the Element Self Description. This field reports 2 (one for MCH egress port to main memory and one to egress port belonging to ICH on other side of internal link). | | 7:4 | 0h<br>RO | Reserved | | 3:0 | 2h<br>RO | Element Type (ETYP): Indicates the type of the Root Complex Element. A value of 2h represents an Internal Root Complex Link (DMI). | ### 3.5.14 DMI Link Entry 1 Description (DMILE1D\_0\_0\_0\_DMIBAR) - Offset 50h First part of a Link Entry which declares an internal link to another Root Complex Element. | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | DMIBAR + 50h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 00h<br>RW/L | Target Port Number (TPN): Specifies the port number associated with the element targeted by this link entry (egress port of PCH). The target port number is with respect to the component that contains this element as specified by the target component ID. This can be programmed by BIOS, but the default value will likely be correct because the DMI RCRB in the PCH will likely be associated with the default egress port for the PCH meaning it will be assigned port number 0. Locked by: TLDMIREGS.WO_STATUSO_0_0_0_DMIBAR.TPNWOS | | | 23:16 | 00h<br>RW/L | Target Component ID (TCID): Identifies the physical component that is targeted by this link entry. BIOS Requirement: Must be initialized according to guidelines in the PCI Express* Isochronous/Virtual Channel Support Hardware Programming Specification (HPS). Locked by: TLDMIREGS.WO_STATUSO_O_O_O_DMIBAR.TCIDE1DWOS | | | 15:2 | 0h<br>RO | Reserved | | | 1 | 0h<br>RO | Link Type (LTYP): Indicates that the link points to memory-mapped space (for RCRB). The link address specifies the 64-bit base address of the target RCRB. | | | 0 | 0h<br>RW/L | Link Valid (LV): 0: Link Entry is not valid and will be ignored. 1: Link Entry specifies a valid link. Locked by: TLDMIREGS.WO_STATUSO_0_0_0_DMIBAR.LVE1DWOS | | # 3.5.15 DMI Link Upper Entry 1 Address (DMILUE1A\_0\_0\_0\_DMIBAR) — Offset 5Ch Second part of a Link Entry which declares an internal link to another Root Complex Element. | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | DMIBAR + 5Ch | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 31:8 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RW/L | Upper Link Address (ULA): Memory mapped base address of the RCRB that is the target element (egress port of PCH) for this link entry. Locked by: TLDMIREGS.WO_STATUSO_0_0_0DMIBAR.ULAE1DWOS | # 3.5.16 DMI Link Entry 2 Description (DMILE2D\_0\_0\_0\_DMIBAR) - Offset 60h First part of a Link Entry which declares an internal link to another Root Complex Element. | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | DMIBAR + 60h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 00h<br>RO | Target Port Number (TPN): Specifies the port number associated with the element targeted by this link entry (Egress Port). The target port number is with respect to the component that contains this element as specified by the target component ID. | | | 23:16 | 00h<br>RW/L | Target Component ID (TCID): Identifies the physical or logical component that is targeted by this link entry. BIOS Requirement: Must be initialized according to guidelines in the PCI Express* Isochronous/Virtual Channel Support Hardware Programming Specification (HPS). Locked by: TLDMIREGS.WO_STATUSO_O_O_O_DMIBAR.TCIDE2DWOS | | | 15:2 | 0h<br>RO | Reserved | | | 1 | 0h<br>RO | Link Type (LTYP): Indicates that the link points to memory-mapped space (for RCRB). The link address specifies the 64-bit base address of the target RCRB. | | | 0 | 0h<br>RW/L | Link Valid (LV): 0: Link Entry is not valid and will be ignored. 1: Link Entry specifies a valid link. Locked by: TLDMIREGS.WO_STATUSO_0_0_0_DMIBAR.LVE2DWOS | | ## 3.5.17 DMI Link Entry 2 Address (DMILE2A\_0\_0\_0\_DMIBAR) — Offset 68h Second part of a Link Entry which declares an internal link to another Root Complex Element. | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | DMIBAR + 68h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bi<br>Ran | - | Default &<br>Access | Field Name (ID): Description | | |-----------|-----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31: | :12 | 00000h<br>RW/L | Link Address (LA): Memory mapped base address of the RCRB that is the target element (Egress Port) for this link entry. Locked by: TLDMIREGS.WO_STATUSO_0_0_0DMIBAR.LAE2DWOS | | | 11 | :0 | 0h<br>RO | Reserved | | ### 3.5.18 Link Control (LCTL\_0\_0\_0\_DMIBAR) — Offset 88h Allows control of PCI Express link. | Туре | Size | Offset | Default | |------|--------|--------------|---------| | MMIO | 16 bit | DMIBAR + 88h | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:10 | 0h<br>RO | Reserved | | | 9 | 0h<br>RO | Hardware Autonomous Width Disable (HAWD): OPI: Not available When Set, this bit disables hardware from changing the Link width for reasons other than attempting to correct unreliable Link operation by reducing Link width. Devices that do not implement the ability autonomously to change Link width are permitted to hardwire this bit to 0b. | | | 8 | 0h<br>RO | Reserved | | | 7 | 0h<br>RW | Extended Sync (ES): OPI: Not available 0: Standard Fast Training Sequence (FTS). 1: Forces the transmission of additional ordered sets when exiting the L0s state and when in the Recovery state. This mode provides external devices (e.g., logic analyzers) monitoring the Link time to achieve bit and symbol lock before the link enters L0 and resumes communication. This is a test mode only and may cause other undesired side effects such as buffer overflows or underruns. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 6 | 0h<br>RO | Reserved | | | 5 | 0h<br>RO | Retrain Link (RL): 0: Normal operation. 1: Full Link retraining is initiated by directing the Physical Layer LTSSM from L0, L0s, or L1 states to the Recovery state. This bit always returns 0 when read. This bit is cleared automatically (no need to write a 0). | | | 4:2 | 0h<br>RO | Reserved | | | 1:0 | Oh<br>RO | Active State PM (ASPM): Controls the level of active state power management supported on the given link. 00: Disabled 01: L0s Entry Supported 10: L1 Entry Supported 11: L0s and L1 Entry Supported | | ## 3.5.19 DMI Uncorrectable Error Status (DMIUESTS\_0\_0\_0\_DMIBAR) — Offset 1C4h This register is for test and debug purposes only. | Туре | Size | Offset | Default | |------|--------|---------------|----------| | MMIO | 32 bit | DMIBAR + 1C4h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------| | 31:21 | 0h<br>RO | Reserved | | 20 | 0h<br>RW/1C/V/<br>P | Unsupported Request Error Status (URES): Unsupported Request Error Status | | 19 | 0h<br>RO | Reserved | | 18 | 0h<br>RW/1C/V/<br>P | Malformed TLP Status (MTLPS): Malformed TLP Status | | 17 | 0h<br>RW/1C/V/<br>P | Receiver Overflow Status (ROS): Receiver Overflow Status | | 16 | 0h<br>RW/1C/V/<br>P | Unexpected Completion Status (UCS): Unexpected Completion Status | | 15 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------| | 14 | 0h<br>RW/1C/V/<br>P | Completion Timeout Status (CTS): Completion Timeout Status | | 13 | 0h<br>RO | Reserved | | 12 | 0h<br>RW/1C/V/<br>P | Poisoned TLP Status (PTLPS): Poisoned TLP Status | | 11:5 | 0h<br>RO | Reserved | | 4 | 0h<br>RW/1C/V/<br>P | Data Link Protocol Error Status (DLPES): Data Link Protocol Error Status | | 3:0 | 0h<br>RO | Reserved | # 3.5.20 DMI Uncorrectable Error Mask (DMIUEMSK\_0\_0\_0\_DMIBAR) — Offset 1C8h This register is for test and debug purposes only. | Туре | Size | Offset | Default | |------|--------|---------------|-----------| | MMIO | 32 bit | DMIBAR + 1C8h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------| | 31:23 | 0h<br>RO | Reserved | | 22 | 0h<br>RW/P | 2 Bit Error Mask (ECCERRM): 2 Bit Error Mask | | 21 | 0h<br>RO | Reserved | | 20 | 0h<br>RW/P | Unsupported Request Error Mask (UREM): Unsupported Request Error Mask | | 19 | 0h<br>RO | Reserved | | 18 | 0h<br>RW/P | Malformed TLP Mask (MTLPM): Malformed TLP Mask | | 17 | 0h<br>RW/P | Receiver Overflow Mask (ROM): Receiver Overflow Mask | | 16 | 0h<br>RW/P | Unexpected Completion Mask (UCM): Unexpected Completion Mask | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------| | 15 | 0h<br>RO | Reserved | | 14 | 0h<br>RW/P | Completion Timeout Mask (CPLTM): Completion Timeout Mask | | 13 | 0h<br>RO | Reserved | | 12 | 0h<br>RW/P | Poisoned TLP Mask (PTLPM): Poisoned TLP Mask | | 11:5 | 0h<br>RO | Reserved | | 4 | 0h<br>RW/P | Data Link Protocol Error Mask (DLPEM): Data Link Protocol Error Mask | | 3:0 | 0h<br>RO | Reserved | # 3.5.21 DMI Uncorrectable Error Severity (DMIUESEV\_0\_0\_0DMIBAR) — Offset 1CCh This register controls whether an individual error is reported as a non-fatal or fatal error. An error is reported as fatal when the corresponding error bit in the severity register is set. If the bit is cleared, the corresponding error is considered nonfatal. It is for test and debug purposes only. | Туре | Size | Offset | Default | |------|--------|---------------|-----------| | MMIO | 32 bit | DMIBAR + 1CCh | 00060010h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------| | 31:23 | 0h<br>RO | Reserved | | 22 | 0h<br>RW/P | 2 Bit Error Mask (ECCERRS): 2 Bit Error Mask | | 21 | 0h<br>RO | Reserved | | 20 | 0h<br>RW/P | Unsupported Request Error Severity (URES): Unsupported Request Error Severity | | 19 | 0h<br>RO | ECRC Error Severity (ECRCES): ECRC Error Severity | | 18 | 1h<br>RW/P | Malformed TLP Error Severity (MTLPES): Malformed TLP Error Severity | | 17 | 1h<br>RW/P | Receiver Overflow Error Severity (ROEV): Receiver Overflow Error Severity | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------| | 16 | 0h<br>RW/P | Unexpected Completion Error Severity (UCES): Unexpected Completion Error Severity | | 15 | 0h<br>RO | Completer Abort Error Severity (CAES): Completer Abort Error Severity | | 14 | 0h<br>RW/P | Completion Timeout Error Severity (CTES): Completion Timeout Error Severity | | 13 | 0h<br>RO | Flow Control Protocol Error Severity (FCPES): Flow Control Protocol Error Severity | | 12 | 0h<br>RW/P | Poisoned TLP Error Severity (PTLPES): Poisoned TLP Error Severity | | 11:5 | 0h<br>RO | Reserved | | 4 | 1h<br>RW/P | Data Link Protocol Error Severity (DLPES): Data Link Protocol Error Severity | | 3:0 | 0h<br>RO | Reserved | ## 3.5.22 DMI Correctable Error Status (DMICESTS\_0\_0\_0\_DMIBAR) — Offset 1D0h This register is for test and debug purposes only. | Туре | Size | Offset | Default | |------|--------|---------------|-----------| | MMIO | 32 bit | DMIBAR + 1D0h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------| | 31:14 | 0h<br>RO | Reserved | | 13 | 0h<br>RW/1C/V/<br>P | Advisory Non-Fatal Error Status (ANFES): When set, indicates that an Advisory Non-Fatal Error occurred. | | 12 | 0h<br>RW/1C/V/<br>P | Replay Timer Timeout Status (RTTS): Replay Timer Timeout Status | | 11:9 | 0h<br>RO | Reserved | | 8 | 0h<br>RW/1C/V/<br>P | REPLAY_NUM Rollover Status (RNRS): REPLAY_NUM Rollover Status | | 7 | 0h<br>RW/1C/V/<br>P | Bad DLLP Status (BDLLPS): Bad DLLP Status | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 6 | 0h<br>RW/1C/V/<br>P | Bad TLP Status (BTLPS): Bad TLP Status | | | 5:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RW/1C/V/<br>P | Receiver Error Status (RES): Physical layer receiver Error occurred. These errors include: elastic Buffer Collision, 8b/10b error, De-skew Timeout Error. | | # 3.5.23 DMI Correctable Error Mask (DMICEMSK\_0\_0\_0\_DMIBAR) - Offset 1D4h This register is for test and debug purposes only. | Туре | Size | Offset | Default | |------|--------|---------------|-----------| | MMIO | 32 bit | DMIBAR + 1D4h | 00002000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | 0h<br>RO | Reserved | | 13 | 1h<br>RW/P | Advisory Non-Fatal Error Mask (ANFEM): When set, masks Advisory Non-Fatal errors from: • Signaling ERR_COR to the device control register • Updating the Uncorrectable Error Status register. This register is set by default to enable compatibility with software that does not comprehend Role-Based Error Reporting. | | 12:0 | 0h<br>RO | Reserved | ### 3.6 **REGBAR Registers** This chapter documents the REGBAR registers. Base address of these registers are defined in the REGBAR\_0\_0\_0\_MCHBAR\_IMPH register which resides in the MCHBAR register collection. ### **3.6.1** Summary of Registers ### Table 3-7. Summary of REGBAR Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |-------------|-----------------|----------------------------------------------------------------|---------------| | C10010<br>h | 4 | PHY Image Status in IMR (IMR_PHY_STATUS) | 00000000h | | C10014<br>h | 4 | Thunderbolt Firmware Status in IMR (IOM_CSME_IMR_TBT_STATUS) | 00000000h | | C10098<br>h | 4 | TypeC Configuration 4 (IOM_TYPEC_SW_CONFIGURATION_4) | 00000000h | | C10160<br>h | 4 | IOM PORT STATUS (IOM_PORT_STATUS[0]) | 00000000h | | C10164<br>h | 4 | IOM PORT STATUS (IOM_PORT_STATUS[1]) | 00000000h | | C10168<br>h | 4 | IOM PORT STATUS (IOM_PORT_STATUS[2]) | 00000000h | | C1016C<br>h | 4 | IOM PORT STATUS (IOM_PORT_STATUS[3]) | 00000000h | | C1102C<br>h | 4 | IOM DP Resource Management (IOM_DP_RESOURCE_MNG[0]) | 00000000h | | C11038<br>h | 4 | IOM DP HW Resource Semaphore (IOM_DP_HW_RESOURCE_SEMAPHORE[0]) | 00000000h | | C118F8<br>h | 4 | IOM FW Current Status (IOM_FW_CURRENT_STATUS) | 00000000h | | C118FC<br>h | 4 | IOM FW Current Task (IOM_FW_CURRENT_TASK) | 00000000h | # 3.6.2 PHY Image Status in IMR (IMR\_PHY\_STATUS) — Offset C10010h PHY Image Status in IMR | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | REGBAR + C10010h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RW/P | FW Download Done (DONE): FW download to IMR is done | | 30 | Oh<br>RW/P | Valid Authentication (VALID): Valid: although the FW is in the IMR, it failed authentication and therefore shouldn't be trusted. 0: Untrusted FW, 1: Successful authentication, FW is trusted and can be used. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------| | 29:22 | 00h<br>RW/P | Error Code (ERROR_CODE): ERROR CODE Logged by CSME while populating PHY IMR. | | 21:16 | 0h<br>RO | Reserved | | 15:0 | 0000h<br>RW/P | Firmware Version (FW_VERSION): The version of firmware that the PHY is using. | ### 3.6.3 Thunderbolt Firmware Status in IMR (IOM\_CSME\_IMR\_TBT\_STATUS) — Offset C10014h Thunderbolt Firmware Status in IMR. | Туре | Size | Offset | Default | |------|--------|------------------|----------| | MMIO | 32 bit | REGBAR + C10014h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW/P | FW Download Done (DONE): FW download to IMR is done | | | 30 | Oh<br>RW/P | Valid Authentication (VALID): Valid: although the FW is in the IMR, it failed authentication and therefore shouldn't be trusted. 0: Untrusted FW, 1: Successful authentication, FW is trusted and can be used. | | | 29:22 | 00h<br>RW/P | Error Code (ERROR_CODE): ERROR CODE Logged by CSME while populating TBT IMR. | | | 21:16 | 0h<br>RO | Reserved | | | 15:0 | 0000h<br>RW/P | Firmware Version (FW_VERSION): The version of firmware that TBT is using. | | # 3.6.4 TypeC Configuration 4 (IOM\_TYPEC\_SW\_CONFIGURATION\_4) — Offset C10098h Defines high speed lane orientation - if HSL Orientation override is enabled and set, the ${\sf HSL}$ orientation is flipped | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | REGBAR + C10098h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RW/L | Locks this register from further changes. Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK | | 30:12 | 00000h<br>RW | BFFI: BFFI field Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK | | 11 | 0h<br>RW/L | PORT6 HSL ORIENTATION (PORT6_HSL_ORIENTATION): High Speed Lane Orientation. Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK | | 10 | 0h<br>RW/L | PORT6 HSL ORIENTATION_OVERIDE ENABLE (PORT6_HSL_ORIENTATION_OVRRD_EN): HSL Orientation Override enable Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK | | 9 | 0h<br>RW/L | PORT5 HSL ORIENTATION (PORT5_HSL_ORIENTATION): High Speed Lane Orientation. Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK | | 8 | 0h<br>RW/L | PORT5 HSL ORIENTATION_OVERIDE ENABLE (PORT5_HSL_ORIENTATION_OVRRD_EN): HSL Orientation Override enable Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK | | 7 | 0h<br>RW/L | PORT4 HSL ORIENTATION (PORT4_HSL_ORIENTATION): High Speed Lane Orientation. Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK | | 6 | 0h<br>RW/L | PORT4 HSL ORIENTATION_OVERIDE ENABLE (PORT4_HSL_ORIENTATION_OVRRD_EN): HSL Orientation Override enable Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK | | 5 | 0h<br>RW/L | PORT3 HSL ORIENTATION (PORT3_HSL_ORIENTATION): High Speed Lane Orientation. Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK | | 4 | 0h<br>RW/L | PORT3 HSL ORIENTATION_OVERIDE ENABLE (PORT3_HSL_ORIENTATION_OVRRD_EN): HSL Orientation Override enable Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK | | 3 | 0h<br>RW/L | PORT2 HSL ORIENTATION (PORT2_HSL_ORIENTATION): High Speed Lane Orientation. Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK | | 2 | 0h<br>RW/L | PORT2 HSL ORIENTATION_OVERIDE ENABLE (PORT2_HSL_ORIENTATION_OVRRD_EN): HSL Orientation Override enable Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 0h<br>RW/L | PORT1 HSL ORIENTATION (PORT1_HSL_ORIENTATION): High Speed Lane Orientation. Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK | | 0 | 0h<br>RW/L | PORT1 HSL ORIENTATION_OVERIDE ENABLE (PORT1_HSL_ORIENTATION_OVRRD_EN): HSL Orientation Override enable Locked by: IOM_TYPEC_SW_CONFIGURATION_4.LOCK | ### 3.6.5 IOM PORT STATUS (IOM\_PORT\_STATUS[0]) — Offset C10160h TypeC port (PHY) status and control. Note that 'Port' and 'PHY' are used interchangeably | Туре | Size | Offset | Default | |------|--------|------------------|----------| | MMIO | 32 bit | REGBAR + C10160h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RO | Port Is Connected (PORT_IS_CONNECTED): Status indication that the port is connected. Maintained by IOM FW. 0x0: Port is not connected. 0x1: Port is connected (IOM FW is done configuring the port). | | 30:29 | 0h<br>RO | Reserved | | 28 | 0h<br>RO | Aux Orientation (AUX_ORI): Aux orientation status Status. Maintained by IOM FW. 1'b0: Orientation is not flipped. 1'b1: Orientation is flipped. | | 27:20 | 00h<br>RO | Mode Type (MODE_TYPE): Mode Type. Maintained by IOM FW. Various usage models. Example is to specify the NiDnT overlay mode or Intel debug overlay mode. | | 19:12 | 00h<br>RO | HPD Status (DHPD): HPD status. Maintained by IOM FW DHPD[1:0] - HPD current state. 0x0: No HPD. 0x1: HPD asserted. 0x2: HPD deasserted. 0x3 Invalid. DHPD[2:2] - HPD current state source. 0x0: PCH. 0x1: TBT DHPD[3:3] - HPD current state destination. 0x0: DP. 0x1: DPin. DHPD[5:4] - Deferred HPD current state. 0x0: No HPD. 0x1: HPD asserted. 0x2: HPD deasserted. 0x3 Invalid. DHPD[6:6] - Deferred HPD current state source. 0x0: PCH. 0x1: TBT DHPD[7:7] - Reserved. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | 0h<br>RO | High Speed Link Orientation Status (HSL_ORI): High-Speed Link Orientation Status. Maintained by IOM FW. 1'b0: Orientation is not flipped. 1'b1: Orientation is flipped. | | 10 | 0h<br>RO | Upstream Facing Port Status (UFP): Maintained by IOM FW. 1'b0: Downstream facing port. TCSS USB is configured to be the Host. 1'b1: Upstream facing port. TCSS USB is configured to be the Device. | | 9:6 | 0h<br>RO | Port activity type (ACTIVITY_TYPE): Port activity type. The TypeC PHY is flexible thus it can be configured for various possible connections. Maintained by IOM FW. 0x0: Undefined 0x1: Fixed connection 0x2: DPin 0x3: USB3 0x4: Safe mode 0x5: Alt mode DP 0x6: Alt mode DP MFD (Multi Function Device) 0x7: Alt mode TBT 0x8: HTI (High-speed Trace Interface - used for debug) 0x9: Alt mode NiDNT (Debug mode) 0xA: DBGACC (Debug Accessory) 0xB: HTI direct 0xC: Alt mode USB3 0xD: Alt mode TBT USB3 0xE: No TBT allowed | | 5 | Oh<br>RO | Configuration Done (CFG_DONE): Control / Status bit to indicate that the port configuration is complete. This bit is also tied to the PHY common lane reset. Maintained by IOM FW. 1'b1: Port configuration is complete. Deassert TypeC PHY (port) common lane reset. 1'b0: Port configuration is not complete. Assert TypeC PHY (port) common lane reset. | | 4 | 0h<br>RO | Port in Transition (PORT_IN_TRANSITION): Indicator that the port bringup is in progress. Maintained by IOM FW. | | 3 | 0h<br>RO | Port Enabled (PORT_EN): Status indicator if the PHY is enabled by BIOS. Maintained by IOM FW. | | 2:0 | 0h<br>RO | PHY Command (CMD): PHY Command: 0x0: NO-OP, 0x1: Wake PHY, 0x2: VNN OFF prep, 0x3: VNNAON OFF prep | # 3.6.6 IOM PORT STATUS (IOM\_PORT\_STATUS[1]) — Offset C10164h TypeC port (PHY) status and control. Note that 'Port' and 'PHY' are used interchangeably | | Туре | Size | Offset | Default | |---|------|--------|------------------|----------| | ĺ | MMIO | 32 bit | REGBAR + C10164h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RO | Port Is Connected (PORT_IS_CONNECTED): Status indication that the port is connected. Maintained by IOM FW. 0x0: Port is not connected. 0x1: Port is connected (IOM FW is done configuring the port). | | 30:29 | 0h<br>RO | Reserved | | 28 | 0h<br>RO | Aux Orientation (AUX_ORI): Aux orientation status Status. Maintained by IOM FW. 1'b0: Orientation is not flipped. 1'b1: Orientation is flipped. | | 27:20 | 00h<br>RO | Mode Type (MODE_TYPE): Mode Type. Maintained by IOM FW. Various usage models. Example is to specify the NiDnT overlay mode or Intel debug overlay mode. | | 19:12 | 00h<br>RO | HPD Status (DHPD): HPD status. Maintained by IOM FW DHPD[1:0] - HPD current state. 0x0: No HPD. 0x1: HPD asserted. 0x2: HPD deasserted. 0x3 Invalid. DHPD[2:2] - HPD current state source. 0x0: PCH. 0x1: TBT DHPD[3:3] - HPD current state destination. 0x0: DP. 0x1: DPin. DHPD[5:4] - Deferred HPD current state. 0x0: No HPD. 0x1: HPD asserted. 0x2: HPD deasserted. 0x3 Invalid. DHPD[6:6] - Deferred HPD current state source. 0x0: PCH. 0x1: TBT DHPD[7:7] - Reserved. | | 11 | 0h<br>RO | High Speed Link Orientation Status (HSL_ORI): High-Speed Link Orientation Status. Maintained by IOM FW. 1'b0: Orientation is not flipped. 1'b1: Orientation is flipped. | | 10 | 0h<br>RO | Upstream Facing Port Status (UFP): UFP: Upstream Facing Port Status. Maintained by IOM FW. 1'b0: Downstream facing port. TCSS USB is configured to be the Host. 1'b1: Upstream facing port. TCSS USB is configured to be the Device. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9:6 | 0h<br>RO | Port activity type (ACTIVITY_TYPE): Port activity type. The TypeC PHY is flexible thus it can be configured for various possible connections. Maintained by IOM FW. 0x0: Undefined 0x1: Fixed connection 0x2: DPin 0x3: USB3 0x4: Safe mode 0x5: Alt mode DP 0x6: Alt mode DP MFD (Multi Function Device) 0x7: Alt mode TBT 0x8: HTI (High-speed Trace Interface - used for debug) 0x9: Alt mode NiDNT (Debug mode) 0xA: DBGACC (Debug Accessory) 0xB: HTI direct 0xC: Alt mode USB3 0xD: Alt mode TBT USB3 0xE: No TBT allowed | | 5 | Oh<br>RO | Configuration Done (CFG_DONE): Control / Status bit to indicate that the port configuration is complete. This bit is also tied to the PHY common lane reset. Maintained by IOM FW. 1'b1: Port configuration is complete. Deassert TypeC PHY (port) common lane reset. 1'b0: Port configuration is not complete. Assert TypeC PHY (port) common lane reset. | | 4 | 0h<br>RO | Port in Transition (PORT_IN_TRANSITION): Indicator that the port bringup is in progress. Maintained by IOM FW. | | 3 | 0h<br>RO | Port Enabled (PORT_EN): Status indicator if the PHY is enabled by BIOS. Maintained by IOM FW. | | 2:0 | 0h<br>RO | PHY Command (CMD): PHY Command: 0x0: NO-OP, 0x1: Wake PHY, 0x2: VNN OFF prep, 0x3: VNNAON OFF prep | # 3.6.7 IOM PORT STATUS (IOM\_PORT\_STATUS[2]) — Offset C10168h TypeC port (PHY) status and control. Note that 'Port' and 'PHY' are used interchangeably | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | REGBAR + C10168h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------|--| | | | Port Is Connected (PORT_IS_CONNECTED): | | | 31 | 0h | Status indication that the port is connected. Maintained by IOM FW. | | | | RO | 0x0: Port is not connected. | | | | | 0x1: Port is connected (IOM FW is done configuring the port). | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30:29 | 0h<br>RO | Reserved | | 28 | 0h<br>RO | Aux Orientation (AUX_ORI): Aux orientation status Status. Maintained by IOM FW. 1'b0: Orientation is not flipped. 1'b1: Orientation is flipped. | | 27:20 | 00h<br>RO | Mode Type (MODE_TYPE): Mode Type. Maintained by IOM FW. Various usage models. Example is to specify the NiDnT overlay mode or Intel debug overlay mode. | | 19:12 | 00h<br>RO | HPD Status (DHPD): HPD status. Maintained by IOM FW DHPD[1:0] - HPD current state. 0x0: No HPD. 0x1: HPD asserted. 0x2: HPD deasserted. 0x3 Invalid. DHPD[2:2] - HPD current state source. 0x0: PCH. 0x1: TBT DHPD[3:3] - HPD current state destination. 0x0: DP. 0x1: DPin. DHPD[5:4] - Deferred HPD current state. 0x0: No HPD. 0x1: HPD asserted. 0x2: HPD deasserted. 0x3 Invalid. DHPD[6:6] - Deferred HPD current state source. 0x0: PCH. 0x1: TBT DHPD[7:7] - Reserved. | | 11 | 0h<br>RO | High Speed Link Orientation Status (HSL_ORI): High-Speed Link Orientation Status. Maintained by IOM FW. 1'b0: Orientation is not flipped. 1'b1: Orientation is flipped. | | 10 | 0h<br>RO | Upstream Facing Port Status (UFP): UFP: Upstream Facing Port Status. Maintained by IOM FW. 1'b0: Downstream facing port. TCSS USB is configured to be the Host. 1'b1: Upstream facing port. TCSS USB is configured to be the Device. | | 9:6 | Oh<br>RO | Port Activity Type (ACTIVITY_TYPE): The TypeC PHY is flexible thus it can be configured for various possible connections. Maintained by IOM FW. 0x0: Undefined 0x1: Fixed connection 0x2: DPin 0x3: USB3 0x4: Safe mode 0x5: Alt mode DP 0x6: Alt mode DP MFD (Multi Function Device) 0x7: Alt mode TBT 0x8: HTI (High-speed Trace Interface - used for debug) 0x9: Alt mode NiDNT (Debug mode) 0xA: DBGACC (Debug Accessory) 0xB: HTI direct 0xC: Alt mode USB3 0xD: Alt mode TBT USB3 0xE: No TBT allowed | | 5 | 0h<br>RO | Configuration Done (CFG_DONE): Control / Status bit to indicate that the port configuration is complete. This bit is also tied to the PHY common lane reset. Maintained by IOM FW. 1'b1: Port configuration is complete. Deassert TypeC PHY (port) common lane reset. 1'b0: Port configuration is not complete. Assert TypeC PHY (port) common lane reset. | | 4 | 0h<br>RO | Port in Transition (PORT_IN_TRANSITION): Indicator that the port bringup is in progress. Maintained by IOM FW. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------| | 3 | 0h<br>RO | Port Enabled (PORT_EN): Status indicator if the PHY is enabled by BIOS. Maintained by IOM FW. | | 2:0 | 0h<br>RO | PHY Command (CMD): PHY Command: 0x0: NO-OP, 0x1: Wake PHY, 0x2: VNN OFF prep, 0x3: VNNAON OFF prep | ### 3.6.8 IOM PORT STATUS (IOM\_PORT\_STATUS[3]) — Offset C1016Ch TypeC port (PHY) status and control. Note that 'Port' and 'PHY' are used interchangeably **Note:** Bit definitions are the same as IOM\_PORT\_STATUS[1], offset C10164h. ### 3.6.9 IOM DP Resource Management (IOM\_DP\_RESOURCE\_MNG[0]) — Offset C1102Ch IOM DP Resource Management **Note**: There are 2 instances of this register. The offset between instances is 4. | | Туре | Size | Offset | Default | |---|------|--------|------------------|----------| | Ī | MMIO | 32 bit | REGBAR + C1102Ch | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------| | 31:8 | 0h<br>RO | Reserved | | 7:4 | Oh<br>RO | DP1 Allocation (DP1_ALLOC): DP1 Ownership: 0x0: Free 0x1: CM 0x2: IOM 0x3-0xF: Reserved | | 3:0 | Oh<br>RO | DPO Allocation (DPO_ALLOC): DPO Ownership: 0x0: Free 0x1: CM 0x2: IOM 0x3-0xF: Reserved | # 3.6.10 IOM DP HW Resource Semaphore (IOM\_DP\_HW\_RESOURCE\_SEMAPHORE[0]) — Offset C11038h IOM DP HW Resource Semaphore reg **Note**: There are 2 instances of this register. The offset between instances is 4. | Туре | Size | Offset | Default | |------|--------|------------------|----------| | MMIO | 32 bit | REGBAR + C11038h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RO/V | Semaphore Lock (SEMLOCK): SemLock: Semaphore lock bit- Master write this bit with its iD, If successfully written Master Owns this resource. Master Should clear the lock as soon as possible | | 30:4 | 0h<br>RO | Reserved | | 3:0 | 0h<br>RO/V | Requestor ID (REQESTOR_ID): 0x0: CM 0x1: IOM 0x2-0xF: Reserved | ### 3.6.11 IOM FW Current Status (IOM\_FW\_CURRENT\_STATUS) — Offset C118F8h FW current status | Туре | Size | Offset | Default | |------|--------|------------------|----------| | MMIO | 32 bit | REGBAR + C118F8h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO | FW Current Status (FW_CURRENT_STATUS): FW Current Status | ### 3.6.12 IOM FW Current Task (IOM\_FW\_CURRENT\_TASK) — Offset C118FCh At the beginning of every task management, FW updates this Register. | | Туре | Size | Offset | Default | |---|------|--------|------------------|----------| | Ī | MMIO | 32 bit | REGBAR + C118FCh | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RO | Reserved | | 30:27 | 0h<br>RO | STAGE: stage of the execution. Always starts with 0. Progrees according to the progress of the thread | | 26:24 | 0h<br>RO | GROUP: Group: internal use. 000 - PCH initiated 001 - IOM_FW initiated 010 - IOM_HW 011 - PM | | 23:16 | 00h<br>RO | Task Data (DATA):<br>Task Data | | 15:12 | 0h<br>RO | Command Parameter (PARAMS): IOM FW command parameter. | | 11:8 | 0h<br>RO | USB2 Port Number (USB2_PORT_NUM): 1s based number (first port = port 1). Up to 16 ports can be encoded. A value of 0h means port 16. | | 7:4 | 0h<br>RO | USB3 Port Number (USB3_PORT_NUM): 1s based number (first port = port 1). Up to 16 ports can be encoded. A value of 0h means port 16. | | 3:0 | 0h<br>RO | OPCODE:<br>Task Opcode | ## 3.7 PCI Express Egress Port BAR (PXPEPBAR) Registers This chapter documents the PXPEPBAR registers. Base address of these registers are defined in the PXPEPBAR\_0\_0\_0\_PCI register in Bus: 0, Device: 0, Function: 0. ### **3.7.1** Summary of Registers ### Table 3-8. Summary of PXPEPBAR Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|-------------------------------------------------------------------|---------------| | Ch | 2 | Egress Port Virtual Channel Control (EPPVCCTL_0_0_0_PXPEPBAR) | 0000h | | 44h | 4 | Egress Port Element Declaration Capability (EPESD_0_0_0_PXPEPBAR) | 00000501h | ## 3.7.2 Egress Port Virtual Channel Control (EPPVCCTL\_0\_0\_0\_PXPEPBAR) — Offset Ch Egress Port Virtual Channel Control | Туре | Size | Offset | Default | |------|--------|---------------|---------| | MMIO | 16 bit | PXPEPBAR + Ch | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |---------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:4 Oh RO Reserved | | Reserved | | 3:1 | 0h<br>RW | VC Arbitration Select (VCAS): This field will be programmed by software to the only possible value as indicated in the Virtual Channel Arbitration Capability field. The value 000b when written to this field will indicate the Virtual Channel arbitration scheme is hardware fixed (in the root complex). This field cannot be modified when more than one Virtual Channel in the LPVC group is enabled. | | 0 | 0h<br>RO | Load Virtual Channel Arbitration Table (LVCAT): This field is reserved for Load Virtual Channel Arbitration Table (LVCAT) | ## 3.7.3 Egress Port Element Declaration Capability (EPESD\_0\_0\_0\_PXPEPBAR) — Offset 44h Provides information about the root complex element containing this Link Declaration Capability. | | Туре | Size | Offset | Default | |---|------|--------|----------------|-----------| | Γ | MMIO | 32 bit | PXPEPBAR + 44h | 00000501h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 00h<br>RO | Port Number (PN): This field specifies the port number associated with this element with respect to the component that contains this element. Value of 00 h indicates to configuration software that this is the default egress port. | | 23:16 | 00h<br>RW/L | Component ID (CID): Identifies the physical component that contains this Root Complex Element. BIOS Requirement: Must be initialized according to guidelines in the PCI Express* Isochronous/Virtual Channel Support Hardware Programming Specification (HPS). Locked by: TLDMIREGS.WO_STATUSO_O_O_O_DMIBAR.CIDPWOS | | 15:8 | 05h<br>RO | Number of Link Entries (NLE): Indicates the number of link entries following the Element Self Description. This field reports 5 (one each for PEG0, PEG11 PEG12, PEG1 and DMI). | | 7:4 | 0h<br>RO | Reserved | | 3:0 | 1h<br>RO | Element Type (ET): Indicates the type of the Root Complex Element. Value of 1 h represents a port to system memory. | ### 3.8 VTDPVC0BAR Registers This chapter documents the VC0PREMAP BAR registers. Base address of these registers are defined in the VTDPVC0BAR $_0_0_0$ MCHBAR $_0$ NCU register which resides in the MCHBAR register collection. ### 3.8.1 Summary of Registers ### Table 3-9. Summary of VTDPVC0BAR Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|-------------------------------------------------------|-----------------------| | 0h | 4 | Version Register (VER_REG_0_0_0_VTDBAR) | 00000050h | | 8h | 8 | Capability Register (CAP_REG_0_0_0_VTDBAR) | 08D2008C40690<br>462h | | 10h | 8 | Extended Capability Register (ECAP_REG_0_0_0_VTDBAR) | 0000060000F050<br>DAh | | 18h | 4 | Global Command Register (GCMD_REG_0_0_0_VTDBAR) | 00000000h | | 1Ch | 4 | Global Status Register (GSTS_REG_0_0_0_VTDBAR) | 00000000h | | 20h | 8 | Root Table Address Register (RTADDR_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 28h | 8 | Context Command Register (CCMD_REG_0_0_0_VTDBAR) | 08000000000000<br>00h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|----------------------------------------------------------------------|-----------------------| | 34h | 4 | Fault Status Register (FSTS_REG_0_0_0_VTDBAR) | 00000000h | | 38h | 4 | Fault Event Control Register (FECTL_REG_0_0_0_VTDBAR) | 80000000h | | 3Ch | 4 | Fault Event Data Register (FEDATA_REG_0_0_0_VTDBAR) | 00000000h | | 40h | 4 | Fault Event Address Register (FEADDR_REG_0_0_0_VTDBAR) | 00000000h | | 44h | 4 | Fault Event Upper Address Register (FEUADDR_REG_0_0_0_VTDBAR) | 00000000h | | 58h | 8 | Advanced Fault Log Register (AFLOG_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 64h | 4 | Protected Memory Enable Register (PMEN_REG_0_0_0_VTDBAR) | 00000000h | | 68h | 4 | Protected Low Memory Base Register (PLMBASE_REG_0_0_0_VTDBAR) | 00000000h | | 6Ch | 4 | Protected Low-Memory Limit Register (PLMLIMIT_REG_0_0_0_VTDBAR) | 00000000h | | 70h | 8 | Protected High-Memory Base Register (PHMBASE_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 78h | 8 | Protected High-Memory Limit Register (PHMLIMIT_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 80h | 8 | Invalidation Queue Head Register (IQH_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 88h | 8 | Invalidation Queue Tail Register (IQT_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 90h | 8 | Invalidation Queue Address Register (IQA_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 9Ch | 4 | Invalidation Completion Status Register (ICS_REG_0_0_0_VTDBAR) | 00000000h | | A0h | 4 | Invalidation Event Control Register (IECTL_REG_0_0_0_VTDBAR) | 80000000h | | A4h | 4 | Invalidation Event Data Register (IEDATA_REG_0_0_0_VTDBAR) | 00000000h | | A8h | 4 | Invalidation Event Address Register (IEADDR_REG_0_0_0_VTDBAR) | 00000000h | | ACh | 4 | Invalidation Event Upper Address Register (IEUADDR_REG_0_0_0_VTDBAR) | 00000000h | | B8h | 8 | Interrupt Remapping Table Address Register (IRTA_REG_0_0_VTDBAR) | 00000000000000<br>00h | | C0h | 8 | Page Request Queue Head Register (PQH_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | C8h | 8 | Page Request Queue Tail Register (PQT_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | D0h | 8 | Page Request Queue Address Register (PQA_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | DCh | 4 | Page Request Status Register (PRS_REG_0_0_0_VTDBAR) | 00000000h | | E0h | 4 | Page Request Event Control Register (PECTL_REG_0_0_0_VTDBAR) | 80000000h | | E4h | 4 | Page Request Event Data Register (PEDATA_REG_0_0_0_VTDBAR) | 00000000h | | E8h | 4 | Page Request Event Address Register (PEADDR_REG_0_0_0_VTDBAR) | 00000000h | | ECh | 4 | Page Request Event Upper Address Register (PEUADDR_REG_0_0_0_VTDBAR) | 00000000h | | 100h | 8 | MTRR Capability Register (MTRRCAP_0_0_0_VTDBAR) | 00000000000000<br>00h | | | 6. | | | |--------|-----------------|------------------------------------------------------------------------------|-----------------------| | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | | 108h | 8 | MTRR Default Type Register (MTRRDEFAULT_0_0_0_VTDBAR) | 00000000000000<br>00h | | 120h | 8 | Fixed-Range MTRR Format 64K-00000<br>(MTRR_FIX64K_00000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 128h | 8 | Fixed-Range MTRR Format 16K-80000<br>(MTRR_FIX16K_80000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 130h | 8 | Fixed-Range MTRR Format 16K-A0000<br>(MTRR_FIX16K_A0000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 138h | 8 | Fixed-Range MTRR Format 4K-C0000<br>(MTRR_FIX4K_C0000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 140h | 8 | Fixed-Range MTRR Format 4K-C8000<br>(MTRR_FIX4K_C8000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 148h | 8 | Fixed-Range MTRR Format 4K-D0000<br>(MTRR_FIX4K_D0000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 150h | 8 | Fixed-Range MTRR Format 4K-D8000 (MTRR_FIX4K_D8000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 158h | 8 | Fixed-Range MTRR Format 4K-E0000 (MTRR_FIX4K_E0000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 160h | 8 | Fixed-Range MTRR Format 4K-E8000<br>(MTRR_FIX4K_E8000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 168h | 8 | Fixed-Range MTRR Format 4K-F0000<br>(MTRR_FIX4K_F0000_REG_0_0_VTDBAR) | 00000000000000<br>00h | | 170h | 8 | Fixed-Range MTRR Format 4K-F8000<br>(MTRR_FIX4K_F8000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 180h | 8 | Variable-Range MTRR Format Physical Base 0 (MTRR_PHYSBASE0_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 188h | 8 | Variable-Range MTRR Format Physical Mask 0 (MTRR_PHYSMASK0_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 190h | 8 | Variable-Range MTRR Format Physical Base 1 (MTRR_PHYSBASE1_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 198h | 8 | Variable-Range MTRR Format Physical Mask 1 (MTRR_PHYSMASK1_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 1A0h | 8 | Variable-Range MTRR Format Physical Base 2 (MTRR_PHYSBASE2_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 1A8h | 8 | Variable-Range MTRR Format Physical Mask 2 (MTRR_PHYSMASK2_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 1B0h | 8 | Variable-Range MTRR Format Physical Base 3 (MTRR_PHYSBASE3_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 1B8h | 8 | Variable-Range MTRR Format Physical Mask 3 (MTRR_PHYSMASK3_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 1C0h | 8 | Variable-Range MTRR Format Physical Base 4 (MTRR_PHYSBASE4_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 1C8h | 8 | Variable-Range MTRR Format Physical Mask 4 (MTRR_PHYSMASK4_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 1D0h | 8 | Variable-Range MTRR Format Physical Base 5 (MTRR_PHYSBASE5_REG_0_0_0_VTDBAR) | 0000000000000<br>00h | | 1D8h | 8 | Variable-Range MTRR Format Physical Mask 5 (MTRR_PHYSMASK5_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 1E0h | 8 | Variable-Range MTRR Format Physical Base 6 (MTRR_PHYSBASE6_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 1E8h | 8 | Variable-Range MTRR Format Physical Mask 6 (MTRR_PHYSMASK6_REG_0_0_0_VTDBAR) | 0000000000000<br>00h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|------------------------------------------------------------------------------|-----------------------| | 1F0h | 8 | Variable-Range MTRR Format Physical Base 7 (MTRR_PHYSBASE7_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 1F8h | 8 | Variable-Range MTRR Format Physical Mask 7 (MTRR_PHYSMASK7_REG_0_0_VTDBAR) | 00000000000000<br>00h | | 200h | 8 | Variable-Range MTRR Format Physical Base 8 (MTRR_PHYSBASE8_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 208h | 8 | Variable-Range MTRR Format Physical Mask 8 (MTRR_PHYSMASK8_REG_0_0_VTDBAR) | 00000000000000<br>00h | | 210h | 8 | Variable-Range MTRR Format Physical Base 9 (MTRR_PHYSBASE9_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 218h | 8 | Variable-Range MTRR Format Physical Mask 9 (MTRR_PHYSMASK9_REG_0_0_VTDBAR) | 00000000000000<br>00h | | 400h | 8 | Fault Recording Register Low [0] (FRCDL_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 408h | 8 | Fault Recording Register High [0] (FRCDH_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 500h | 8 | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 508h | 8 | IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) | 02000000000000<br>00h | ### 3.8.2 Version Register (VER\_REG\_0\_0\_0\_VTDBAR) — Offset 0h Register to report the architecture version supported. Backward compatibility for the architecture is maintained with new revision numbers, allowing software to load remapping hardware drivers written for prior architecture versions. | Туре | Size | Offset | Default | |------|--------|-----------------|----------| | MMIO | 32 bit | VTDPVC0BAR + 0h | 0000050h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------|--| | 31:8 | 0h<br>RO | Reserved | | | 7:4 | 5h<br>RO/V | Major Version Number (MAJOR): ndicates supported architecture version. | | | 3:0 | 0h<br>RO/V | linor Version Number (MINOR): ndicates supported architecture minor version. | | ### 3.8.3 Capability Register (CAP\_REG\_0\_0\_0\_VTDBAR) — Offset 8h Register to report general remapping hardware capabilities. | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 8h | 08D2008C40690462h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:61 | 0h<br>RO | Reserved | | | | | First Level 5-level Paging (FL5LP): | | | 60 | 0h<br>RO/V | <ul> <li>0: Hardware does not support 5-level paging for requests-with-PASID subject to first-level translation.</li> <li>1: Hardware supports 5-level paging for requests-with-PASID subject to first-level translation.</li> </ul> | | | | | Posted Interrupt Support (PI): | | | 59 | 1h<br>RO/V | 0 = Hardware does not support Posting of Interrupts. 1 = Hardware supports Posting of Interrupts. Hardware implementations reporting this field as Set must also report Interrupt Remapping support (IR field in Extended Capability Register) | | | 58:57 | 0h<br>RO | Reserved | | | 56 | 0h<br>RO/V | First Level 1-GByte Page Support (FL1GP): A value of 1 in this field indicates 1-GByte page size is supported for first-level translation. | | | | | Read Draining (DRD): | | | 55 | 1h<br>RO/V | <ul> <li>0 = Hardware does not support draining of DMA read requests.</li> <li>1 = Hardware supports draining of DMA read requests.</li> </ul> | | | | Write Draining (DWD): | | | | 54 | 1h<br>RO/V | <ul> <li>0 = Hardware does not support draining of DMA write requests.</li> <li>1 = Hardware supports draining of DMA write requests.</li> </ul> | | | 53:48 | 12h<br>RO/V | Maximum Address Mask Value (MAMV): The value in this field indicates the maximum supported value for the Address Mask (AM) field in the Invalidation Address register (IVA_REG) and IOTLB Invalidation Descriptor (iotlb_inv_dsc) used for invalidations of second-level translation. This field is valid only when the PSI field in Capability register is reported as Set. | | | | | Number of Fault-Recording Registers (NFR): | | | | 00h<br>RO/V | Number of fault recording registers is computed as N+1, where N is the value reported in this field. | | | 47:40 | | Implementations must support at least one fault recording register (NFR = 0) for each remapping hardware unit in the platform. | | | | | The maximum number of fault recording registers per remapping hardware unit is 256. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Page Selective Invalidation (PSI): | | 39 | 1h<br>RO/V | <ul> <li>0 = Hardware supports only domain and global invalidates for IOTLB.</li> <li>1 = Hardware supports page selective, domain and global invalidates for IOTLB.</li> <li>Hardware implementations reporting this field as set are recommended to support a Maximum Address Mask Value (MAMV) value of at least 9 (or 18 if supporting 1GB pages with second level translation).</li> </ul> | | 38 | 0h<br>RO | Reserved | | 37:34 | 3h<br>RO/V | Second Level Large Page Support (SLLPS): This field indicates the super page sizes supported by hardware. A value of 1 in any of these bits indicates the corresponding super-page size is supported. The super-page sizes corresponding to various bit positions within this field are: • 0 = 21-bit offset to page frame (2MB) • 1 = 30-bit offset to page frame (1GB) • 2 = 39-bit offset to page frame (512GB) • 3 = 48-bit offset to page frame (1TB) Hardware implementations supporting a specific super-page size must support all smaller super-page sizes, i.e. only valid values for this field are 0000b, 0001b, 0011b, 0111b, 1111b. | | 33:24 | 040h<br>RO/V | Fault-Recording Register Offset (FRO): This field specifies the location to the first fault recording register relative to the register base address of this remapping hardware unit. If the register base address is X, and the value reported in this field is Y, the address for the first fault recording register is calculated as X+(16*Y). | | 23 | 0h<br>RO | Reserved | | | | Zero Length Read (ZLR): | | 22 | 1h<br>RO/V | <ul> <li>0 = Indicates the remapping hardware unit blocks (and treats as fault) zero length DMA read requests to write-only pages.</li> <li>1 = Indicates the remapping hardware unit supports zero length DMA read requests to write-only pages.</li> <li>DMA remapping hardware implementations are recommended to report ZLR field as Set.</li> </ul> | | | | Maximum Guest Address Width (MGAW): | | 21:16 | 29h<br>RO/V | This field indicates the maximum DMA virtual addressability supported by remapping hardware. The Maximum Guest Address Width (MGAW) is computed as (N+1), where N is the value reported in this field. For example, a hardware implementation supporting 48-bit MGAW reports a value of 47 (101111b) in this field. If the value in this field is X, untranslated and translated DMA requests to addresses above 2(x+1)-1 are always blocked by hardware. Translations requests to address above 2(x+1)-1 from allowed devices return a null Translation Completion Data Entry with R=W=0. Guest addressability for a given DMA request is limited to the minimum of the value reported through this field and the adjusted guest address width of the corresponding page-table structure. (Adjusted guest address widths supported by hardware are reported through the SAGAW field). Implementations are recommended to support MGAW at least equal to the physical addressability (host address width) of the platform. | | 15:13 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Supported Adjusted Guest Address Widths (SAGAW): | | | 04h<br>RO/V | This 5-bit field indicates the supported adjusted guest address widths (which in turn represents the levels of page-table walks for the 4KB base page size) supported by the hardware implementation. A value of 1 in any of these bits indicates the corresponding adjusted guest address width is supported. The adjusted guest address widths corresponding to various bit positions within this field are: | | 12:8 | | <ul> <li>0 = 30-bit AGAW (2-level page table)</li> <li>1 = 39-bit AGAW (3-level page table)</li> <li>2 = 48-bit AGAW (4-level page table)</li> <li>3 = 57-bit AGAW (5-level page table)</li> <li>4 = Reserved</li> <li>Software must ensure that the adjusted guest address width used to setup the page tables is one of the supported guest address widths reported in this field.</li> </ul> | | | | Caching Mode (CM): | | 7 | 0h<br>RO/V | <ul> <li>0 = Not-present and erroneous entries are not cached in any of the remapping caches. Invalidations are not required for modifications to individual not present or invalid entries. However, any modifications that result in decreasing the effective permissions or partial permission increases require invalidations for them to be effective.</li> <li>1 = Not-present and erroneous mappings may be cached in the remapping caches. Any software updates to the remapping structures (including updates to not-present or erroneous entries) require explicit invalidation.</li> <li>Hardware implementations of this architecture must support a value of 0 in this field.</li> </ul> | | | | Protected High-Memory Region (PHMR): | | 6 | 1h<br>RO/V | <ul> <li>0 = Indicates protected high-memory region is not supported.</li> <li>1 = Indicates protected high-memory region is supported.</li> </ul> | | 5 1h<br>RO/V | | <ul> <li>Protected Low-Memory Region (PLMR):</li> <li>0 = Indicates protected low-memory region is not supported.</li> <li>1 = Indicates protected low-memory region is supported.</li> </ul> | | | Required Write-Buffer Flushing (RWBF): | | | 4 | 0h<br>RO/V | <ul> <li>0 = Indicates no write-buffer flushing is needed to ensure changes to memory-resident structures are visible to hardware.</li> <li>1 = Indicates software must explicitly flush the write buffers to ensure updates made to memory-resident remapping structures are visible to hardware.</li> </ul> | | | | Advanced Fault Logging (AFL): | | 3 | 0h<br>RO/V | <ul> <li>0: Indicates advanced fault logging is not supported. Only primary fault logging is supported.</li> <li>1: Indicates advanced fault logging is supported.</li> </ul> | | | | Number of Domains Supported (ND): | | 2:0 | 2h<br>RO/V | <ul> <li>000b: Hardware supports 4-bit domain-ids with support for up to 16 domains.</li> <li>001b: Hardware supports 6-bit domain-ids with support for up to 64 domains.</li> <li>010b: Hardware supports 8-bit domain-ids with support for up to 256 domains.</li> <li>011b: Hardware supports 10-bit domain-ids with support for up to 1024 domains.</li> <li>100b: Hardware supports 12-bit domain-ids with support for up to 4K domains.</li> <li>100b: Hardware supports 14-bit domain-ids with support for up to 16K domains.</li> <li>110b: Hardware supports 16-bit domain-ids with support for up to 64K domains.</li> <li>111b: Reserved.</li> </ul> | # 3.8.4 Extended Capability Register (ECAP\_REG\_0\_0\_0\_VTDBAR) — Offset 10h Register to report remapping hardware extended capabilities. | Туј | е | Size | Offset | Default | |-----|---|--------|------------------|-------------------| | MM | O | 64 bit | VTDPVC0BAR + 10h | 0000060000F050DAh | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:44 | 0h<br>RO | Reserved | | | 43 | 0h<br>RO/V | PASID Support Limitation (PSL): This field is valid only when Process Address Space ID Support (PASID) field (bit 40) is reported as Set. When this field is reported as Set, extendedcontext-entries with PASID Enable (PASIDE) field Set do not support Requests-withoutPASID. Hardware implementations must report a value of 0 in this field. Virtual implementations may report a value of 1 in this field to disallow guest software from using an extended-context-entry for both Virtual Address (VA) and I/O Virtual Address (IOVA) concurrently. | | | 42 | 1h<br>RO/V | <ul> <li>Page Request Draining Support (PDS):</li> <li>0 = Hardware does not support Page-Request Drain (PD) flag in Inv_wait_dsc.</li> <li>1 = Hardware supports Page-Request Drain (PD) flag in Inv_wait_dsc.</li> <li>This field is valid only when Device-TLB support field is reported as Set.</li> </ul> | | | 41 | 1h<br>RO/V | <ul> <li>Device-TLB Invalidation Throttle (DIT):</li> <li>0 = Hardware does not support Device-TLB Invalidation Throttling.</li> <li>1 = Hardware supports Device-TLB Invalidation Throttling.</li> <li>This field is valid only when Page Request Support (PRS) field is reported as Set.</li> </ul> | | | 40 | 0h<br>RO/V | <ul> <li>Process Address Space ID Support (PASID):</li> <li>0 = Hardware does not support requests tagged with Process Address Space IDs.</li> <li>1 = Hardware supports requests tagged with Process Address Space IDs.</li> </ul> | | | 39:35 | 00h<br>RO/V | PASID Size Supported (PSS): This field reports the PASID size supported by the remapping hardware for requests-with-PASID. A value of N in this field indicates hardware supports PASID field of N+1 bits (For example, value of 7 in this field, indicates 8-bit PASIDs are supported). Requests-with-PASID with PASID value beyond the limit specified by this field are treated as error by the remapping hardware. This field is valid only when PASID field is reported as Set. | | | 34 | 0h<br>RO/V | Extended Accessed Flag Support (EAFS): 0 = Hardware does not support the extended-accessed (EA) bit in first-level paging-structure entries. 1 = Hardware supports the extended accessed (EA) bit in first-level paging-structure entries. This field is valid only when PASID field is reported as Set. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | No Write Flag Support (NWFS): | | | 33 | 0h<br>RO/V | <ul> <li>0 = Hardware ignores the No Write (NW) flag in Device-TLB translationrequests, and behaves as if NW is always 0.</li> <li>1 = Hardware supports the No Write (NW) flag in Device-TLB translationrequests.</li> <li>This field is valid only when Device-TLB support (DT) field is reported as Set.</li> </ul> | | | 32 | 0h<br>RO | Reserved | | | | | Supervisor Request Support (SRS): | | | 31 | 0h<br>RO/V | <ul> <li>0 = H/W does not support requests-with-PASID seeking supervisor privilege.</li> <li>1 = H/W supports requests-with-PASID seeking supervisor privilege.</li> <li>The field is valid only when PASID field is reported as Set.</li> </ul> | | | | | Execute Request Support (ERS): | | | 30 | 0h<br>RO/V | <ul> <li>0 = H/W does not support requests-with-PASID seeking execute permission.</li> <li>1 = H/W supports requests-with-PASID seeking execute permission.</li> <li>This field is valid only when PASID field is reported as Set.</li> </ul> | | | | | Page Request Support (PRS): | | | 29 | 0h<br>RO/V | <ul> <li>0 = Hardware does not support Page Requests.</li> <li>1 = Hardware supports Page Requests</li> <li>This field is valid only when Device-TLB (DT) field is reported as Set.</li> </ul> | | | 28 | 0h<br>RO/V | ECAP Ignore (IGN): Ignore this field | | | | | Deferred Invalidate Support (DIS): | | | 27 | 0h<br>RO/V | <ul> <li>0 = Hardware does not support deferred invalidations of IOTLB and Device-TLB.</li> <li>1 = Hardware supports deferred invalidations of IOTLB and Device-TLB.</li> <li>This field is valid only when PASID field is reported as Set.</li> </ul> | | | | | Nested Translation Support (NEST): | | | 26 | 0h<br>RO/V | <ul> <li>0 = Hardware does not support nested translations.</li> <li>1 = Hardware supports nested translations.</li> <li>This field is valid only when PASID field is reported as Set.</li> </ul> | | | | | Memory Type Support (MTS): | | | 25 | 0h<br>RO/V | <ul> <li>0 = Hardware does not support Memory Type in first-level translation and Extended Memory type in second-level translation.</li> <li>1 = Hardware supports Memory Type in first-level translation and Extended Memory type in second-level translation.</li> <li>This field is valid only when PASID and ECS fields are reported as Set.</li> <li>Remapping hardware units with, one or more devices that operate in processor coherency domain, under its scope must report this field as Set.</li> </ul> | | | | | Extended Context Support (ECS): | | | 24 | 0h<br>RO/V | <ul> <li>0 = Hardware does not support extended-root-entries and extended-context-entries.</li> <li>1 = Hardware supports extended-root-entries and extended-context-entries.</li> <li>Implementations reporting PASID or PRS fields as Set, must report this field as Set.</li> </ul> | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 23:20 | Fh<br>RO/V | Maximum Handle Mask Value (MHMV): The value in this field indicates the maximum supported value for the Handle Mask (HM) field in the interrupt entry cache invalidation descriptor (iec_inv_dsc). This field is valid only when the IR field in Extended Capability register is reported as Set. | | | 19:18 | 0h<br>RO | Reserved | | | 17:8 | 050h<br>RO/V | IOTLB Register Offset (IRO): This field specifies the offset to the IOTLB registers relative to the register base address of this remapping hardware unit. If the register base address is X, and the value reported in this field is Y, the address for the first IOTLB invalidation register is calculated as X+(16*Y). | | | 7 | 1h<br>RO/V | <ul> <li>Snoop Control (SC):</li> <li>0 = Hardware does not support 1-setting of the SNP field in the page-table entries.</li> <li>1 = Hardware supports the 1-setting of the SNP field in the page-table entries.</li> </ul> | | | 6 | 1h<br>RO/V | Pass Through (PT): • 0 = Hardware does not support pass-through translation type in context entries and extended-context-entries. • 1 = Hardware supports pass-through translation type in context entries and extended-context-entries. Pass-through translation is specified through Translation-Type (T) field value of 10b in context-entries, or T field value of 010b in extended-context-entries. Hardware implementations supporting PASID must report a value of 1b in this field. | | | 5 | 0h<br>RO | Reserved | | | 4 | 1h<br>RO/V | <ul> <li>Extended Interrupt Mode (EIM):</li> <li>0 = On Intel64 platforms, hardware supports only 8-bit APIC-IDs (xAPIC mode).</li> <li>1 = On Intel64 platforms, hardware supports 32-bit APIC-IDs (x2APIC mode). This field is valid only on Intel64 platforms reporting Interrupt Remapping support (IR field Set).</li> </ul> | | | 3 | 1h<br>RO/V | Interrupt Remapping support (IR): • 0 = Hardware does not support interrupt remapping. • 1 = Hardware supports interrupt remapping. Implementations reporting this field as Set must also support Queued Invalidation (QI). | | | 2 | 0h<br>RO/V | • 0 = Hardware does not support device-IOTLBs. • 1 = Hardware supports Device-IOTLBs. Implementations reporting this field as Set must also support Queued Invalidation (QI). Hardware implementations supporting I/O Page Requests (PRS field Set in Extended Capability register) must report a value of 1b in this field. | | | 1 | 1h<br>RO/V | <ul> <li>Queued Invalidation Support (QI):</li> <li>0 = Hardware does not support queued invalidations.</li> <li>1 = Hardware supports queued invalidations.</li> </ul> | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0h<br>RO/V | Page-Walk Coherency (C): This field indicates if hardware access to the root, context, extended-context and interrupt-remap tables, and second-level paging structures for requests-without-PASID, are coherent (snooped) or not. • 0 = Indicates hardware accesses to remapping structures are non-coherent. • 1 = Indicates hardware accesses to remapping structures are coherent. Hardware access to advanced fault log, invalidation queue, invalidation semaphore, page-request queue, PASID-table, PASID-state table, and first-level page-tables are always coherent. | ### 3.8.5 Global Command Register (GCMD\_REG\_0\_0\_0\_VTDBAR) — Offset 18h Register to control remapping hardware. If multiple control fields in this register need to be modified, software must serialize the modifications through multiple writes to this register Register to control r mapping hardware. If multiple control fields in this register need to be modified, software must serialize the modifications through multiple writes to this register - 1. Tmp = Read GSTS\_REG - 2. Status = (Tmp & 96FFFFFFh) // Reset the one-shot bits - 3. Command = (Status | (Y << X)) - 4. Write Command to GCMD\_REG - 5. Wait until GSTS\_REG[X] indicates command is serviced. | Туре | Size | Offset | Default | |------|--------|------------------|----------| | MMIO | 32 bit | VTDPVC0BAR + 18h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | 0h<br>WO | <b>Translation Enable (TE):</b> Software writes to this field to request hardware to enable/disable DMA-remapping: | | | | | <ul> <li>0 = Disable DMA remapping.</li> <li>1 = Enable DMA remapping.</li> <li>Hardware reports the status of the translation enable operation through the TES field</li> </ul> | | | 31 | | in the Global Status register. There may be active DMA requests in the platform when software updates this field. Hardware must enable or disable remapping logic only at deterministic transaction boundaries, so that any in-flight transaction is either subject to remapping or not at all. | | | | | Hardware implementations supporting DMA draining must drain any in-flight DMA read/write requests queued within the Root-Complex before completing the translation enable command and reflecting the status of the command through the TES field in the Global Status register. | | | | | The value returned on a read of this field is undefined. | | | 30 | 0h<br>WO | Set Root Table Pointer (SRTP): Software sets this field to set/update the root-entry table pointer used by hardware. The root-entry table pointer is specified through the Root-entry Table Address (RTA_REG) register. Hardware reports the status of the Set Root Table Pointer operation through the RTPS field in the Global Status register. The Set Root Table Pointer operation must be performed before enabling or reenabling (after disabling) DMA remapping through the TE field. After a Set Root Table Pointer operation, software must globally invalidate the context cache and then globally invalidate of IOTLB. This is required to ensure hardware uses only the remapping structures referenced by the new root table pointer, and not stale cached entries. | | | | | While DMA remapping hardware is active, software may update the root table pointer through this field. However, to ensure valid in-flight DMA requests are deterministically remapped, software must ensure that the structures referenced by the new root table pointer are programmed to provide the same remapping results as the structures referenced by the previous root-table pointer. Clearing this bit has no effect. The value returned on read of this field is undefined. | | | | Oh<br>RO | Set Fault Log (SFL): This field is valid only for implementations supporting advanced fault logging. | | | | | Software sets this field to request hardware to set/update the fault-log pointer used by hardware. The fault-log pointer is specified through Advanced Fault Log register. | | | 29 | | Hardware reports the status of the Set Fault Log operation through the FLS field in the Global Status register. | | | | | The fault log pointer must be set before enabling advanced fault logging (through EAFL field). Once advanced fault logging is enabled, the fault log pointer may be updated through this field while DMA remapping is active. | | | | | Clearing this bit has no effect. The value returned on read of this field is undefined. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | Enable Advanced Fault Logging (EAFL): | | | | | This field is valid only for implementations supporting advanced fault logging. | | | | | Software writes to this field to request hardware to enable or disable advanced fault logging: | | | 28 | 0h<br>RO | 0 = Disable advanced fault logging. In this case, translation faults are reported through the Fault Recording registers. | | | | | <ul> <li>1 = Enable use of memory-resident fault log. When enabled, translation faults are recorded in the memory-resident log. The fault log pointer must be set in hardware (through the SFL field) before enabling advanced fault logging. Hardware reports the status of the advanced fault logging enable operation through the AFLS field in the Global Status register.</li> </ul> | | | | | The value returned on read of this field is undefined. | | | | | Write Buffer Flush (WBF): | | | | | This bit is valid only for implementations requiring write buffer flushing. | | | 27 | 0h<br>RO | Software sets this field to request that hardware flush the Root-Complex internal write buffers. This is done to ensure any updates to the memory-resident remapping structures are not held in any internal write posting buffers. | | | | | Hardware reports the status of the write buffer flushing operation through the WBFS field in the Global Status register. | | | | | Clearing this bit has no effect. The value returned on a read of this field is undefined. | | | | | Queued Invalidation Enable (QIE): | | | | | This field is valid only for implementations supporting queued invalidations. | | | | | Software writes to this field to enable or disable queued invalidations. | | | | 0h | | | | 26 | wo | • 0 = Disable queued invalidations. | | | | WO | 1 = Enable use of queued invalidations. | | | | | Hardware reports the status of queued invalidation enable operation through QIES field in the Global Status register. | | | | | The value returned on a read of this field is undefined. | | | | | Interrupt Remapping Enable (IRE): | | | | | This field is valid only for implementations supporting interrupt remapping. | | | | | | | | | | 0 = Disable interrupt-remapping hardware. | | | | | 1 = Enable interrupt-remapping hardware. | | | | | Hardware reports the status of the interrupt remapping enable operation through the | | | 25 | 0h | IRES field in the Global Status register. | | | | WO | There may be active interrupt requests in the platform when software updates this field. Hardware must enable or disable interrupt-remapping logic only at deterministic transaction boundaries, so that any in-flight interrupts are either subject to remapping or not at all. | | | | | Hardware implementations must drain any in-flight interrupts requests queued in the Root-Complex before completing the interrupt-remapping enable command and reflecting the status of the command through the IRES field in the Global Status register. | | | | | The value returned on a read of this field is undefined. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | Set Interrupt Remap Table Pointer (SIRTP): | | | 24 | 0h<br>WO | This field is valid only for implementations supporting interrupt-remapping. Software sets this field to set/update the interrupt remapping table pointer used by hardware. The interrupt remapping table pointer is specified through the Interrupt Remapping Table Address (IRTA_REG) register. Hardware reports the status of the Set Interrupt Remap Table Pointer operation through the IRTPS field in the Global Status register. The Set Interrupt Remap Table Pointer operation must be performed before enabling or re-enabling (after disabling) interrupt-remapping hardware through the IRE field. After a Set Interrupt Remap Table Pointer operation, software must globally invalidate the interrupt entry cache. This is required to ensure hardware uses only the interrupt-remapping entries referenced by the new interrupt remap table pointer, and not any stale cached entries. While interrupt remapping is active, software may update the interrupt remapping table pointer through this field. However, to ensure valid in-flight interrupt requests are deterministically remapped, software must ensure that the structures referenced by the new interrupt remap table pointer are programmed to provide the same remapping results as the structures referenced by the previous interrupt remap table pointer. | | | | | Clearing this bit has no effect. The value returned on a read of this field is undefined. | | | Compatibility Format Interrupt (CFI): This field is valid only for Intel64 implementations supporting inte Software writes to this field to enable or disable Compatibility For Intel64 platforms. The value in this field is effective only when intenabled and Extended Interrupt Mode (x2APIC mode) is not enabled when the compatibility format interrupts. Oh WO • 0 = Block Compatibility format interrupts. • 1 = Process Compatibility format interrupts as pass-through (in remapping). | | This field is valid only for Intel64 implementations supporting interrupt-remapping. Software writes to this field to enable or disable Compatibility Format interrupts on Intel64 platforms. The value in this field is effective only when interrupt-remapping is enabled and Extended Interrupt Mode (x2APIC mode) is not enabled. • 0 = Block Compatibility format interrupts. • 1 = Process Compatibility format interrupts as pass-through (bypass interrupt remapping). Hardware reports the status of updating this field through the CFIS field in the Global Status register. | | | 22:0 | 0h<br>RO | Reserved | | # 3.8.6 Global Status Register (GSTS\_REG\_0\_0\_0\_VTDBAR) — Offset 1Ch Register to report general remapping hardware status. | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | VTDPVC0BAR + 1Ch | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RO/V | Translation Enable Status (TES): This field indicates the status of DMA-remapping hardware. • 0 = DMA-remapping hardware is not enabled. • 1 = DMA-remapping hardware is enabled | | 30 | 0h<br>RO/V | Root Table Pointer Status (RTPS): This field indicates the status of the root- table pointer in hardware. This field is cleared by hardware when software sets the SRTP field in the Global Command register. This field is set by hardware when hardware completes the Set Root Table Pointer operation using the value provided in the Root-Entry Table Address register. | | 29 | 0h<br>RO | Fault Log Status (FLS): This field: Is cleared by hardware when software Sets the SFL field in the Global Command register. Is Set by hardware when hardware completes the Set Fault Log Pointer operation using the value provided in the Advanced Fault Log register. | | 28 | 0h<br>RO | Advanced Fault Logging Status (AFLS): This field is valid only for implementations supporting advanced fault logging. It indicates the advanced fault logging status: • 0 = Advanced Fault Logging is not enabled. • 1 = Advanced Fault Logging is enabled. | | 27 | 0h<br>RO | <ul> <li>Write Buffer Flush Status (WBFS): This field is valid only for implementations requiring write buffer flushing. This field indicates the status of the write buffer flush command. It is:</li> <li>Set by hardware when software sets the WBF field in the Global Command register.</li> <li>Cleared by hardware when hardware completes the write buffer flushing operation.</li> </ul> | | 26 | Oh RO/V Queued Invalidation Enable Status (QIES): This field indicates queued invalidation enable status. • 0 = queued invalidation is not enabled. • 1 = queued invalidation is enabled | | | 25 | 0h<br>RO/V | Interrupt Remapping Enable Status (IRES): This field indicates the status of Interrupt-remapping hardware. • 0 = Interrupt-remapping hardware is not enabled. • 1 = Interrupt-remapping hardware is enabled | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | This field indicates the status of the interrupt remapping table pointer in hardware This field is cleared by hardware when software sets the SIRTP field in the Global Command register. This field is Set by hardware when hardware completes the set interrupt remap table pointer operation using the value provided in the Interrupt Remapping Table Address register. | | | | | 23 | 0h<br>RO/V | Compatibility Format Interrupt Status (CFIS): This field indicates the status of Compatibility format interrupts on Intel64 implementations supporting interrupt-remapping. The value reported in this field is applicable only when interrupt-remapping is enabled and Extended Interrupt Mode (x2APIC mode) is not enabled. • 0 = Compatibility format interrupts are blocked. • 1 = Compatibility format interrupts are processed as pass-through (bypassing interrupt remapping). | | | 22:0 | 0h<br>RO | Reserved | | ## 3.8.7 Root Table Address Register (RTADDR\_REG\_0\_0\_0\_VTDBAR) — Offset 20h Register providing the base address of root-entry table. | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 20h | 0000000000000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:52 | 0h<br>RO | Reserved | | | 51:12 | 00000000<br>00h<br>RW | ooh address width. | | | 11 | 0h<br>RW/V | Root Table Type (RTT): This field specifies the type of root-table referenced by the Root Table Address (RTA) field: • 0 = Root Table. • 1 = Extended Root Table | | | 10:0 | 0h<br>RO | Reserved | | # 3.8.8 Context Command Register (CCMD\_REG\_0\_0\_0\_VTDBAR) - Offset 28h Register to manage context cache. The act of writing the uppermost byte of the CCMD\_REG with the ICC field Set causes the hardware to perform the context-cache invalidation. | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 28h | 0800000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63 | 0h<br>RW/V | Invalidate Context Cache (ICC): Software requests invalidation of context-cache by setting this field. Software must also set the requested invalidation granularity by programming the CIRG field. Software must read back and check the ICC field is Clear to confirm the invalidation is complete. Software must not update this register when this field is set. Hardware clears the ICC field to indicate the invalidation request is complete. Hardware also indicates the granularity at which the invalidation operation was performed through the CAIG field. Software must submit a context-cache invalidation request through this field only when there are no invalidation requests pending at this remapping hardware unit. Since information from the context-cache may be used by hardware to tag IOTLB entries, software must perform domain-selective (or global) invalidation of IOTLB after the context cache invalidation has completed. Hardware implementations reporting write-buffer flushing requirement (RWBF=1 in Capability register) must implicitly perform a write buffer flush before invalidating the context cache. | | 62:61 | 0h<br>RW | Context Invalidation Request Granularity (CIRG): Software provides the requested invalidation granularity through this field when setting the ICC field: • 00: Reserved. • 01: Global Invalidation request. • 10: Domain-selective invalidation request. The target domain-id must be specified in the DID field. • 11: Device-selective invalidation request. The target source-id(s) must be specified through the SID and FM fields, and the domain-id (that was programmed in the context-entry for these device(s)) must be provided in the DID field. Hardware implementations may process an invalidation request by performing invalidation at a coarser granularity than requested. Hardware indicates completion of the invalidation request by clearing the ICC field. At this time, hardware also indicates the granularity at which the actual invalidation was performed through the CAIG field. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | Context Actual Invalidation Granularity (CAIG): | | | | | Hardware reports the granularity at which an invalidation request was processed through the CAIG field at the time of reporting invalidation completion (by clearing the ICC field). The following are the encodings for this field: | | | 60:59 | 1h<br>RO/V | <ul> <li>00: Reserved.</li> <li>01: Global Invalidation performed. This could be in response to a global, domain-selective or device-selective invalidation request.</li> </ul> | | | | | 10: Domain-selective invalidation performed using the domain-id specified by software in the DID field. This could be in response to a domain-selective or device-selective invalidation request. | | | | | <ul> <li>11: Device-selective invalidation performed using the source-id and domain-id<br/>specified by software in the SID and FM fields. This can only be in response to a<br/>device-selective invalidation request.</li> </ul> | | | 58:34 | 0h<br>RO | Reserved | | | 33:32 | 0h<br>WO | Function Mask (FM): Software may use the Function Mask to perform device-selective invalidations on behalf of devices supporting PCI Express Phantom FunctionsThis field specifies which bits of the function number portion (least significant three bits) of the SID field to mask when performing device-selective invalidations. The following encodings are defined for this field: • 00: No bits in the SID field masked. • 01: Mask most significant bit of function number in the SID field. • 10: Mask two most significant bit of function number in the SID field. • 11: Mask all three bits of function number in the SID field. The context-entries corresponding to all the source-ids specified through the FM and SID fields must have to the domain-id specified in the DID field. | | | 31:16 | 0000h<br>WO | Source ID (SID): Indicates the source-id of the device whose corresponding context-entry needs to be selectively invalidated. This field along with the FM field must be programmed by software for device-selective invalidation requests. | | | 15:0 | 0000h<br>RW | Domain ID (DID): Indicates the id of the domain whose context-entries need to be selectively invalidated. This field must be programmed by software for both domain-selective and device-selective invalidation requests. The Capability register reports the domain-id width supported by hardware. Software must ensure that the value written to this field is within this limit. Hardware may ignore and not implement bits15:N, where N is the supported domain-id width reported in the Capability register. | | # 3.8.9 Fault Status Register (FSTS\_REG\_0\_0\_0\_VTDBAR) — Offset 34h Register indicating the various error status. | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | VTDPVC0BAR + 34h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:8 | 00h<br>RO/V | Fault Record Index (FRI): This field is valid only when the PPF field is Set. The FRI field indicates the index (from base) of the fault recording register to which the first pending fault was recorded when the PPF field was Set by hardware. The value read from this field is undefined when the PPF field is clear. | | | 7 | 0h<br>RW/1C/V/<br>P | Page Request Overflow (PRO): Hardware detected a Page Request Overflow error. Hardware implementations not supporting the Page Request Queue implement this bit as RsvdZ. | | | 6 | 0h<br>RW/1C/V/<br>P | Invalidation Time-out Error (ITE): Hardware detected a Device-IOTLB invalidation completion time-out. At this time, a fault event may be generated based on the programming of the Fault Event Control register. Hardware implementations not supporting device Device-IOTLBs implement this bit as RsvdZ. | | | 5 | 0h<br>RW/1C/V/<br>P | Invalidation Completion Error (ICE): Hardware received an unexpected or invalid Device-IOTLB invalidation completion. This could be due to either an invalid ITag or invalid source-id in an invalidation completion response. At this time, a fault event may be generated based on the programming of hte Fault Event Control register. Hardware implementations not supporting Device-IOTLBs implement this bit as RsvdZ. | | | 4 | 0h<br>RW/1C/V/<br>P | Invalidation Queue Error (IQE): Hardware detected an error associated with the invalidation queue. This could be due to either a hardware error while fetching a descriptor from the invalidation queue, or hardware detecting an erroneous or invalid descriptor in the invalidation queue. At this time, a fault event may be generated based on the programming of the Fault Event Control register. Hardware implementations not supporting queued invalidations implement this bit as RsvdZ. | | | 3 | 0h<br>RO/V | Advanced Pending Fault (APF): When this field is Clear, hardware sets this field when the first fault record (at index 0) is written to a fault log. At this time, a fault event is generated based on the programming of the Fault Event Control register. Software writing 1 to this field clears it. Hardware implementations not supporting advanced fault logging implement this bit as RsvdZ. | | | 2 | 0h<br>RO/V | Advanced Fault Overflow (AFO): Hardware sets this field to indicate advanced fault log overflow condition. At this time, a fault event is generated based on the programming of the Fault Event Control register. Software writing 1 to this field clears it. Hardware implementations not supporting advanced fault logging implement this bit as RsvdZ. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 0h<br>RO/V/P | Primary Pending Fault (PPF): This field indicates if there are one or more pending faults logged in the fault recording registers. Hardware computes this field as the logical OR of Fault (F) fields across all the fault recording registers of this remapping hardware unit. • 0 = No pending faults in any of the fault recording registers. • 1 = One or more fault recording registers has pending faults. The FRI field is updated by hardware whenever the PPF field is set by hardware. Also, depending on the programming of Fault Event Control register, a fault event is generated when hardware sets this field. | | 0 | 0h<br>RW/1C/V/<br>P | Primary Fault Overflow (PFO): Hardware sets this field to indicate overflow of fault recording registers. Software writing 1 clears this field. When this field is Set, hardware does not record any new faults until software clears this field. | # 3.8.10 Fault Event Control Register (FECTL\_REG\_0\_0\_0\_VTDBAR) — Offset 38h Register specifying the fault event interrupt message control bits. | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | VTDPVC0BAR + 38h | 80000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 1h<br>RW | <ul> <li>Interrupt Mask (IM):</li> <li>0 = No masking of interrupt. When an interrupt condition is detected, hardware issues an interrupt message (using the Fault Event Data and Fault Event Address register values).</li> <li>1 = This is the value on reset. Software may mask interrupt message generation by setting this field. Hardware is prohibited from sending the interrupt message when this field is set.</li> </ul> | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30 | 0h<br>RO/V | <ul> <li>Interrupt Pending (IP):</li> <li>Hardware sets the IP field whenever it detects an interrupt condition, which is defined as:</li> <li>When primary fault logging is active, an interrupt condition occurs when hardware records a fault through one of the Fault Recording registers and sets the PPF field in Fault Status register.</li> <li>When advanced fault logging is active, an interrupt condition occurs when hardware records a fault in the first fault record (at index 0) of the current fault log and sets the APF field in the Fault Status register.</li> <li>Hardware detected error associated with the Invalidation Queue, setting the IQE field in the Fault Status register.</li> <li>Hardware detected invalid Device-IOTLB invalidation completion, setting the ICE field in the Fault Status register.</li> <li>Hardware detected Device-IOTLB invalidation completion time-out, setting the ITE field in the Fault Status register.</li> <li>Hardware detected Device-IOTLB invalidation completion time-out, setting the ITE field in the Fault Status register.</li> <li>If any of the status fields in the Fault Status register was already Set at the time of setting any of these fields, it is not treated as a new interrupt condition.</li> <li>The IP field is kept set by hardware while the interrupt message is held pending. The interrupt message could be held pending due to interrupt mask (IM field) being Set or other transient hardware conditions.</li> <li>The IP field is cleared by hardware as soon as the interrupt message pending condition is serviced. This could be due to either:</li> <li>Hardware issuing the interrupt message due to either change in the transient hardware condition that caused interrupt message to be held pending, or due to software clearing the IM field.</li> <li>Software servicing all the pending interrupt status fields in the Fault Status register as follows: When primary fault logging is active, software clearing the Fault (F) field in all the Fault Recording registers with faults, causing the PPF field</li></ul> | | 29:0 | 0h<br>RO | Reserved | # 3.8.11 Fault Event Data Register (FEDATA\_REG\_0\_0\_0\_VTDBAR) - Offset 3Ch Register specifying the interrupt message data | Туре | Size | Offset | Default | |------|--------|------------------|----------| | MMIO | 32 bit | VTDPVC0BAR + 3Ch | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | 0000h<br>RW | Extended Interrupt Message Data (EIMD): This field is valid only for implementations supporting 32-bit interrupt data fields. Hardware implementations supporting only 16-bit interrupt data may treat this field as RsvdZ. | | 15:0 | 0000h<br>RW | Interrupt Message Data (IMD): Data value in the interrupt request. | ## 3.8.12 Fault Event Address Register (FEADDR\_REG\_0\_0\_0\_VTDBAR) — Offset 40h Register specifying the interrupt message address. | Туре | Size | Offset | Default | |------|--------|------------------|----------| | MMIO | 32 bit | VTDPVC0BAR + 40h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | 00000000<br>h<br>RW | Message Address (MA): When fault events are enabled, the contents of this register specify the DWORD-aligned address (bits 31:2) for the interrupt request. | | 1:0 | 0h<br>RO | Reserved | ## 3.8.13 Fault Event Upper Address Register (FEUADDR\_REG\_0\_0\_0\_VTDBAR) — Offset 44h Register specifying the interrupt message upper address. | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | VTDPVC0BAR + 44h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RW | Message Upper Address (MUA): Hardware implementations supporting Extended Interrupt Mode are required to implement this register. Hardware implementations not supporting Extended Interrupt Mode may treat this field as RsvdZ. | | # 3.8.14 Advanced Fault Log Register (AFLOG\_REG\_0\_0\_0\_VTDBAR) — Offset 58h Register to specify the base address of the memory-resident fault-log region. This register is treated as RsvdZ for implementations not supporting advanced translation fault logging (AFL field reported as 0 in the Capability register). | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 58h | 0000000000000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:12 | 00000000<br>00000h<br>RO | Fault Log Address (FLA): This field specifies the base of 4KB aligned fault-log region in system memory. Hardware ignores and does not implement bits 63:HAW, where HAW is the host address width. Software specifies the base address and size of the fault log region through this register, and programs it in hardware through the SFL field in the Global Command register. When implemented, reads of this field return the value that was last programmed to it. | | | 11:9 | Oh<br>RO | Fault Log Size (FLS): This field specifies the size of the fault log region pointed by the FLA field. The size the fault log region is 2X * 4KB, where X is the value programmed in this register. When implemented, reads of this field return the value that was last programmed it. | | | 8:0 | 0h<br>RO | Reserved | | ## 3.8.15 Protected Memory Enable Register (PMEN\_REG\_0\_0\_0\_VTDBAR) — Offset 64h Register to enable the DMA-protected memory regions setup through the PLMBASE,..PLMLIMT, PHMBASE, PHMLIMIT registers. This register is always treated as RO for implementations not supporting protected memory regions (PLMR and PHMR fields reported as Clear in the Capability register). Protected memory regions may be used by software to securely initialize remapping structures in memory. To avoid impact to legacy BIOS usage of memory, software is recommended to not overlap protected memory regions with any reserved memory regions of the platform reported through the Reserved Memory Region Reporting (RMRR) structures. | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | VTDPVC0BAR + 64h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | | 1 | | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | | 31 | 0h<br>RW | <ul> <li>Enable Protected Memory (EPM): This field controls DMA accesses to the protected low-memory and protected high-memory regions.</li> <li>0 = Protected memory regions are disabled.</li> <li>1 = Protected memory regions are enabled.DMA requests accessing protected memory regions are handled as follows:</li> <li>When DMA remapping is not enabled, all DMA requests accessing protected memory regions are blocked.</li> <li>When DMA remapping is enabled:</li> <li>DMA requests processed as pass-through (Translation Type value of 10b in Context-Entry) and accessing the protected memory regions are blocked.</li> <li>DMA requests with translated address (AT=10b) and accessing the protected memory regions are blocked.</li> <li>DMA requests that are subject to address remapping, and accessing the protected memory regions may or may not be blocked by hardware. For such requests, software must not depend on hardware protection of the protected memory regions, and instead program the DMA-remapping page-tables to not allow DMA to protected memory regions.</li> <li>Remapping hardware access to the remapping structures are not subject to protected memory region checks.</li> <li>DMA requests blocked due to protected memory region violation are not recorded or reported as remapping faults.</li> <li>Hardware reports the status of the protected memory enable/disable operation through the PRS field in this register.Hardware implementations supporting DMA draining must drain any in-flight translated DMA requests queued within the Root-Complex before indicating the protected memory region as enabled through the PRS field.</li> <li>After writing to this field software must wait for the operation to be completed and</li> </ul> | | | 30:1 | 0h | reflected in the PRS status field (bit 0) before changing the value of this field again. Reserved | | | 30.1 | RO | reserveu | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------| | 0 | 0h | Protected Region Status (PRS): This field indicates the status of protected memory region(s): | | | RO/V | <ul> <li>0 = Protected memory region(s) disabled.</li> <li>1 = Protected memory region(s) enabled.</li> </ul> | ## 3.8.16 Protected Low Memory Base Register (PLMBASE\_REG\_0\_0\_0\_VTDBAR) — Offset 68h Register to set up the base address of DMA-protected low-memory region below 4GB. This register must be set up before enabling protected memory through PMEN\_REG, and must not be updated when protected memory regions are enabled. This register is always treated as RO for implementations not supporting protected low memory region (PLMR field reported as Clear in the Capability register). The alignment of the protected low memory region base depends on the number of reserved bits (N:0) of this register. Software may determine N by writing all 1s to this register, and finding the most significant zero bit position with 0 in the value read back from the register. Bits N:0 of this register is decoded by hardware as all 0s...Software must setup the protected low memory region below 4GB. Software must not modify this register when protected memory regions are enabled (PRS field Set in PMEN\_REG). | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | VTDPVC0BAR + 68h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW | Protected Low-Memory Base (PLMB): This register specifies the base of protected low-memory region in system memory. | | | 19:0 | 0h<br>RO | Reserved | | ## 3.8.17 Protected Low-Memory Limit Register (PLMLIMIT\_REG\_0\_0\_0\_VTDBAR) — Offset 6Ch Register to set up the limit address of DMA-protected low-memory region below 4GB. This register must be set up before enabling protected memory through PMEN\_REG, and must not be updated when protected memory regions are enabled This register is always treated as RO for implementations not supporting protected low memory region (PLMR field reported as Clear in the Capability register) The alignment of the protected low memory region limit depends on the number of reserved bits (N:0) of this register. Software may determine N by writing all 1s to this register, and finding most significant zero bit position with 0 in the value read back from the register. Bits N:0 of the limit register is decoded by hardware as all 1s The Protected low-memory base and limit registers functions as follows: - Programming the protected low-memory base and limit registers with the same value in bits 31: (N+1) specifies a protected low-memory region of size 2(N+1) bytes - Programming the protected low-memory limit register with a value less than the protected low-memory base register disables the protected low-memory region Software must not modify this register when protected memory regions are enabled (PRS field Set in PMEN REG). | Туре | Size | Offset | Default | |------|--------|------------------|----------| | MMIO | 32 bit | VTDPVC0BAR + 6Ch | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW | Protected Low-Memory Limit (PLML): This register specifies the last host physical address of the DMA-protected low-memory region in system memory. | | | 19:0 | 0h<br>RO | Reserved | | ## 3.8.18 Protected High-Memory Base Register (PHMBASE\_REG\_0\_0\_0\_VTDBAR) — Offset 70h Register to set up the base address of DMA-protected high-memory region. This register must be set up before enabling protected memory through PMEN\_REG, and must not be updated when protected memory regions are enabled This register is always treated as RO for implementations not supporting protected high memory region (PHMR field reported as Clear in the Capability register) The alignment of the protected high memory region base depends on the number of reserved bits (N:0) of this register. Software may determine N by writing all 1s to this register, and finding most significant zero bit position below host address width (HAW) in the value read back from the register. Bits N:0 of this register are decoded by hardware as all 0s Software may setup the protected high memory region either above or below 4GB Software must not modify this register when protected memory regions are enabled (PRS field Set in PMEN\_REG). | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 70h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:42 | 0h<br>RO | Reserved | | | 41:20 | 000000h<br>RW | Protected High-Memory Base (PHMB): This register specifies the base of protected (high) memory region in system memory Hardware ignores, and does not implement, bits 63:HAW, where HAW is the host address width. | | | 19:0 | 0h<br>RO | Reserved | | ### 3.8.19 Protected High-Memory Limit Register (PHMLIMIT\_REG\_0\_0\_0\_VTDBAR) — Offset 78h Register to set up the limit address of DMA-protected high-memory region. This register must be set up before enabling protected memory through PMEN\_REG, and must not be updated when protected memory regions are enabled This register is always treated as RO for implementations not supporting protected high memory region (PHMR field reported as Clear in the Capability register) The alignment of the protected high memory region limit depends on the number of reserved bits (N:0) of this register. Software may determine the value of N by writing all 1s to this register, and finding most significant zero bit position below host address width (HAW) in the value read back from the register. Bits N:0 of the limit register is decoded by hardware as all 1s The protected high-memory base & limit registers functions as follows - Programming the protected low-memory base and limit registers with the same value in bits HAW:(N+1) specifies a protected low-memory region of size 2(N+1) bytes - Programming the protected high-memory limit register with a value less than the protected high-memory base register disables the protected high-memory region Software must not modify this register when protected memory regions are enabled (PRS field Set in PMEN\_REG). | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 78h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description Reserved | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:42 | 0h<br>RO | | | | 41:20 | 000000h<br>RW | Protected High-Memory Limit (PHML): This register specifies the last host physical address of the DMA-protected high-memory region in system memory Hardware ignores and does not implement bits 63:HAW, where HAW is the host address width. | | | 19:0 | 0h<br>RO | Reserved | | # 3.8.20 Invalidation Queue Head Register (IQH\_REG\_0\_0\_0\_VTDBAR) — Offset 80h Register indicating the invalidation queue head. This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 80h | 0000000000000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bi<br>Ran | _ | Default &<br>Access | Field Name (ID): Description Reserved | | |-----------|----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63: | 19 | 0h<br>RO | | | | 18: | :4 | 0000h<br>RO/V | Queue Head (QH): Specifies the offset (128-bit aligned) to the invalidation queue for the command that will be fetched next by hardware Hardware resets this field to 0 whenever the queued invalidation is disabled (QIES field Clear in the Global Status register). | | | 3:0 | 0 | 0h<br>RO | Reserved | | ## 3.8.21 Invalidation Queue Tail Register (IQT\_REG\_0\_0\_0\_VTDBAR) — Offset 88h Register indicating the invalidation tail head. This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 88h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 63:19 | 0h<br>RO | Reserved | | 18:4 | 0000h<br>RW | <b>Queue Tail (QT):</b> Specifies the offset (128-bit aligned) to the invalidation queue for the command that will be written next by software. | | 3:0 | 0h<br>RO | Reserved | ## 3.8.22 Invalidation Queue Address Register (IQA\_REG\_0\_0\_0\_VTDBAR) — Offset 90h Register to configure the base address and size of the invalidation queue. This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 90h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RW | Invalidation Queue Base Address (IQA): This field points to the base of 4KB aligned invalidation request queue. Hardware ignores and does not implement bits 63:HAW, where HAW is the host address width Reads of this field return the value that was last programmed to it. | | 11:3 | 0h<br>RO | Reserved | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | 0h<br>RW | <b>Queue Size (QS):</b> This field specifies the size of the invalidation request queue. A value of X in this field indicates an invalidation request queue of $(2^X)$ 4KB pages. The number of entries in the invalidation queue is $2^(X + 8)$ . | ## 3.8.23 Invalidation Completion Status Register (ICS\_REG\_0\_0\_0\_VTDBAR) — Offset 9Ch Register to report completion status of invalidation wait descriptor with Interrupt Flag (IF) Set This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | VTDPVC0BAR + 9Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RW/1C/V/<br>P | Invalidation Wait Descriptor Complete (IWC): Indicates completion of Invalidation Wait Descriptor with Interrupt Flag (IF) field Set. Hardware implementations not supporting queued invalidations implement this field as RsvdZ. | ## 3.8.24 Invalidation Event Control Register (IECTL\_REG\_0\_0\_0\_VTDBAR) — Offset A0h Register specifying the invalidation event interrupt control bits This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | VTDPVC0BAR + A0h | 80000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |---------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 1h<br>RW | O= No masking of interrupt. When a invalidation event condition is detected, hardware issues an interrupt message (using the Invalidation Event Data & Invalidation Event Address register values) 1= This is the value on reset. Software may mask interrupt message generation by setting this field. Hardware is prohibited from sending the interrupt message when this field is Set. | | 30 | 0h<br>RO/V | <ul> <li>Interrupt Pending (IP): <ul> <li>Hardware sets the IP field whenever it detects an interrupt condition. Interrupt condition is defined as:</li> </ul> </li> <li>An Invalidation Wait Descriptor with Interrupt Flag (IF) field Set completed, setting the IWC field in the Invalidation Completion Status register</li> <li>If the IWC field in the Invalidation Completion Status register was already Set at the time of setting this field, it is not treated as a new interrupt condition</li> <li>The IP field is kept Set by hardware while the interrupt message is held pending. The interrupt message could be held pending due to interrupt mask (IM field) being Set, or due to other transient hardware conditions. The IP field is cleared by hardware as soon as the interrupt message pending condition is serviced. This could be due to either:</li> <li>0 = Hardware issuing the interrupt message due to either change in the transient hardware condition that caused interrupt message to be held pending or due to software clearing the IM field</li> <li>1 = Software servicing the IWC field in the Invalidation Completion Status register.</li> </ul> | | 29:0 Oh RO Reserved | | Reserved | # 3.8.25 Invalidation Event Data Register (IEDATA\_REG\_0\_0\_0\_VTDBAR) — Offset A4h Register specifying the Invalidation Event interrupt message data This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | VTDPVC0BAR + A4h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0000h<br>RW | <b>Extended Interrupt Message Data (EIMD):</b> This field is valid only for implementations supporting 32-bit interrupt data fields Hardware implementations supporting only 16-bit interrupt data treat this field as Rsvd. | | | 15:0 | 0000h<br>RW | Interrupt Message Data (IMD): Data value in the interrupt request. | | ## 3.8.26 Invalidation Event Address Register (IEADDR\_REG\_0\_0\_0\_VTDBAR) — Offset A8h Register specifying the Invalidation Event Interrupt message address This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register. **Note:** Bit definitions are the same as FEADDR\_REG\_0\_0\_0\_VTDBAR, offset 40h. ## 3.8.27 Invalidation Event Upper Address Register (IEUADDR\_REG\_0\_0\_VTDBAR) — Offset ACh Register specifying the Invalidation Event interrupt message upper address. | Туре | Size | Offset | Default | |------|--------|------------------|----------| | MMIC | 32 bit | VTDPVC0BAR + ACh | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h | Message Upper Address (MUA): Hardware implementations supporting Queued Invalidations and Extended Interrupt Mode are required to implement this register | | | RW | Hardware implementations not supporting Queued Invalidations or Extended Interrupt Mode may treat this field as RsvdZ. | ## 3.8.28 Interrupt Remapping Table Address Register (IRTA\_REG\_0\_0\_0\_VTDBAR) — Offset B8h Register providing the base address of Interrupt remapping table. This register is treated as RsvdZ by implementations reporting Interrupt Remapping (IR) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + B8h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:52 | 0h<br>RO | Reserved | | | 51:12 | 00000000<br>00h<br>RW/V | Interrupt Remapping Table Address (IRTA): This field points to the base of 4KB aligned interrupt remapping table Hardware ignores and does not implement bits 63:HAW, where HAW is the host address width Reads of this field returns value that was last programmed to it. | | | 11 | 0h<br>RW/V | Extended Interrupt Mode Enable (EIME): This field is used by hardware on Intel64 platforms as follows: • 0=xAPIC mode is active. Hardware interprets only low 8-bits of Destination-ID field in the IRTEs. The high 24-bits of the Destination-ID field are treated as reserved • 1= x2APIC mode is active. Hardware interprets all 32-bits of Destination-ID field in the IRTEs This field is implemented as RsvdZ on implementations reporting Extended Interrupt Mode (EIM) field as Clear in Extended Capability register. | | | 10:4 Oh RO Reserved | | Reserved | | | 3:0 | 0h<br>RW/V | IRTA Size (S): This field specifies the size of the interrupt remapping table. The number of entries in the interrupt remapping table is 2(X+1), where X is the value programmed in this field. | | ## 3.8.29 Page Request Queue Head Register (PQH\_REG\_0\_0\_0\_VTDBAR) — Offset C0h Register indicating the page request queue head. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + C0h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description Reserved | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:19 | 0h<br>RO | | | | 18:4 | 0000h<br>RO | Page Queue Head (PQH): Specifies the offset (16-bytes aligned) to the page request queue for the request that will be processed next by software. | | | 3:0 | 0h<br>RO | Reserved | | ## 3.8.30 Page Request Queue Tail Register (PQT\_REG\_0\_0\_0\_VTDBAR) — Offset C8h Register indicating the page request queue tail. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register. | • | Туре | Size | Offset | Default | |---|------|--------|------------------|-------------------| | | MMIO | 64 bit | VTDPVC0BAR + C8h | 0000000000000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 63:19 | 0h<br>RO | Reserved | | 18:4 | 0000h<br>RO/V | Page Queue Tail (PQT): Specifies the offset (16-bytes aligned) to the page request queue for the request that will be written next by hardware. | | 3:0 | 0h<br>RO | Reserved | ## 3.8.31 Page Request Queue Address Register (PQA\_REG\_0\_0\_0\_VTDBAR) — Offset D0h Register to configure the base address and size of the page request queue. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + D0h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Page Request Queue Base Address (PQA): This field points to the base of 4KB aligned page request queue. Hardware may ignore and not implement bits 63:HAW, where HAW is the host address width. Software must configure this register before enabling page requests in any extended-context-entries. | | 11:3 | 0h<br>RO | Reserved | | 2:0 | 0h<br>RO | Page Request Queue Size (PQS): This field specifies the size of the page request queue. A value of X in this field indicates an invalidation request queue of $(2^X)$ 4KB pages. The number of entries in the page request queue is $2^X + 8$ | ### 3.8.32 Page Request Status Register (PRS\_REG\_0\_0\_0\_VTDBAR) - Offset DCh Register to report pending page request in page request queue. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | VTDPVC0BAR + DCh | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RO/V/P | Pending Page Request (PPR): Pending Page Request: Indicates pending page requests to be serviced by software in the page request queue. This field is Set by hardware when a streaming page request entry (page_stream_reg_dsc) or a page group request (page_grp_req_dsc) with Last Page in Group (LPG) field Set, is added to the page request queue. | | ### 3.8.33 Page Request Event Control Register (PECTL\_REG\_0\_0\_0\_VTDBAR) — Offset E0h Register specifying the page request event interrupt control bits. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register | Туре | Size | Offset | Default | |------|--------|------------------|----------| | MMIO | 32 bit | VTDPVC0BAR + E0h | 8000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |---------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 1h<br>RO | Interrupt Mask (IM): Interrupt Mask • 0=No masking of interrupt. When a page request event condition is detected, hardware issues an interrupt message (using the Page Request Event Data and Page Request Event Address register values) • 1=This is the value on reset. Software may mask interrupt message generation by setting this field. Hardware is prohibited from sending the interrupt message when this field is Set. | | 30 | 0h<br>RO/V | <ul> <li>Interrupt Pending (IP): Interrupt Pending: Hardware sets the IP field whenever it detects an interrupt condition. Interrupt condition is defined as: </li> <li>A streaming page request entry (page_stream_req_dsc) or a page group request (page_grp_req_dsc) with Last Page in Group (LPG) field Set, was added to page request queue, resulting in hardware setting the Pending Page Request (PPR) field in Page Request Status register</li> <li>If the PPR field in the Page Request Event Status register was already Set at the time of setting this field, it is not treated as a new interrupt condition The IP field is kept Set by hardware while the interrupt message is held pending. The interrupt message could be held pending due to interrupt mask (IM field) being Set, or due to other transient hardware conditions. The IP field is cleared by hardware as soon as the interrupt message pending condition is serviced. This could be due to either: </li> <li>Hardware issuing the interrupt message due to either change in the transient hardware condition that caused interrupt message to be held pending or due to software clearing the IM field </li> <li>Software servicing the PPR field in the Page Request Event Status register.</li> </ul> | | 29:0 Oh Ro Reserved | | Reserved | ### 3.8.34 Page Request Event Data Register (PEDATA\_REG\_0\_0\_0\_VTDBAR) — Offset E4h Register specifying the Page Request Event interrupt message data. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | VTDPVC0BAR + E4h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | 0000h<br>RO | Extended Interrupt Message Data (EIMD): Extended Interrupt Message Data | | 15:0 | 0000h<br>RO | Interrupt Message Data (IMD): Interrupt Message Data: Data value in the interrupt request. Software requirements for programming this register are described in VTd Spec | ### 3.8.35 Page Request Event Address Register (PEADDR\_REG\_0\_0\_0\_VTDBAR) — Offset E8h Register specifying the Page Request Event Interrupt message address. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | VTDPVC0BAR + E8h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | 00000000<br>h<br>RO | Message Address (MA): Message Address: When fault events are enabled, the contents of this register specify the DWORD-aligned address (bits 31:2) for the interrupt request. | | 1:0 | 0h<br>RO | Reserved | ### 3.8.36 Page Request Event Upper Address Register (PEUADDR\_REG\_0\_0\_0\_VTDBAR) — Offset ECh Register specifying the Page Request Event interrupt message upper address. | Туре | Size | Offset | Default | |------|--------|------------------|----------| | MMIO | 32 bit | VTDPVC0BAR + ECh | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO | Message Upper Address (MUA): Message Upper Address: This field specifies the upper address (bits 63:32) for the page request event interrupt. | ### 3.8.37 MTRR Capability Register (MTRRCAP\_0\_0\_0\_VTDBAR) — Offset 100h Register reporting the Memory Type Range Register Capability. This register is treated as RsvdZ by implementations reporting Memory Type Support (MTS) as not supported in the Extended Capability register. When implemented, value reported in this register must match IA32\_MTRRCAP Model Specific Register (MSR) value reported by the host IA-32 processor(s). | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 100h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:11 | 0h<br>RO | Reserved | | | 10 | Oh<br>RO | <ul> <li>Write Combining (WC):</li> <li>0 = Write-combining (WC) memory type is not supported.</li> <li>1 = Write-combining (WC) memory type is supported. Indicates whether the Write Combining memory type is supported.</li> </ul> | | | 9 | 0h<br>RO | Reserved | | | 8 | 0h<br>RO | Fixed Range MTRRs Supported (FIX): • 0 = No fixed range MTRRs are supported • 1 = Fixed range MTRRs (MTRR_FIX64K_00000 through MTRR_FIX4K_0F8000) are supported | | | 7:0 | 00h<br>RO | Variable MTRR Count (VCNT): Indicates number of variable range MTRRs are supported. | | ### 3.8.38 MTRR Default Type Register (MTRRDEFAULT\_0\_0\_0\_VTDBAR) — Offset 108h Register for enabling/configuring Memory Type Range Registers. This register is treated as RsvdZ by implementations reporting Memory Type Support (MTS) as not supported in the Extended Capability register. | | Туре | Size | Offset | Default | |---|------|--------|-------------------|-------------------| | ĺ | MMIO | 64 bit | VTDPVC0BAR + 108h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:12 | 0h<br>RO | Reserved | | | 11 | Oh<br>RO | MTRR Enable (E): 0 = Disable MTRRs; UC memory type is applied. FE field has no effect. 1 = Enable MTRRs. FE field can disable the fixed-range MTRRs. Type specified in the default memory type field is used for areas of memory not already mapped by either fixed or variable MTRR | | | 10 | 0h<br>RO | • 0 = Disable fixed range MTRRs. • 1 = Enable fixed range MTRRs. When fixed range MTRRs are enabled, they take priority over the variable range MTRRs when overlaps in ranges occur. If the fixed-range MTRRs are disabled, the variable range MTRRs can still be used and can map the range ordinarily covered by the fixed range MTRRs. | | | 9:8 | :8 Oh RO Reserved | | | | 7:0 | 00h<br>RO | <b>Default Memory Type (MEMTYPE):</b> Indicates default memory type used for physical memory address ranges that do not have a memory type specified for them by an MTRR. Legal values for this field are 0,1,4, 5 and 6. | | # 3.8.39 Fixed-Range MTRR Format 64K-00000 (MTRR\_FIX64K\_00000\_REG\_0\_0\_0\_VTDBAR) — Offset 120h Fixed Range MTRR covering the 64K memory space from 0x00000 - 0x7FFFF. | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 120h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------| | 63:56 | 00h<br>RO | R7 IOMMU (R7):<br>Register Field 7 | | 55:48 | 00h<br>RO | R6 IOMMU (R6):<br>Register Field 6 | | 47:40 | 00h<br>RO | R5 IOMMU (R5):<br>Register Field 5 | | 39:32 | 00h<br>RO | R4 IOMMU (R4):<br>Register Field 4 | | 31:24 | 00h<br>RO | R3 IOMMU (R3):<br>Register Field 3 | | 23:16 | 00h<br>RO | R2 IOMMU (R2):<br>Register Field 2 | | 15:8 | 00h<br>RO | R1 IOMMU (R1):<br>Register Field 1 | | 7:0 | 00h<br>RO | R0 IOMMU (R0):<br>Register Field 0 | # 3.8.40 Fixed-Range MTRR Format 16K-80000 (MTRR\_FIX16K\_80000\_REG\_0\_0\_0\_VTDBAR) — Offset 128h Fixed Range MTRR covering the 16K memory space from 0x80000 - 0x9FFFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_0\_VTDBAR, offset 120h. # 3.8.41 Fixed-Range MTRR Format 16K-A0000 (MTRR\_FIX16K\_A0000\_REG\_0\_0\_0\_VTDBAR) — Offset 130h Fixed Range MTRR covering the 16K memory space from 0xA0000 - 0xBFFFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_0\_VTDBAR, offset 120h. # 3.8.42 Fixed-Range MTRR Format 4K-C0000 (MTRR\_FIX4K\_C0000\_REG\_0\_0\_0\_VTDBAR) — Offset 138h Fixed Range MTRR covering the 4K memory space 0xC0000 - 0xC7FFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_0\_VTDBAR, offset 120h. 3.8.43 Fixed-Range MTRR Format 4K-C8000 (MTRR\_FIX4K\_C8000\_REG\_0\_0\_0\_VTDBAR) — Offset 140h Fixed Range MTRR covering the 4K memory space from 0xC8000 - 0xCFFFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_0\_VTDBAR, offset 120h. 3.8.44 Fixed-Range MTRR Format 4K-D0000 (MTRR\_FIX4K\_D0000\_REG\_0\_0\_0\_VTDBAR) — Offset 148h Fixed Range MTRR covering the 4K memory space from 0xD0000 - 0xD7FFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR, offset 120h. 3.8.45 Fixed-Range MTRR Format 4K-D8000 (MTRR\_FIX4K\_D8000\_REG\_0\_0\_0\_VTDBAR) — Offset **150h** Fixed Range MTRR covering the 4K memory space from 0xD80000 - 0xDFFFF. **Note:** Bit definitions are the same as MTRR FIX64K 00000 REG 0 0 0 VTDBAR, offset 120h. 3.8.46 Fixed-Range MTRR Format 4K-E0000 (MTRR FIX4K E0000 REG 0 0 0 VTDBAR) — Offset 158h Fixed Range MTRR covering the 4K memory space from 0xE0000 - 0xE7FFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR, offset 120h. 3.8.47 Fixed-Range MTRR Format 4K-E8000 (MTRR\_FIX4K\_E8000 REG 0 0 0 VTDBAR) — Offset 160h Fixed Range MTRR covering the 4K memory space from 0xE8000 - 0xEFFFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR, offset 120h. #### 3.8.48 Fixed-Range MTRR Format 4K-F0000 (MTRR\_FIX4K\_F0000\_REG\_0\_0\_0\_VTDBAR) — Offset 168h Fixed Range MTRR covering the 4K memory space from 0xF0000 - 0xF7FFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_0\_VTDBAR, offset 120h. #### 3.8.49 Fixed-Range MTRR Format 4K-F8000 (MTRR\_FIX4K\_F8000\_REG\_0\_0\_0\_VTDBAR) — Offset 170h Fixed Range MTRR covering the 4K memory space from 0xF8000 - 0xFFFFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_0\_VTDBAR, offset 120h. ### 3.8.50 Variable-Range MTRR Format Physical Base 0 (MTRR\_PHYSBASE0\_REG\_0\_0\_0\_VTDBAR) — Offset 180h Variable-Range MTRR BASE0 | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 180h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|----------------------|--------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 0 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | Memtype PHYSBASE (MEMTYPE): Memory type for variable memory type range 0 | ### 3.8.51 Variable-Range MTRR Format Physical Mask 0 (MTRR\_PHYSMASK0\_REG\_0\_0\_0\_VTDBAR) — Offset 188h Variable-Range MTRR MASK0 | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 188h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------|-------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 0 | | 11 | 0h<br>RO | Valid PHYSMASK (VALID): Valid bit for variable range 0 mask | | 10:0 | 0h<br>RO | Reserved | # 3.8.52 Variable-Range MTRR Format Physical Base 1 (MTRR\_PHYSBASE1\_REG\_0\_0\_0\_VTDBAR) — Offset 190h Variable-Range MTRR BASE1 | | Туре | Size | Offset | Default | |---|------|--------|-------------------|-------------------| | ĺ | MMIO | 64 bit | VTDPVC0BAR + 190h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------|--------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 1 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | Memtype PHYSBASE (MEMTYPE): Memory type for variable memory type range 1 | ### 3.8.53 Variable-Range MTRR Format Physical Mask 1 (MTRR\_PHYSMASK1\_REG\_0\_0\_0\_VTDBAR) — Offset 198h Variable-Range MTRR MASK1 | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 198h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|----------------------|-------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 1 | | 11 | 0h<br>RO | Valid PHYSMASK (VALID): Valid bit for variable range 1 mask | | 10:0 | 0h<br>RO | Reserved | ### 3.8.54 Variable-Range MTRR Format Physical Base 2 (MTRR\_PHYSBASE2\_REG\_0\_0\_0\_VTDBAR) — Offset 1A0h Variable-Range MTRR BASE2 | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 1A0h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------|--------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 2 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | Memtype PHYSBASE (MEMTYPE): Memory type for variable memory type range 2 | ### 3.8.55 Variable-Range MTRR Format Physical Mask 2 (MTRR\_PHYSMASK2\_REG\_0\_0\_0\_VTDBAR) — Offset 1A8h Variable-Range MTRR MASK2 | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 1A8h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------|-------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 2 | | 11 | 0h<br>RO | Valid PHYSMASK (VALID): Valid bit for variable range 2 mask | | 10:0 | 0h<br>RO | Reserved | # 3.8.56 Variable-Range MTRR Format Physical Base 3 (MTRR\_PHYSBASE3\_REG\_0\_0\_0\_VTDBAR) — Offset 1B0h Variable-Range MTRR BASE3 | | Туре | Size | Offset | Default | |---|------|--------|-------------------|-------------------| | ĺ | MMIO | 64 bit | VTDPVC0BAR + 1B0h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------|--------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 3 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | Memtype PHYSBASE (MEMTYPE): Memory type for variable memory type range 3 | ### 3.8.57 Variable-Range MTRR Format Physical Mask 3 (MTRR\_PHYSMASK3\_REG\_0\_0\_0\_VTDBAR) — Offset 1B8h Variable-Range MTRR MASK3 | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 1B8h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------|-------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 3 | | 11 | 0h<br>RO | Valid PHYSMASK (VALID): Valid bit for variable range 3 mask | | 10:0 | 0h<br>RO | Reserved | ### 3.8.58 Variable-Range MTRR Format Physical Base 4 (MTRR\_PHYSBASE4\_REG\_0\_0\_0\_VTDBAR) — Offset 1C0h Variable-Range MTRR BASE4 | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 1C0h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|----------------------|--------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 4 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | Memtype PHYSBASE (MEMTYPE): Memory type for variable memory type range 4 | ### 3.8.59 Variable-Range MTRR Format Physical Mask 4 (MTRR\_PHYSMASK4\_REG\_0\_0\_0\_VTDBAR) — Offset 1C8h Variable-Range MTRR MASK4 | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 1C8h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------|-------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 4 | | 11 | 0h<br>RO | Valid PHYSMASK (VALID): Valid bit for variable range 4 mask | | 10:0 | 0h<br>RO | Reserved | # 3.8.60 Variable-Range MTRR Format Physical Base 5 (MTRR\_PHYSBASE5\_REG\_0\_0\_0\_VTDBAR) — Offset 1D0h Variable-Range MTRR BASE5 | | Туре | Size | Offset | Default | |---|------|--------|-------------------|-------------------| | ĺ | MMIO | 64 bit | VTDPVC0BAR + 1D0h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|----------------------|--------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 5 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | Memtype PHYSBASE (MEMTYPE): Memory type for variable memory type range 5 | ### 3.8.61 Variable-Range MTRR Format Physical Mask 5 (MTRR\_PHYSMASK5\_REG\_0\_0\_0\_VTDBAR) — Offset 1D8h Variable-Range MTRR MASK5 | | Туре | Size | Offset | Default | |---|------|--------|-------------------|-------------------| | Ī | MMIO | 64 bit | VTDPVC0BAR + 1D8h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------|-------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 5 | | 11 | 0h<br>RO | Valid PHYSMASK (VALID): Valid bit for variable range 5 mask | | 10:0 | 0h<br>RO | Reserved | ### 3.8.62 Variable-Range MTRR Format Physical Base 6 (MTRR\_PHYSBASE6\_REG\_0\_0\_0\_VTDBAR) — Offset 1E0h Variable-Range MTRR BASE6 | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 1E0h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|----------------------|--------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 6 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | Memtype PHYSBASE (MEMTYPE): Memory type for variable memory type range 6 | ### 3.8.63 Variable-Range MTRR Format Physical Mask 6 (MTRR\_PHYSMASK6\_REG\_0\_0\_0\_VTDBAR) — Offset 1E8h Variable-Range MTRR MASK6 | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 1E8h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------|-------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 6 | | 11 | 0h<br>RO | Valid PHYSMASK (VALID): Valid bit for variable range 6 mask | | 10:0 | 0h<br>RO | Reserved | # 3.8.64 Variable-Range MTRR Format Physical Base 7 (MTRR\_PHYSBASE7\_REG\_0\_0\_0\_VTDBAR) — Offset 1F0h Variable-Range MTRR BASE7 | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 1F0h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------|--------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 7 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | Memtype PHYSBASE (MEMTYPE): Memory type for variable memory type range 7 | ### 3.8.65 Variable-Range MTRR Format Physical Mask 7 (MTRR\_PHYSMASK7\_REG\_0\_0\_0\_VTDBAR) — Offset 1F8h Variable-Range MTRR MASK7 | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 1F8h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------|-------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 7 | | 11 | 0h<br>RO | Valid PHYSMASK (VALID): Valid bit for variable range 7 mask | | 10:0 | 0h<br>RO | Reserved | ### 3.8.66 Variable-Range MTRR Format Physical Base 8 (MTRR\_PHYSBASE8\_REG\_0\_0\_0\_VTDBAR) — Offset 200h Variable-Range MTRR BASE8 | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 200h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------|--------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 8 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | Memtype PHYSBASE (MEMTYPE): Memory type for variable memory type range 8 | ### 3.8.67 Variable-Range MTRR Format Physical Mask 8 (MTRR\_PHYSMASK8\_REG\_0\_0\_0\_VTDBAR) — Offset 208h Variable-Range MTRR MASK8 | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 208h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------|-------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 8 | | 11 | 0h<br>RO | Valid PHYSMASK (VALID): Valid bit for variable range 8 mask | | 10:0 | 0h<br>RO | Reserved | ### 3.8.68 Variable-Range MTRR Format Physical Base 9 (MTRR\_PHYSBASE9\_REG\_0\_0\_0\_VTDBAR) — Offset 210h Variable-Range MTRR BASE9 | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 210h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|----------------------|--------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 9 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | Memtype PHYSBASE (MEMTYPE): Memory type for variable memory type range 9 | ### 3.8.69 Variable-Range MTRR Format Physical Mask 9 (MTRR\_PHYSMASK9\_REG\_0\_0\_0\_VTDBAR) — Offset 218h Variable-Range MTRR MASK9 | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 218h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|----------------------|-------------------------------------------------------------------------|--| | 63:46 | 0h<br>RO | Reserved | | | 45:12 | 00000000<br>0h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 9 | | | 11 | 0h<br>RO | Valid PHYSMASK (VALID): Valid bit for variable range 9 mask | | | 10:0 | 0h<br>RO | Reserved | | # 3.8.70 Fault Recording Register Low [0] (FRCDL\_REG\_0\_0\_0\_VTDBAR) — Offset 400h Register to record fault information when primary fault logging is active. Hardware reports the number and location of fault recording registers through the Capability register. This register is relevant only for primary fault logging This register is sticky and can be cleared only through power good reset or by software clearing the RW1C fields by writing a 1. | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 400h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:12 | 00000000<br>00000h<br>RO/V/P | Fault Info (FI): When the Fault Reason (FR) field indicates one of the address translation fault conditions, bits 63:12 of this field contain the page address in the faulted request. When PASID Present field is 0 (i.e, faulted request is a request without PASID), hardware treat bits 63:N as reserved (0), where N is the maximum guest address width (MGAW) supported. For requests-with PASID (PASID Present field = 1), hardware treats bits 63:N as reserved (0), where N corresponds to the largest AGAW value supported by hardware. When the Fault Reason (FR) field indicates interrupt-remapping fault conditions other than Fault Reason 25h, bits 63:48 of this field indicate the interrupt_index computed for the faulted interrupt request, and bits 47:12 are cleared. When the Fault Reason (FR) field indicates interrupt-remapping fault condition of blocked Compatibility mode interrupt (Fault Reason 25h), the content of this field is undefined. This field is relevant only when the F field is Set. | | 11:0 | 0h<br>RO | Reserved | # 3.8.71 Fault Recording Register High [0] (FRCDH\_REG\_0\_0\_0\_VTDBAR) — Offset 408h Register to record fault information when primary fault logging is active. Hardware reports the number and location of fault recording registers through the Capability register. This register is relevant only for primary fault logging This register is sticky and can be cleared only through power good reset or by software clearing the RW1C fields by writing a 1. | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 408h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63 | 0h<br>RW/1C/V/<br>P | Fault FRCDH (F): Hardware sets this field to indicate a fault is logged in this Fault Recording register. The F field is set by hardware after the details of the fault is recorded in other fields When this field is Set, hardware may collapse additional faults from the same source- id (SID) Software writes the value read from this field to Clear it. | | 62 | 0h<br>RO/V/P | Type FRCDH (T): Type of the faulted request: • 0: Write request or Page (PRS) Request • 1: Read request or AtomicOp request This field is relevant only when the F field is Set, and when the fault reason (FR) indicates one of the DMA-remapping fault conditions. | | 61:60 | 0h<br>RO/V/P | Address Type (AT): This field captures the AT field from the faulted DMA request Hardware implementations not supporting Device-IOTLBs (DI field Clear in Extended Capability register) treat this field as RsvdZ When supported, this field is valid only when the F field is Set, and when the fault reason (FR) indicates one of the DMA-remapping fault conditions. | | 59:40 | 00000h<br>RO/V/P | PASID Value (PV): PASID value in the faulted request. This field is relevant only when the PP field is set. Hardware implementations not supporting PASID (PASID field Clear in Extended Capability register) implement this field as RsvdZ. | | 39:32 | 00h<br>RO/V/P | Fault Reason (FR): Reason for the fault This field is relevant only when the F field is set. | | 31 Oh RO/V/P is reported in the PASID Value (PV) field. This field is Set, and when the fault reason (FR) indicates one of translation fault conditions. Hardware implementation | | PASID Present (PP): When set, indicates the faulted request has a PASID tag. The value of the PASID field is reported in the PASID Value (PV) field. This field is relevant only when the F field is Set, and when the fault reason (FR) indicates one of the non-recoverable address translation fault conditions. Hardware implementations not supporting PASID (PASID field Clear in Extended Capability register) implement this field as RsvdZ. | | 30 Oh RO/V/P When set, indicates Execute perr<br>This field is relevant only when the implementations not supporting to | | Execute Permission Requested (EXE): When set, indicates Execute permission was requested by the faulted read request. This field is relevant only when the PP field and T field are both Set. Hardware implementations not supporting PASID (PASID field Clear in Extended Capability register) implement this field as RsvdZ. | | 29 field is relevant only when the PP field is Set. Hardware implementation | | When set, indicates Supervisor privilege was requested by the faulted request. This field is relevant only when the PP field is Set. Hardware implementations not supporting PASID (PASID field Clear in Extended Capability register) implement this | | Bit<br>Range | Default & Access | Field Name (ID): Description Reserved | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------|--| | 28:16 | 0h<br>RO | | | | 15:0 | 0000h<br>RO/V/P | Source Identifier (SID): Requester-id associated with the fault condition This field is relevant only when the F field is set. | | ### 3.8.72 Invalidate Address Register (IVA\_REG\_0\_0\_0\_VTDBAR) — Offset 500h Register to provide the DMA address whose corresponding IOTLB entry needs to be invalidated through the corresponding IOTLB Invalidate register. This register is a write-only register. | Туре | Size | Offset | Default | |------|--------|-------------------|--------------------| | MMIO | 64 bit | VTDPVC0BAR + 500h | 00000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:12 | 00000000<br>00000h<br>WO | IVA Address (ADDR): Software provides the DMA address that needs to be page-selectively invalidated. To make a page-selective invalidation request to hardware, software must first write the appropriate fields in this register, and then issue the appropriate page-selective invalidate command through the IOTLB_REG. Hardware ignores bits 63:N, where N is the maximum guest address width (MGAW) supported. A value returned on a read of this field is undefined A value returned on a read of this field is undefined Reserved | | | 11:7 | 0h<br>RO | | | | 6 | 0h<br>WO | <ul> <li>Invalidation Hint (IH): The field provides hint to hardware about preserving or flushing the non-leaf (page-directory) entries that may be cached in hardware: • 0 = Software may have modified both leaf and non-leaf page-table entries corresponding to mappings specified in the ADDR and AM fields. On a page-selective invalidation request, hardware must flush both the cached leaf and non-leaf page-table entries corresponding to the mappings specified by ADDR and AM fields. • 1 = Software has not modified any non-leaf page-table entries corresponding to mappings specified in the ADDR and AM fields. On a page-selective invalidation request, hardware may preserve the cached non-leaf page-table entries corresponding to mappings specified by ADDR and AM fields. </li> <li>A value returned on a read of this field is undefined</li> </ul> | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5:0 | 00h<br>WO | Address Mask (AM): The value in this field specifies the number of low order bits of the ADDR field that must be masked for the invalidation operation. This field enables software to request invalidation of contiguous mappings for size-aligned regions. For example:Mask ADDR bits PagesValue masked invalidated 0 None 1 1 12 2 2 13:12 4 3 14:12 8 4 15:12 16 When invalidating mappings for super-pages, software must specify the appropriate mask value. For example, when invalidating mapping for a 2MB page, software must specify an address mask value of at least 9Hardware implementations report the maximum supported mask value through the Capability register. | # 3.8.73 IOTLB Invalidate Register (IOTLB\_REG\_0\_0\_0\_VTDBAR) - Offset 508h Register to invalidate IOTLB. The act of writing the upper byte of the IOTLB\_REG with IVT field Set causes the hardware to perform the IOTLB invalidation. | Туре | Size | Offset | Default | |------|--------|-------------------|-------------------| | MMIO | 64 bit | VTDPVC0BAR + 508h | 0200000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |---------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Invalidate IOTLB (IVT): | | | | Software requests IOTLB invalidation by setting this field. Software must also set the requested invalidation granularity by programming the IIRG field | | 63 Oh<br>RW/V | | Hardware clears the IVT field to indicate the invalidation request is complete. Hardware also indicates the granularity at which the invalidation operation was performed through the IAIG field. Software must not submit another invalidation request through this register while the IVT field is Set, nor update the associated Invalidate Address register | | | | Software must not submit IOTLB invalidation requests when there is a context-cache invalidation request pending at this remapping hardware unit. | | | | Hardware implementations reporting write-buffer flushing requirement (RWBF=1 in Capability register) must implicitly perform a write buffer flushing before invalidating the IOTLB. | | 62 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | IOTLB Invalidation Request Granularity (IIRG): When requesting hardware to invalidate the IOTLB (by setting the IVT field), software writes the requested invalidation granularity through this field. The following are the encodings for the field | | 61:60 | 0h<br>RW | <ul> <li>00 = Reserved</li> <li>01 = Global invalidation request</li> <li>10 = Domain-selective invalidation request. The target domain-id must be specified in the DID field</li> <li>11 = Page-selective invalidation request. The target address, mask and invalidation hint must be specified in the Invalidate Address register, and the domain-id must be provided in the DID field</li> <li>Hardware implementations may process an invalidation request by performing invalidation at a coarser granularity than requested. Hardware indicates completion of the invalidation request by clearing the IVT field. At this time, the granularity at which actual invalidation was performed is reported through the IAIG field</li> </ul> | | 59 | 0h<br>RO | Reserved | | 58:57 | 1h<br>RO/V | <ul> <li>IOTLB Actual Invalidation Granularity (IAIG): Hardware reports the granularity at which an invalidation request was processed through this field when reporting invalidation completion (by clearing the IVT field). The following are the encodings for this field </li> <li>00 = Reserved. This indicates hardware detected an incorrect invalidation request and ignored the request. Examples of incorrect invalidation requests include detecting an unsupported address mask value in Invalidate Address register for page-selective invalidation requests <ul> <li>01 = Global Invalidation performed. This could be in response to a global, domain-selective, or page-selective invalidation request</li> <li>10 = Domain-selective invalidation performed using the domain-id specified by software in the DID field. This could be in response to a domain-selective or a page-selective invalidation request</li> <li>11 = Domain-page-selective invalidation performed using the address, mask and hint specified by software in the Invalidate Address register and domain-id specified in DID field. This can be in response to a page-selective invalidation request.</li> </ul> </li> </ul> | | 56:50 | 0h<br>RO | Reserved | | 49 | Drain Reads (DR): This field is ignored by hardware if the DRD field is reported as clear in the Cap register. When the DRD field is reported as Set in the Capability register, the foll encodings are supported for this field: • 0 = Hardware may complete the IOTLB invalidation without draining any translated DMA read requests • 1 = Hardware must drain DMA read requests. | | | 48 | 0h<br>RW | Drain Writes (DW): This field is ignored by hardware if the DWD field is reported as Clear in the Capability register. When the DWD field is reported as Set in the Capability register, the following encodings are supported for this field: • 0 = Hardware may complete the IOTLB invalidation without draining DMA write requests | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 47:32 | 0000h<br>RW | Domain ID (DID): Indicates the ID of the domain whose IOTLB entries need to be selectively invalidated. This field must be programmed by software for domain-selective and page-selective invalidation requests. The Capability register reports the domain-id width supported by hardware. Software must ensure that the value written to this field is within this limit. Hardware ignores and not implements bits 47:(32+N), where N is the supported domain-id width reported in the Capability register. | | 31:0 | 0h<br>RO | Reserved | #### 3.9 Graphics VT BAR (GFXVTBAR) Registers This chapter documents the GFXVTBAR registers. Base address of these registers are defined in the GFXVTBAR\_0\_0\_0\_MCHBAR\_NCU register which resides in the MCHBAR register collection. #### 3.9.1 Summary of Registers #### Table 3-10. Summary of GFXVTBAR Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|------------------------------------------------------------------|-----------------------| | 0h | 4 | Version Register (VER_REG_0_0_0_VTDBAR) | 00000040h | | 8h | 8 | Capability Register (CAP_REG_0_0_0_VTDBAR) | 09C0000C406F04<br>66h | | 10h | 8 | Extended Capability Register (ECAP_REG_0_0_0_VTDBAR) | 0000079E2FF050<br>DFh | | 18h | 4 | Global Command Register (GCMD_REG_0_0_0_VTDBAR) | 00000000h | | 1Ch | 4 | Global Status Register (GSTS_REG_0_0_0_VTDBAR) | 00000000h | | 20h | 8 | Root Table Address Register (RTADDR_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 28h | 8 | Context Command Register (CCMD_REG_0_0_0_VTDBAR) | 08000000000000<br>00h | | 34h | 4 | Fault Status Register (FSTS_REG_0_0_0_VTDBAR) | 00000000h | | 38h | 4 | Fault Event Control Register (FECTL_REG_0_0_0_VTDBAR) | 80000000h | | 3Ch | 4 | Fault Event Data Register (FEDATA_REG_0_0_0_VTDBAR) | 00000000h | | 40h | 4 | Fault Event Address Register (FEADDR_REG_0_0_0_VTDBAR) | 00000000h | | 44h | 4 | Fault Event Upper Address Register (FEUADDR_REG_0_0_0_VTDBAR) | 00000000h | | 58h | 8 | Advanced Fault Log Register (AFLOG_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 64h | 4 | Protected Memory Enable Register (PMEN_REG_0_0_0_VTDBAR) | 00000000h | | 68h | 4 | Protected Low Memory Base Register (PLMBASE_REG_0_0_0_VTDBAR) | 00000000h | | 6Ch | 4 | Protected Low-Memory Limit Register (PLMLIMIT_REG_0_0_0_VTDBAR) | 00000000h | | 70h | 8 | Protected High-Memory Base Register (PHMBASE_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 78h | 8 | Protected High-Memory Limit Register (PHMLIMIT_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|-------------------------------------------------------------------------|-----------------------| | 80h | 8 | Invalidation Queue Head Register (IQH_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 88h | 8 | Invalidation Queue Tail Register (IQT_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 90h | 8 | Invalidation Queue Address Register (IQA_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 9Ch | 4 | Invalidation Completion Status Register (ICS_REG_0_0_0_VTDBAR) | 00000000h | | A0h | 4 | Invalidation Event Control Register (IECTL_REG_0_0_0_VTDBAR) | 80000000h | | A4h | 4 | Invalidation Event Data Register (IEDATA_REG_0_0_0_VTDBAR) | 00000000h | | A8h | 4 | Invalidation Event Address Register (IEADDR_REG_0_0_0_VTDBAR) | 00000000h | | ACh | 4 | Invalidation Event Upper Address Register (IEUADDR_REG_0_0_0_VTDBAR) | 00000000h | | B8h | 8 | Interrupt Remapping Table Address Register (IRTA_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | C0h | 8 | Page Request Queue Head Register (PQH_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | C8h | 8 | Page Request Queue Tail Register (PQT_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | D0h | 8 | Page Request Queue Address Register (PQA_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | DCh | 4 | Page Request Status Register (PRS_REG_0_0_0_VTDBAR) | 00000000h | | E0h | 4 | Page Request Event Control Register (PECTL_REG_0_0_0_VTDBAR) | 80000000h | | E4h | 4 | Page Request Event Data Register (PEDATA_REG_0_0_0_VTDBAR) | 00000000h | | E8h | 4 | Page Request Event Address Register (PEADDR_REG_0_0_0_VTDBAR) | 00000000h | | ECh | 4 | Page Request Event Upper Address Register (PEUADDR_REG_0_0_0_VTDBAR) | 00000000h | | 100h | 8 | MTRR Capability Register (MTRRCAP_0_0_0_VTDBAR) | 00000000000000<br>00h | | 108h | 8 | MTRR Default Type Register (MTRRDEFAULT_0_0_0_VTDBAR) | 00000000000000<br>00h | | 120h | 8 | Fixed-Range MTRR Format 64K-00000 (MTRR_FIX64K_00000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 128h | 8 | Fixed-Range MTRR Format 16K-80000 (MTRR_FIX16K_80000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 130h | 8 | Fixed-Range MTRR Format 16K-A0000 (MTRR_FIX16K_A0000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 138h | 8 | Fixed-Range MTRR Format 4K-C0000<br>(MTRR_FIX4K_C0000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 140h | 8 | Fixed-Range MTRR Format 4K-C8000<br>(MTRR_FIX4K_C8000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 148h | 8 | Fixed-Range MTRR Format 4K-D0000<br>(MTRR_FIX4K_D0000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 150h | 8 | Fixed-Range MTRR Format 4K-D8000<br>(MTRR_FIX4K_D8000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 158h | 8 | Fixed-Range MTRR Format 4K-E0000<br>(MTRR_FIX4K_E0000_REG_0_0_VTDBAR) | 00000000000000<br>00h | | 160h | 8 | Fixed-Range MTRR Format 4K-E8000<br>(MTRR_FIX4K_E8000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|------------------------------------------------------------------------------|-----------------------| | 168h | 8 | Fixed-Range MTRR Format 4K-F0000<br>(MTRR_FIX4K_F0000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 170h | 8 | Fixed-Range MTRR Format 4K-F8000<br>(MTRR_FIX4K_F8000_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 180h | 8 | Variable-Range MTRR Format Physical Base 0 (MTRR_PHYSBASE0_REG_0_0_VTDBAR) | 00000000000000<br>00h | | 188h | 8 | Variable-Range MTRR Format Physical Mask 0 (MTRR_PHYSMASK0_REG_0_0_VTDBAR) | 00000000000000<br>00h | | 190h | 8 | Variable-Range MTRR Format Physical Base 1 (MTRR_PHYSBASE1_REG_0_0_VTDBAR) | 00000000000000<br>00h | | 198h | 8 | Variable-Range MTRR Format Physical Mask 1 (MTRR_PHYSMASK1_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 1A0h | 8 | Variable-Range MTRR Format Physical Base 2 (MTRR_PHYSBASE2_REG_0_0_VTDBAR) | 00000000000000<br>00h | | 1A8h | 8 | Variable-Range MTRR Format Physical Mask 2 (MTRR_PHYSMASK2_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 1B0h | 8 | Variable-Range MTRR Format Physical Base 3 (MTRR_PHYSBASE3_REG_0_0_VTDBAR) | 00000000000000<br>00h | | 1B8h | 8 | Variable-Range MTRR Format Physical Mask 3 (MTRR_PHYSMASK3_REG_0_0_0_VTDBAR) | 0000000000000<br>00h | | 1C0h | 8 | Variable-Range MTRR Format Physical Base 4 (MTRR_PHYSBASE4_REG_0_0_VTDBAR) | 0000000000000<br>00h | | 1C8h | 8 | Variable-Range MTRR Format Physical Mask 4 (MTRR_PHYSMASK4_REG_0_0_0_VTDBAR) | 0000000000000<br>00h | | 1D0h | 8 | Variable-Range MTRR Format Physical Base 5 (MTRR_PHYSBASE5_REG_0_0_VTDBAR) | 0000000000000<br>00h | | 1D8h | 8 | Variable-Range MTRR Format Physical Mask 5 (MTRR_PHYSMASK5_REG_0_0_0_VTDBAR) | 0000000000000<br>00h | | 1E0h | 8 | Variable-Range MTRR Format Physical Base 6 (MTRR_PHYSBASE6_REG_0_0_VTDBAR) | 0000000000000<br>00h | | 1E8h | 8 | Variable-Range MTRR Format Physical Mask 6 (MTRR_PHYSMASK6_REG_0_0_0_VTDBAR) | 0000000000000<br>00h | | 1F0h | 8 | Variable-Range MTRR Format Physical Base 7 (MTRR_PHYSBASE7_REG_0_0_VTDBAR) | 0000000000000<br>00h | | 1F8h | 8 | Variable-Range MTRR Format Physical Mask 7 (MTRR_PHYSMASK7_REG_0_0_0_VTDBAR) | 0000000000000<br>00h | | 200h | 8 | Variable-Range MTRR Format Physical Base 8 (MTRR_PHYSBASE8_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 208h | 8 | Variable-Range MTRR Format Physical Mask 8 (MTRR_PHYSMASK8_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 210h | 8 | Variable-Range MTRR Format Physical Base 9 (MTRR_PHYSBASE9_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 218h | 8 | Variable-Range MTRR Format Physical Mask 9 (MTRR_PHYSMASK9_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 400h | 8 | Fault Recording Register Low [0] (FRCDL_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 408h | 8 | Fault Recording Register High [0] (FRCDH_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 500h | 8 | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) | 00000000000000<br>00h | | 508h | 8 | IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) | 0200000000000<br>00h | #### 3.9.2 Version Register (VER\_REG\_0\_0\_0\_VTDBAR) — Offset 0h Register to report the architecture version supported. Backward compatibility for the architecture is maintained with new revision numbers, allowing software to load remapping hardware drivers written for prior architecture versions. | | Туре | Size | Offset | Default | |---|------|--------|---------------|-----------| | i | MMIO | 32 bit | GFXVTBAR + 0h | 00000040h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------| | 31:8 | 0h<br>RO | Reserved | | 7:4 | 4h<br>RO | Major Version Number (MAJOR): Indicates supported architecture version. | | 3:0 | 0h<br>RO | Minor Version Number (MINOR): Indicates supported architecture minor version. | ### 3.9.3 Capability Register (CAP\_REG\_0\_0\_0\_VTDBAR) — Offset 8h Register to report general remapping hardware capabilities. | | Туре | Size | Offset | Default | | |---|------|--------|---------------|-------------------|--| | ĺ | MMIO | 64 bit | GFXVTBAR + 8h | 09C0000C406F0466h | | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:61 | 0h<br>RO | Reserved | | | 60 | 0h<br>RO | <ul> <li>First Level 5-level Paging (FL5LP):</li> <li>0: Hardware does not support 5-level paging for requests-with-PASID subject to first-level translation.</li> <li>1: Hardware supports 5-level paging for requests-with-PASID subject to first-level translation.</li> </ul> | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Posted Interrupt Support (PI): | | 59 | 1h<br>RO | <ul> <li>0 = Hardware does not support Posting of Interrupts.</li> <li>1 = Hardware supports Posting of Interrupts.</li> <li>Hardware implementations reporting this field as Set must also report Interrupt Remapping support (IR field in Extended Capability Register)</li> </ul> | | 58:57 | 0h<br>RO | Reserved | | 56 | 1h<br>RO | First Level 1-GByte Page Support (FL1GP): A value of 1 in this field indicates 1-GByte page size is supported for first-level translation. | | | 41 | Read Draining (DRD): | | 55 | 1h<br>RO | <ul> <li>0 = Hardware does not support draining of DMA read requests.</li> <li>1 = Hardware supports draining of DMA read requests.</li> </ul> | | | 41 | Write Draining (DWD): | | 54 | 1h<br>RO | <ul> <li>0 = Hardware does not support draining of DMA write requests.</li> <li>1 = Hardware supports draining of DMA write requests.</li> </ul> | | 53:48 | 00h<br>RO | Maximum Address Mask Value (MAMV): The value in this field indicates the maximum supported value for the Address Mask (AM) field in the Invalidation Address register (IVA_REG) and IOTLB Invalidation Descriptor (iotlb_inv_dsc) used for invalidations of second-level translation. This field is valid only when the PSI field in Capability register is reported as Set. | | 47:40 | 00h<br>RO | Number of Fault-Recording Registers (NFR): Number of fault recording registers is computed as N+1, where N is the value reported in this field. Implementations must support at least one fault recording register (NFR = 0) for each remapping hardware unit in the platform. The maximum number of fault recording registers per remapping hardware unit is 256. | | | | Page Selective Invalidation (PSI): | | 39 | 0h<br>RO | 0 = Hardware supports only domain and global invalidates for IOTLB. 1 = Hardware supports page selective, domain and global invalidates for IOTLB. Hardware implementations reporting this field as set are recommended to support a Maximum Address Mask Value (MAMV) value of at least 9 (or 18 if supporting 1GB pages with second level translation). | | 38 | 0h<br>RO | Reserved | | 37:34 | 3h<br>RO | Second Level Large Page Support (SLLPS): This field indicates the super page sizes supported by hardware. A value of 1 in any of these bits indicates the corresponding super-page size is supported. The super-page sizes corresponding to various bit positions within this field are: • 0 = 21-bit offset to page frame (2MB) • 1 = 30-bit offset to page frame (1GB) • 2 = 39-bit offset to page frame (512GB) • 3 = 48-bit offset to page frame (1TB) Hardware implementations supporting a specific super-page size must support all smaller super-page sizes, i.e. only valid values for this field are 0000b, 0001b, | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 33:24 | 040h<br>RO | Fault-Recording Register Offset (FRO): This field specifies the location to the first fault recording register relative to the register base address of this remapping hardware unit. If the register base address is X, and the value reported in this field is Y, the address for the first fault recording register is calculated as X+(16*Y). | | 23 | 0h<br>RO | Reserved | | | 1h | Zero Length Read (ZLR): • 0 = Indicates the remapping hardware unit blocks (and treats as fault) zero length | | 22 | RO | <ul> <li>DMA read requests to write-only pages.</li> <li>1 = Indicates the remapping hardware unit supports zero length DMA read requests to write-only pages.</li> <li>DMA remapping hardware implementations are recommended to report ZLR field as Set.</li> </ul> | | | | | | | 16 2Fh<br>RO | Maximum Guest Address Width (MGAW): This field indicates the maximum DMA virtual addressability supported by remapping hardware. The Maximum Guest Address Width (MGAW) is computed as (N+1), where N is the value reported in this field. For example, a hardware implementation supporting 48-bit MGAW reports a value of 47 (101111b) in this field. If the value in this field is X, untranslated and translated DMA requests to addresses | | 21:16 | | above $2(x+1)-1$ are always blocked by hardware. Translations requests to address above $2(x+1)-1$ from allowed devices return a null Translation Completion Data Entry with $R=W=0$ . Guest addressability for a given DMA request is limited to the minimum of the value | | | | reported through this field and the adjusted guest address width of the corresponding page-table structure. (Adjusted guest address widths supported by hardware are reported through the SAGAW field). | | | | Implementations are recommended to support MGAW at least equal to the physical addressability (host address width) of the platform. | | 15:13 | 0h<br>RO | Reserved | | | | Supported Adjusted Guest Address Widths (SAGAW): | | | | This 5-bit field indicates the supported adjusted guest address widths (which in turn represents the levels of page-table walks for the 4KB base page size) supported by the hardware implementation. | | | 0.4h | A value of 1 in any of these bits indicates the corresponding adjusted guest address width is supported. The adjusted guest address widths corresponding to various bit positions within this field are: | | 12:8 | 04h<br>RO | 0 = 30-bit AGAW (2-level page table) | | | | 1 = 39-bit AGAW (2-level page table) 1 = 39-bit AGAW (3-level page table) | | | | • 2 = 48-bit AGAW (4-level page table) | | | | • 3 = 57-bit AGAW (5-level page table) | | | | • 4 = Reserved Software must ensure that the adjusted guest address width used to setup the page tables is one of the supported guest address widths reported in this field. | | | | Caching Mode (CM): | | 7 | 0h<br>RO | 0 = Not-present and erroneous entries are not cached in any of the remapping caches. Invalidations are not required for modifications to individual not present or invalid entries. However, any modifications that result in decreasing the effective permissions or partial permission increases require invalidations for them to be effective. | | | | 1 = Not-present and erroneous mappings may be cached in the remapping caches. Any software updates to the remapping structures (including updates to not-present or erroneous entries) require explicit invalidation. Hardware implementations of this architecture must support a value of 0 in this field. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | 1h<br>RO | <ul> <li>Protected High-Memory Region (PHMR):</li> <li>0 = Indicates protected high-memory region is not supported.</li> <li>1 = Indicates protected high-memory region is supported.</li> </ul> | | 5 | 1h<br>RO | <ul> <li>Protected Low-Memory Region (PLMR):</li> <li>0 = Indicates protected low-memory region is not supported.</li> <li>1 = Indicates protected low-memory region is supported.</li> </ul> | | 4 | 0h<br>RO | Required Write-Buffer Flushing (RWBF): • 0 = Indicates no write-buffer flushing is needed to ensure changes to memory-resident structures are visible to hardware. • 1 = Indicates software must explicitly flush the write buffers to ensure updates made to memory-resident remapping structures are visible to hardware. | | 3 | Oh<br>RO | Advanced Fault Logging (AFL): O: Indicates advanced fault logging is not supported. Only primary fault logging is supported. I: Indicates advanced fault logging is supported. | | 2:0 | 6h<br>RO | Number of Domains Supported (ND): • 000b: Hardware supports 4-bit domain-ids with support for up to 16 domains. • 001b: Hardware supports 6-bit domain-ids with support for up to 64 domains. • 010b: Hardware supports 8-bit domain-ids with support for up to 256 domains. • 011b: Hardware supports 10-bit domain-ids with support for up to 1024 domains. • 100b: Hardware supports 12-bit domain-ids with support for up to 4K domains. • 100b: Hardware supports 14-bit domain-ids with support for up to 16K domains. • 110b: Hardware supports 16-bit domain-ids with support for up to 64K domains. • 111b: Reserved. | # 3.9.4 Extended Capability Register (ECAP\_REG\_0\_0\_0\_VTDBAR) — Offset 10h Register to report remapping hardware extended capabilities. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 10h | 0000079E2FF050DFh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 63:44 | 0h<br>RO | Reserved | | Bit | Default & | Field Name (ID): Description | |-------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Range | Access | Field Name (ID): Description | | 43 | 0h<br>RO | PASID Support Limitation (PSL): This field is valid only when Process Address Space ID Support (PASID) field (bit 40) is reported as Set. When this field is reported as Set, extendedcontext-entries with PASID Enable (PASIDE) field Set do not support Requests-withoutPASID. Hardware implementations must report a value of 0 in this field. Virtual implementations may report a value of 1 in this field to disallow guest software from using an extended-context-entry for both Virtual Address (VA) and I/O Virtual Address (IOVA) concurrently. | | | | Page Request Draining Support (PDS): | | 42 | 1h<br>RO | <ul> <li>0 = Hardware does not support Page-Request Drain (PD) flag in Inv_wait_dsc.</li> <li>1 = Hardware supports Page-Request Drain (PD) flag in Inv_wait_dsc.</li> <li>This field is valid only when Device-TLB support field is reported as Set.</li> </ul> | | | | Device-TLB Invalidation Throttle (DIT): | | 41 | 1h<br>RO | <ul> <li>0 = Hardware does not support Device-TLB Invalidation Throttling.</li> <li>1 = Hardware supports Device-TLB Invalidation Throttling.</li> <li>This field is valid only when Page Request Support (PRS) field is reported as Set.</li> </ul> | | | | Process Address Space ID Support (PASID): | | 40 | 1h<br>RO | <ul> <li>0 = Hardware does not support requests tagged with Process Address Space IDs.</li> <li>1 = Hardware supports requests tagged with Process Address Space IDs.</li> </ul> | | 39:35 | 13h<br>RO | PASID Size Supported (PSS): This field reports the PASID size supported by the remapping hardware for requests-with-PASID. A value of N in this field indicates hardware supports PASID field of N+1 bits (For example, value of 7 in this field, indicates 8-bit PASIDs are supported). Requests-with-PASID with PASID value beyond the limit specified by this field are treated as error by the remapping hardware. This field is valid only when PASID field is reported as Set. | | | | Extended Accessed Flag Support (EAFS): | | 34 | 1h<br>RO | <ul> <li>0 = Hardware does not support the extended-accessed (EA) bit in first-level paging-structure entries.</li> <li>1 = Hardware supports the extended accessed (EA) bit in first-level paging-structure entries.</li> <li>This field is valid only when PASID field is reported as Set.</li> </ul> | | | | No Write Flag Support (NWFS): | | 33 | 1h<br>RO | <ul> <li>0 = Hardware ignores the No Write (NW) flag in Device-TLB translationrequests, and behaves as if NW is always 0.</li> <li>1 = Hardware supports the No Write (NW) flag in Device-TLB translationrequests. This field is valid only when Device-TLB support (DT) field is reported as Set.</li> </ul> | | 32 | 0h<br>RO | Reserved | | | | Supervisor Request Support (SRS): | | 31 | 0h<br>RO | <ul> <li>0 = H/W does not support requests-with-PASID seeking supervisor privilege.</li> <li>1 = H/W supports requests-with-PASID seeking supervisor privilege.</li> <li>The field is valid only when PASID field is reported as Set.</li> </ul> | | | | Execute Request Support (ERS): | | 30 | 0h<br>RO | <ul> <li>0 = H/W does not support requests-with-PASID seeking execute permission.</li> <li>1 = H/W supports requests-with-PASID seeking execute permission.</li> <li>This field is valid only when PASID field is reported as Set.</li> </ul> | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Page Request Support (PRS): | | 29 | 1h<br>RO | <ul> <li>0 = Hardware does not support Page Requests.</li> <li>1 = Hardware supports Page Requests</li> <li>This field is valid only when Device-TLB (DT) field is reported as Set.</li> </ul> | | 28 | 0h<br>RO | IGN: Ignore this field | | | | Deferred Invalidate Support (DIS): | | 27 | 1h<br>RO | <ul> <li>0 = Hardware does not support deferred invalidations of IOTLB and Device-TLB.</li> <li>1 = Hardware supports deferred invalidations of IOTLB and Device-TLB.</li> <li>This field is valid only when PASID field is reported as Set.</li> </ul> | | | | Nested Translation Support (NEST): | | 26 | 1h<br>RO | <ul> <li>0 = Hardware does not support nested translations.</li> <li>1 = Hardware supports nested translations.</li> <li>This field is valid only when PASID field is reported as Set.</li> </ul> | | | | Memory Type Support (MTS): | | 25 | 1h<br>RO | <ul> <li>0 = Hardware does not support Memory Type in first-level translation and Extended Memory type in second-level translation.</li> <li>1 = Hardware supports Memory Type in first-level translation and Extended Memory type in second-level translation.</li> <li>This field is valid only when PASID and ECS fields are reported as Set.</li> <li>Remapping hardware units with, one or more devices that operate in processor coherency domain, under its scope must report this field as Set.</li> </ul> | | | | Extended Context Support (ECS): | | 24 | 1h<br>RO | <ul> <li>0 = Hardware does not support extended-root-entries and extended-context-entries.</li> <li>1 = Hardware supports extended-root-entries and extended-context-entries.</li> <li>Implementations reporting PASID or PRS fields as Set, must report this field as Set.</li> </ul> | | | | Maximum Handle Mask Value (MHMV): | | 23:20 | Fh<br>RO | The value in this field indicates the maximum supported value for the Handle Mask (HM) field in the interrupt entry cache invalidation descriptor (iec_inv_dsc). This field is valid only when the IR field in Extended Capability register is reported as Set. | | 19:18 | 0h<br>RO | Reserved | | 17:8 | 050h<br>RO | IOTLB Register Offset (IRO): This field specifies the offset to the IOTLB registers relative to the register base address of this remapping hardware unit. If the register base address is X, and the value reported in this field is Y, the address for the first IOTLB invalidation register is calculated as X+(16*Y). | | 7 | 1h<br>RO | <ul> <li>Snoop Control (SC):</li> <li>0 = Hardware does not support 1-setting of the SNP field in the page-table entries.</li> <li>1 = Hardware supports the 1-setting of the SNP field in the page-table entries.</li> </ul> | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 6 | 1h<br>RO | Pass Through (PT): • 0 = Hardware does not support pass-through translation type in context entries | | | | | <ul> <li>and extended-context-entries.</li> <li>1 = Hardware supports pass-through translation type in context entries and extended-context-entries.</li> <li>Pass-through translation is specified through Translation-Type (T) field value of 10b in context-entries, or T field value of 010b in extended-context-entries.</li> <li>Hardware implementations supporting PASID must report a value of 1b in this field.</li> </ul> | | | 5 | 0h<br>RO | Reserved | | | | | Extended Interrupt Mode (EIM): | | | 4 | 1h<br>RO | <ul> <li>0 = On Intel64 platforms, hardware supports only 8-bit APIC-IDs (xAPIC mode).</li> <li>1 = On Intel64 platforms, hardware supports 32-bit APIC-IDs (x2APIC mode).</li> <li>This field is valid only on Intel64 platforms reporting Interrupt Remapping support (IR field Set).</li> </ul> | | | | | Interrupt Remapping Support (IR): | | | 3 | 1h<br>RO | <ul> <li>0 = Hardware does not support interrupt remapping.</li> <li>1 = Hardware supports interrupt remapping.</li> <li>Implementations reporting this field as Set must also support Queued Invalidation (QI).</li> </ul> | | | | 1h<br>RO | Device-TLB Support (DT): | | | 2 | | 0 = Hardware does not support device-IOTLBs. 1 = Hardware supports Device-IOTLBs. Implementations reporting this field as Set must also support Queued Invalidation (QI). Hardware implementations supporting I/O Page Requests (PRS field Set in Extended Capability register) must report a value of 1b in this field. | | | | 1h<br>RO | Queued Invalidation Support (QI): | | | 1 | | <ul> <li>0 = Hardware does not support queued invalidations.</li> <li>1 = Hardware supports queued invalidations.</li> </ul> | | | 0 | 1h<br>RO | Page-Walk Coherency (C): This field indicates if hardware access to the root, context, extended-context and interrupt-remap tables, and second-level paging structures for requests-without-PASID, are coherent (snooped) or not. | | | | | 0 = Indicates hardware accesses to remapping structures are non-coherent. 1 = Indicates hardware accesses to remapping structures are coherent. Hardware access to advanced fault log, invalidation queue, invalidation semaphore, page-request queue, PASID-table, PASID-state table, and first-level page-tables are always coherent. | | # 3.9.5 Global Command Register (GCMD\_REG\_0\_0\_0\_VTDBAR) — Offset 18h Register to control remapping hardware. If multiple control fields in this register need to be modified, software must serialize the modifications through multiple writes to this register Register to control r mapping hardware. If multiple control fields in this register need to be modified, software must serialize the modifications through multiple writes to this register - 1. Tmp = Read GSTS\_REG - 2. Status = (Tmp & 96FFFFFFh) // Reset the one-shot bits - 3. Command = (Status | (Y << X)) - 4. Write Command to GCMD\_REG - 5. Wait until GSTS\_REG[X] indicates command is serviced. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | GFXVTBAR + 18h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | Oh<br>RW | Translation Enable (TE): Software writes to this field to request hardware to enable/disable DMA-remapping: • 0 = Disable DMA remapping. • 1 = Enable DMA remapping. Hardware reports the status of the translation enable operation through the TES field in the Global Status register. There may be active DMA requests in the platform when software updates this field. Hardware must enable or disable remapping logic only at deterministic transaction boundaries, so that any in-flight transaction is either subject to remapping or not at all. Hardware implementations supporting DMA draining must drain any in-flight DMA read/write requests queued within the Root-Complex before completing the translation enable command and reflecting the status of the command through the TES field in the Global Status register. The value returned on a read of this field is undefined. | | 30 | 0h<br>WO | Set Root Table Pointer (SRTP): Software sets this field to set/update the root-entry table pointer used by hardware. The root-entry table pointer is specified through the Root-entry Table Address (RTA_REG) register. Hardware reports the status of the Set Root Table Pointer operation through the RTPS field in the Global Status register. The Set Root Table Pointer operation must be performed before enabling or reenabling (after disabling) DMA remapping through the TE field. After a Set Root Table Pointer operation, software must globally invalidate the context cache and then globally invalidate of IOTLB. This is required to ensure hardware uses only the remapping structures referenced by the new root table pointer, and not stale cached entries. While DMA remapping hardware is active, software may update the root table pointer through this field. However, to ensure valid in-flight DMA requests are deterministically remapped, software must ensure that the structures referenced by the new root table pointer are programmed to provide the same remapping results as the structures referenced by the previous root-table pointer. Clearing this bit has no effect. The value returned on read of this field is undefined. | | | | Set Fault Log (SFL): This field is valid only for implementations supporting advanced fault logging. | |----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Software sets this field to request hardware to set/update the fault-log pointer used by hardware. The fault-log pointer is specified through Advanced Fault Log register. | | 29 | 0h<br>RO | Hardware reports the status of the Set Fault Log operation through the FLS field in the Global Status register. | | | | The fault log pointer must be set before enabling advanced fault logging (through EAFL field). Once advanced fault logging is enabled, the fault log pointer may be updated through this field while DMA remapping is active. | | | | Clearing this bit has no effect. The value returned on read of this field is undefined. | | | 0h<br>RO | <b>Enable Advanced Fault Logging (EAFL):</b> This field is valid only for implementations supporting advanced fault logging. | | | | Software writes to this field to request hardware to enable or disable advanced fault logging: | | 28 | | • 0 = Disable advanced fault logging. In this case, translation faults are reported through the Fault Recording registers. | | | | <ul> <li>1 = Enable use of memory-resident fault log. When enabled, translation faults are recorded in the memory-resident log. The fault log pointer must be set in hardware (through the SFL field) before enabling advanced fault logging. Hardware reports the status of the advanced fault logging enable operation through the AFLS field in the Global Status register.</li> <li>The value returned on read of this field is undefined.</li> </ul> | | | | Write Buffer Flush (WBF): | | 27 | 0h<br>RO | This bit is valid only for implementations requiring write buffer flushing. Software sets this field to request that hardware flush the Root-Complex internal write buffers. This is done to ensure any updates to the memory-resident remapping structures are not held in any internal write posting buffers. Hardware reports the status of the write buffer flushing operation through the WBFS field in the Global Status register. Clearing this bit has no effect. The value returned on a read of this field is undefined. | | | | | | | | <b>Queued Invalidation Enable (QIE):</b> This field is valid only for implementations supporting queued invalidations. Software writes to this field to enable or disable queued invalidations. | | 26 | 0h<br>RW | • 0 = Disable queued invalidations. | | | | <ul> <li>1 = Enable use of queued invalidations.</li> <li>Hardware reports the status of queued invalidation enable operation through QIES</li> </ul> | | | | field in the Global Status register. The value returned on a read of this field is undefined. | | | | Interrupt Remapping Enable (IRE): | | | 0h<br>RW | This field is valid only for implementations supporting interrupt remapping. | | | | <ul> <li>0 = Disable interrupt-remapping hardware.</li> <li>1 = Enable interrupt-remapping hardware.</li> </ul> | | | | Hardware reports the status of the interrupt remapping enable operation through the IRES field in the Global Status register. | | 25 | | There may be active interrupt requests in the platform when software updates this field. Hardware must enable or disable interrupt-remapping logic only at deterministic transaction boundaries, so that any in-flight interrupts are either subject to remapping or not at all. | | | | Hardware implementations must drain any in-flight interrupts requests queued in the Root-Complex before completing the interrupt-remapping enable command and reflecting the status of the command through the IRES field in the Global Status register. The value returned on a read of this field is undefined. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | Set Interrupt Remap Table Pointer (SIRTP): | | | 24 | 0h<br>WO | This field is valid only for implementations supporting interrupt-remapping. Software sets this field to set/update the interrupt remapping table pointer used by hardware. The interrupt remapping table pointer is specified through the Interrupt Remapping Table Address (IRTA_REG) register. | | | | | Hardware reports the status of the Set Interrupt Remap Table Pointer operation through the IRTPS field in the Global Status register. | | | | | The Set Interrupt Remap Table Pointer operation must be performed before enabling or re-enabling (after disabling) interrupt-remapping hardware through the IRE field. | | | | | After a Set Interrupt Remap Table Pointer operation, software must globally invalidate the interrupt entry cache. This is required to ensure hardware uses only the interrupt-remapping entries referenced by the new interrupt remap table pointer, and not any stale cached entries. | | | | | While interrupt remapping is active, software may update the interrupt remapping table pointer through this field. However, to ensure valid in-flight interrupt requests are deterministically remapped, software must ensure that the structures referenced by the new interrupt remap table pointer are programmed to provide the same remapping results as the structures referenced by the previous interrupt remap table pointer. | | | | | Clearing this bit has no effect. The value returned on a read of this field is undefined. | | | | | Compatibility Format Interrupt (CFI): | | | 23 | | This field is valid only for Intel64 implementations supporting interrupt-remapping. Software writes to this field to enable or disable Compatibility Format interrupts on Intel64 platforms. The value in this field is effective only when interrupt-remapping is enabled and Extended Interrupt Mode (x2APIC mode) is not enabled. | | | | 0h<br>RW | O Black Constitution Constitution | | | | KVV | <ul> <li>0 = Block Compatibility format interrupts.</li> <li>1 = Process Compatibility format interrupts as pass-through (bypass interrupt remapping).</li> </ul> | | | | | Hardware reports the status of updating this field through the CFIS field in the Global Status register. | | | | | The value returned on a read of this field is undefined. | | | 22:0 | 0h<br>RO | Reserved | | # 3.9.6 Global Status Register (GSTS\_REG\_0\_0\_0\_VTDBAR) — Offset 1Ch Register to report general remapping hardware status. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | GFXVTBAR + 1Ch | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO/V | Translation Enable Status (TES): This field indicates the status of DMA-remapping hardware. • 0 = DMA-remapping hardware is not enabled. • 1 = DMA-remapping hardware is enabled | | | 30 | 0h<br>RO/V | Root Table Pointer Status (RTPS): This field indicates the status of the root- table pointer in hardware. This field is cleared by hardware when software sets the SRTP field in the Global Command register. This field is set by hardware when hardware completes the Set Root Table Pointer operation using the value provided in the Root-Entry Table Address register. | | | 29 | 0h<br>RO | Fault Log Status (FLS): This field: • Is cleared by hardware when software Sets the SFL field in the Global Command register. • Is Set by hardware when hardware completes the Set Fault Log Pointer operation using the value provided in the Advanced Fault Log register. | | | 28 | Oh<br>RO | Advanced Fault Logging Status (AFLS): This field is valid only for implementations supporting advanced fault logging. It indicates the advanced fault logging status: • 0 = Advanced Fault Logging is not enabled. • 1 = Advanced Fault Logging is enabled. | | | 27 | 0h<br>RO | <ul> <li>Write Buffer Flush Status (WBFS): This field is valid only for implementations requiring write buffer flushing. This field indicates the status of the write buffer flush command. It is:</li> <li>Set by hardware when software sets the WBF field in the Global Command register.</li> <li>Cleared by hardware when hardware completes the write buffer flushing operation.</li> </ul> | | | Queued Invalidation Enable Status (QIES): This field indicates queued invalidation enable status. • 0 = queued invalidation is not enabled. • 1 = queued invalidation is enabled | | This field indicates queued invalidation enable status. • 0 = queued invalidation is not enabled. | | | 25 | 0h<br>RO/V | Interrupt Remapping Enable Status (IRES): This field indicates the status of Interrupt-remapping hardware. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--| | 24 | Interrupt Remapping Pointer Status (IRTPS): This field indicates the status of the interrupt remapping table pointer in har This field is cleared by hardware when software sets the SIRTP field in the Command register. This field is Set by hardware when hardware completes interrupt remap table pointer operation using the value provided in the Interpretation Remapping Table Address register. Compatibility Format Interrupt Status (CFIS): This field indicates the status of Compatibility format interrupts on Intel64 implementations supporting interrupt-remapping. The value reported in this applicable only when interrupt-remapping is enabled and Extended Interrupt (x2APIC mode) is not enabled. • 0 = Compatibility format interrupts are blocked. • 1 = Compatibility format interrupts are processed as pass-through (bypainterrupt remapping). | | | | 23 | | | | | 22:0 | 0h<br>RO | Reserved | | ## 3.9.7 Root Table Address Register (RTADDR\_REG\_0\_0\_0\_VTDBAR) — Offset 20h Register providing the base address of root-entry table. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 20h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:52 | 0h<br>RO | Root Table Address (RTA): This register points to base of page aligned, 4KB-sized root-entry table in system memory. Hardware ignores and not implements bits 63:HAW, where HAW is the host address width. Software specifies the base address of the root-entry table through this register, and programs it in hardware through the SRTP field in the Global Command register. Reads of this register returns value that was last programmed to it. | | | 51:12 | 00000000<br>00h<br>RW | | | | Root Table Type (RTT): This field specifies the type of refield: • 0 = Root Table. • 1 = Extended Root Table | | This field specifies the type of root-table referenced by the Root Table Address (RTA) field: • 0 = Root Table. | | | 10:0 | 0h<br>RO | Reserved | | # 3.9.8 Context Command Register (CCMD\_REG\_0\_0\_0\_VTDBAR) - Offset 28h Register to manage context cache. The act of writing the uppermost byte of the CCMD\_REG with the ICC field Set causes the hardware to perform the context-cache invalidation. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 28h | 0800000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63 | 0h<br>RW/V | Invalidate Context Cache (ICC): Software requests invalidation of context-cache by setting this field. Software must also set the requested invalidation granularity by programming the CIRG field. Software must read back and check the ICC field is Clear to confirm the invalidation is complete. Software must not update this register when this field is set. Hardware clears the ICC field to indicate the invalidation request is complete. Hardware also indicates the granularity at which the invalidation operation was performed through the CAIG field. Software must submit a context-cache invalidation request through this field only when there are no invalidation requests pending at this remapping hardware unit. Since information from the context-cache may be used by hardware to tag IOTLB entries, software must perform domain-selective (or global) invalidation of IOTLB after the context cache invalidation has completed. Hardware implementations reporting write-buffer flushing requirement (RWBF=1 in Capability register) must implicitly perform a write buffer flush before invalidating the context cache. | | | 62:61 | 0h<br>RW | Context Invalidation Request Granularity (CIRG): Software provides the requested invalidation granularity through this field when setting the ICC field: • 00: Reserved. • 01: Global Invalidation request. • 10: Domain-selective invalidation request. The target domain-id must be specified in the DID field. • 11: Device-selective invalidation request. The target source-id(s) must be specified through the SID and FM fields, and the domain-id (that was programmed in the context-entry for these device(s)) must be provided in the DID field. Hardware implementations may process an invalidation request by performing invalidation at a coarser granularity than requested. Hardware indicates completion of the invalidation request by clearing the ICC field. At this time, hardware also indicates the granularity at which the actual invalidation was performed through the CAIG field. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | 1h<br>RO/V | Context Actual Invalidation Granularity (CAIG): Hardware reports the granularity at which an invalidation request was processed through the CAIG field at the time of reporting invalidation completion (by clearing the ICC field). The following are the encodings for this field: | | | 60:59 | | <ul> <li>00: Reserved.</li> <li>01: Global Invalidation performed. This could be in response to a global, domain-selective or device-selective invalidation request.</li> <li>10: Domain-selective invalidation performed using the domain-id specified by software in the DID field. This could be in response to a domain-selective or device-selective invalidation request.</li> <li>11: Device-selective invalidation performed using the source-id and domain-id specified by software in the SID and FM fields. This can only be in response to a device-selective invalidation request.</li> </ul> | | | 58:34 | 0h<br>RO | Reserved | | | Function Mask (FM): Software may use the Function Mask to perform device behalf of devices supporting PCI Express Phantom Funwhich bits of the function number portion (least significated for this field: 0h RW 00: No bits in the SID field masked. 01: Mask most significant bit of function number in 10: Mask two most significant bit of function number in 11: Mask all three bits of function number in the Sidney. | | Software may use the Function Mask to perform device-selective invalidations on behalf of devices supporting PCI Express Phantom FunctionsThis field specifies which bits of the function number portion (least significant three bits) of the SID field to mask when performing device-selective invalidations. The following encodings are defined for this field: • 00: No bits in the SID field masked. • 01: Mask most significant bit of function number in the SID field. • 10: Mask two most significant bit of function number in the SID field. | | | 31:16 | 0000h<br>RW | SID: Indicates the source-id of the device whose corresponding context-entry needs to be selectively invalidated. This field along with the FM field must be programmed by software for device-selective invalidation requests. | | | 15:0 | 0000h<br>RW | DID: Indicates the id of the domain whose context-entries need to be selectively invalidated. This field must be programmed by software for both domain-selective and device-selective invalidation requests. The Capability register reports the domain-id width supported by hardware. Software must ensure that the value written to this field is within this limit. Hardware may ignore and not implement bits15:N, where N is the supported domain-id width reported in the Capability register. | | # 3.9.9 Fault Status Register (FSTS\_REG\_0\_0\_0\_VTDBAR) — Offset 34h Register indicating the various error status. | | Туре | Size | Offset | Default | |---|------|--------|----------------|----------| | - | MMIO | 32 bit | GFXVTBAR + 34h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:8 | 00h<br>RO | Fault Record Index (FRI): This field is valid only when the PPF field is Set. The FRI field indicates the index (from base) of the fault recording register to which the first pending fault was recorded when the PPF field was Set by hardware. The value read from this field is undefined when the PPF field is clear. | | | 7 | 0h<br>RW/1C | Page Request Overflow (PRO): Hardware detected a Page Request Overflow error. Hardware implementations not supporting the Page Request Queue implement this bit as RsvdZ. | | | 6 | Oh<br>RW/1C | Invalidation Time-out Error (ITE): Hardware detected a Device-IOTLB invalidation completion time-out. At this time, a fault event may be generated based on the programming of the Fault Event Control register. Hardware implementations not supporting device Device-IOTLBs implement this bit as RsvdZ. | | | 5 | Oh<br>RW/1C | Invalidation Completion Error (ICE): Hardware received an unexpected or invalid Device-IOTLB invalidation completion. This could be due to either an invalid ITag or invalid source-id in an invalidation completion response. At this time, a fault event may be generated based on the programming of hte Fault Event Control register. Hardware implementations not supporting Device-IOTLBs implement this bit as RsvdZ. | | | 4 | 0h<br>RW/1C | Invalidation Queue Error (IQE): Hardware detected an error associated with the invalidation queue. This could be due to either a hardware error while fetching a descriptor from the invalidation queue, or hardware detecting an erroneous or invalid descriptor in the invalidation queue. At this time, a fault event may be generated based on the programming of the Fault Event Control register. Hardware implementations not supporting queued invalidations implement this bit as RsvdZ. | | | 3 | Oh<br>RO | Advanced Pending Fault (APF): When this field is Clear, hardware sets this field when the first fault record (at ind 0) is written to a fault log. At this time, a fault event is generated based on the programming of the Fault Event Control register. Software writing 1 to this field clears it. Hardware implementations not supporting advanced fault logging implement this bit as RsvdZ. | | | 2 0h RO time, a fault event is generated based on the programming of the Fault Event register. Software writing 1 to this field clears it. | | Hardware sets this field to indicate advanced fault log overflow condition. At this time, a fault event is generated based on the programming of the Fault Event Control register. Software writing 1 to this field clears it. Hardware implementations not supporting advanced fault logging implement this bit | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | 0h<br>RO/V | Primary Pending Fault (PPF): This field indicates if there are one or more pending faults logged in the fault recording registers. Hardware computes this field as the logical OR of Fault (F) fields across all the fault recording registers of this remapping hardware unit. • 0 = No pending faults in any of the fault recording registers. • 1 = One or more fault recording registers has pending faults. The FRI field is updated by hardware whenever the PPF field is set by hardware. Also, depending on the programming of Fault Event Control register, a fault event is generated when hardware sets this field. | | | 0 | 0h<br>RW/1C | Primary Fault Overflow (PFO): Hardware sets this field to indicate overflow of fault recording registers. Software writing 1 clears this field. When this field is Set, hardware does not record any new faults until software clears this field. | | # 3.9.10 Fault Event Control Register (FECTL\_REG\_0\_0\_0\_VTDBAR) — Offset 38h Register specifying the fault event interrupt message control bits. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | GFXVTBAR + 38h | 8000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 1h<br>RW | <ul> <li>Interrupt Mask (IM):</li> <li>0 = No masking of interrupt. When an interrupt condition is detected, hardware issues an interrupt message (using the Fault Event Data and Fault Event Address register values).</li> <li>1 = This is the value on reset. Software may mask interrupt message generation by setting this field. Hardware is prohibited from sending the interrupt message when this field is set.</li> </ul> | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30 | 0h<br>RO/V | <ul> <li>Interrupt Pending (IP):</li> <li>Hardware sets the IP field whenever it detects an interrupt condition, which is defined as:</li> <li>When primary fault logging is active, an interrupt condition occurs when hardware records a fault through one of the Fault Recording registers and sets the PPF field in Fault Status register.</li> <li>When advanced fault logging is active, an interrupt condition occurs when hardware records a fault in the first fault record (at index 0) of the current fault log and sets the APF field in the Fault Status register.</li> <li>Hardware detected error associated with the Invalidation Queue, setting the IQE field in the Fault Status register.</li> <li>Hardware detected invalid Device-IOTLB invalidation completion, setting the ICE field in the Fault Status register.</li> <li>Hardware detected Device-IOTLB invalidation completion time-out, setting the ITE field in the Fault Status register.</li> <li>Hardware detected Device-IOTLB invalidation completion time-out, setting the ITE field in the Fault Status register.</li> <li>If any of the status fields in the Fault Status register was already Set at the time of setting any of these fields, it is not treated as a new interrupt condition.</li> <li>The IP field is kept set by hardware while the interrupt message is held pending. The interrupt message could be held pending due to interrupt mask (IM field) being Set or other transient hardware conditions.</li> <li>The IP field is cleared by hardware as soon as the interrupt message pending condition is serviced. This could be due to either:</li> <li>Hardware issuing the interrupt message due to either change in the transient hardware condition that caused interrupt message to be held pending, or due to software clearing the IM field.</li> <li>Software servicing all the pending interrupt status fields in the Fault Status register as follows: When primary fault logging is active, software clearing the Fault (F) field in all the Fault Recording registers with faults, causing the PPF field</li></ul> | | 29:0 | 0h<br>RO | Reserved | # 3.9.11 Fault Event Data Register (FEDATA\_REG\_0\_0\_0\_VTDBAR) - Offset 3Ch Register specifying the interrupt message data | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | GFXVTBAR + 3Ch | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0000h<br>RW | Extended Interrupt Message Data (EIMD): This field is valid only for implementations supporting 32-bit interrupt data fields. Hardware implementations supporting only 16-bit interrupt data may treat this field as RsvdZ. | | | 15:0 | 0000h<br>RW | Interrupt Message Data (IMD): Data value in the interrupt request. | | ### 3.9.12 Fault Event Address Register (FEADDR\_REG\_0\_0\_0\_VTDBAR) — Offset 40h Register specifying the interrupt message address. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | GFXVTBAR + 40h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | 00000000<br>h<br>RW | Message Address (MA): When fault events are enabled, the contents of this register specify the DWORD-aligned address (bits 31:2) for the interrupt request. | | 1:0 | 0h<br>RO | Reserved | ### 3.9.13 Fault Event Upper Address Register (FEUADDR\_REG\_0\_0\_0\_VTDBAR) — Offset 44h Register specifying the interrupt message upper address. | 7 | Туре | Size | Offset | Default | |---|------|--------|----------------|----------| | N | OIMM | 32 bit | GFXVTBAR + 44h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RW | Message Upper Address (MUA): Hardware implementations supporting Extended Interrupt Mode are required to implement this register. Hardware implementations not supporting Extended Interrupt Mode may treat this field as RsvdZ. | | ## 3.9.14 Advanced Fault Log Register (AFLOG\_REG\_0\_0\_0\_VTDBAR) — Offset 58h Register to specify the base address of the memory-resident fault-log region. This register is treated as RsvdZ for implementations not supporting advanced translation fault logging (AFL field reported as 0 in the Capability register). | | Туре | Size | Offset | Default | |---|------|--------|----------------|-------------------| | i | MMIO | 64 bit | GFXVTBAR + 58h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:12 | 00000000<br>00000h<br>RO | Fault Log Address (FLA): This field specifies the base of 4KB aligned fault-log region in system memory. Hardware ignores and does not implement bits 63:HAW, where HAW is the host address width. Software specifies the base address and size of the fault log region through this register, and programs it in hardware through the SFL field in the Global Command register. When implemented, reads of this field return the value that was last programmed to it. | | 11:9 | Oh<br>RO | Fault Log Size (FLS): This field specifies the size of the fault log region pointed by the FLA field. The size of the fault log region is 2X * 4KB, where X is the value programmed in this register. When implemented, reads of this field return the value that was last programmed to it. | | 8:0 | 0h<br>RO | Reserved | ### 3.9.15 Protected Memory Enable Register (PMEN\_REG\_0\_0\_0\_VTDBAR) — Offset 64h Register to enable the DMA-protected memory regions setup through the PLMBASE,..PLMLIMT, PHMBASE, PHMLIMIT registers. This register is always treated as RO for implementations not supporting protected memory regions (PLMR and PHMR fields reported as Clear in the Capability register). Protected memory regions may be used by software to securely initialize remapping structures in memory. To avoid impact to legacy BIOS usage of memory, software is recommended to not overlap protected memory regions with any reserved memory regions of the platform reported through the Reserved Memory Region Reporting (RMRR) structures. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | GFXVTBAR + 64h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit | Default & | Field Name (ID): Description | | |-------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Range | Access | | | | | | <ul> <li>Enable Protected Memory (EPM): This field controls DMA accesses to the protected low-memory and protected high-memory regions.</li> <li>0 = Protected memory regions are disabled.</li> <li>1 = Protected memory regions are enabled.DMA requests accessing protected memory regions are handled as follows: - When DMA remapping is not enabled, all DMA requests accessing protected memory regions are blocked.</li> <li>When DMA remapping is enabled: • DMA requests processed as pass-through (Translation Type value of 10b in Context-Entry) and accessing the protected memory regions are blocked.</li> <li>• DMA requests with translated address (AT=10b) and accessing the protected memory regions are blocked.</li> <li>• DMA requests that are subject to address remapping, and accessing the protected memory regions may or may not be blocked by hardware. For such requests, software must not depend on hardware protection of the protected memory regions, and instead program the DMA-remapping page-tables to not allow DMA to protected memory regions.</li> <li>Remapping hardware access to the remapping structures are not subject to protected memory region checks.</li> <li>DMA requests blocked due to protected memory region violation are not recorded or reported as remapping faults.</li> <li>Hardware reports the status of the protected memory enable/disable operation through the PRS field in this register. Hardware implementations supporting DMA draining must drain any in-flight translated DMA requests queued within the Root-Complex before indicating the protected memory region as enabled through the PRS field.</li> </ul> | | | | | After writing to this field software must wait for the operation to be completed and reflected in the PRS status field (bit 0) before changing the value of this field again. | | | 30:1 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------| | 0 | 0h | Protected Region Status (PRS): This field indicates the status of protected memory region(s): | | | RO/V | <ul> <li>0 = Protected memory region(s) disabled.</li> <li>1 = Protected memory region(s) enabled.</li> </ul> | ### 3.9.16 Protected Low Memory Base Register (PLMBASE\_REG\_0\_0\_0\_VTDBAR) — Offset 68h Register to set up the base address of DMA-protected low-memory region below 4GB. This register must be set up before enabling protected memory through PMEN\_REG, and must not be updated when protected memory regions are enabled. This register is always treated as RO for implementations not supporting protected low memory region (PLMR field reported as Clear in the Capability register). The alignment of the protected low memory region base depends on the number of reserved bits (N:0) of this register. Software may determine N by writing all 1s to this register, and finding the most significant zero bit position with 0 in the value read back from the register. Bits N:0 of this register is decoded by hardware as all 0s...Software must setup the protected low memory region below 4GB. Software must not modify this register when protected memory regions are enabled (PRS field Set in PMEN\_REG). | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | GFXVTBAR + 68h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW | Protected Low-Memory Base (PLMB): This register specifies the base of protected low-memory region in system memory. | | | 19:0 | 0h<br>RO | Reserved | | ### 3.9.17 Protected Low-Memory Limit Register (PLMLIMIT\_REG\_0\_0\_0\_VTDBAR) — Offset 6Ch Register to set up the limit address of DMA-protected low-memory region below 4GB. This register must be set up before enabling protected memory through PMEN\_REG, and must not be updated when protected memory regions are enabled This register is always treated as RO for implementations not supporting protected low memory region (PLMR field reported as Clear in the Capability register) The alignment of the protected low memory region limit depends on the number of reserved bits (N:0) of this register. Software may determine N by writing all 1s to this register, and finding most significant zero bit position with 0 in the value read back from the register. Bits N:0 of the limit register is decoded by hardware as all 1s The Protected low-memory base and limit registers functions as follows: - Programming the protected low-memory base and limit registers with the same value in bits 31: (N+1) specifies a protected low-memory region of size 2(N+1) bytes - Programming the protected low-memory limit register with a value less than the protected low-memory base register disables the protected low-memory region Software must not modify this register when protected memory regions are enabled (PRS field Set in PMEN REG). | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | GFXVTBAR + 6Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW | Protected Low-Memory Limit (PLML): This register specifies the last host physical address of the DMA-protected low-memory region in system memory. | | | 19:0 | 0h<br>RO | Reserved | | ### 3.9.18 Protected High-Memory Base Register (PHMBASE\_REG\_0\_0\_0\_VTDBAR) — Offset 70h Register to set up the base address of DMA-protected high-memory region. This register must be set up before enabling protected memory through PMEN\_REG, and must not be updated when protected memory regions are enabled This register is always treated as RO for implementations not supporting protected high memory region (PHMR field reported as Clear in the Capability register) The alignment of the protected high memory region base depends on the number of reserved bits (N:0) of this register. Software may determine N by writing all 1s to this register, and finding most significant zero bit position below host address width (HAW) in the value read back from the register. Bits N:0 of this register are decoded by hardware as all 0s Software may setup the protected high memory region either above or below 4GB Software must not modify this register when protected memory regions are enabled (PRS field Set in PMEN\_REG). | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 70h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:39 | 0h<br>RO | Reserved | | | 38:20 | 00000h<br>RW | Protected High-Memory Base (PHMB): This register specifies the base of protected (high) memory region in system memory Hardware ignores, and does not implement, bits 63:HAW, where HAW is the host address width. | | | 19:0 | 0h<br>RO | Reserved | | ### 3.9.19 Protected High-Memory Limit Register (PHMLIMIT\_REG\_0\_0\_0\_VTDBAR) — Offset 78h Register to set up the limit address of DMA-protected high-memory region. This register must be set up before enabling protected memory through PMEN\_REG, and must not be updated when protected memory regions are enabled This register is always treated as RO for implementations not supporting protected high memory region (PHMR field reported as Clear in the Capability register) The alignment of the protected high memory region limit depends on the number of reserved bits (N:0) of this register. Software may determine the value of N by writing all 1s to this register, and finding most significant zero bit position below host address width (HAW) in the value read back from the register. Bits N:0 of the limit register is decoded by hardware as all 1s The protected high-memory base & limit registers functions as follows - Programming the protected low-memory base and limit registers with the same value in bits HAW:(N+1) specifies a protected low-memory region of size 2(N+1) bytes - Programming the protected high-memory limit register with a value less than the protected high-memory base register disables the protected high-memory region Software must not modify this register when protected memory regions are enabled (PRS field Set in PMEN\_REG). | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 78h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:39 | 0h<br>RO | Reserved | | | 38:20 00000h This register specifies the last memory region in system | | Protected High-Memory Limit (PHML): This register specifies the last host physical address of the DMA-protected high-memory region in system memory Hardware ignores and does not implement bits 63:HAW, where HAW is the host address width. | | | 19:0 | 0h<br>RO | Reserved | | # 3.9.20 Invalidation Queue Head Register (IQH\_REG\_0\_0\_0\_VTDBAR) — Offset 80h Register indicating the invalidation queue head. This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 80h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:19 | 0h<br>RO | Reserved | | 18:4 | 0000h<br>RO/V | Queue Head (QH): Specifies the offset (128-bit aligned) to the invalidation queue for the command that will be fetched next by hardware Hardware resets this field to 0 whenever the queued invalidation is disabled (QIES field Clear in the Global Status register). | | 3:0 | 0h<br>RO | Reserved | ### 3.9.21 Invalidation Queue Tail Register (IQT\_REG\_0\_0\_0\_VTDBAR) — Offset 88h Register indicating the invalidation tail head. This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 88h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 63:19 | 0h<br>RO | Reserved | | 18:4 | 0000h<br>RW | <b>Queue Tail (QT):</b> Specifies the offset (128-bit aligned) to the invalidation queue for the command that will be written next by software. | | 3:0 | 0h<br>RO | Reserved | ### 3.9.22 Invalidation Queue Address Register (IQA\_REG\_0\_0\_0\_VTDBAR) — Offset 90h Register to configure the base address and size of the invalidation queue. This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 90h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:39 | 0h<br>RO | Reserved | | | 38:12 | 0000000h<br>RW | Invalidation Queue Base Address (IQA): This field points to the base of 4KB aligned invalidation request queue. Hardware ignores and does not implement bits 63:HAW, where HAW is the host address width Reads of this field return the value that was last programmed to it. | | | 11:3 | 0h<br>RO | Reserved | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | 0h<br>RW | <b>Queue Size (QS):</b> This field specifies the size of the invalidation request queue. A value of X in this field indicates an invalidation request queue of $(2^X)$ 4KB pages. The number of entries in the invalidation queue is $2^(X + 8)$ . | ### 3.9.23 Invalidation Completion Status Register (ICS\_REG\_0\_0\_0\_VTDBAR) — Offset 9Ch Register to report completion status of invalidation wait descriptor with Interrupt Flag (IF) Set This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | GFXVTBAR + 9Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RW/1C | Invalidation Wait Descriptor Complete (IWC): Indicates completion of Invalidation Wait Descriptor with Interrupt Flag (IF) field Set. Hardware implementations not supporting queued invalidations implement this field as RsvdZ. | ### 3.9.24 Invalidation Event Control Register (IECTL\_REG\_0\_0\_0\_VTDBAR) — Offset A0h Register specifying the invalidation event interrupt control bits This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | GFXVTBAR + A0h | 80000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 1h<br>RW | O= No masking of interrupt. When a invalidation event condition is detected, hardware issues an interrupt message (using the Invalidation Event Data & Invalidation Event Address register values) 1= This is the value on reset. Software may mask interrupt message generation by setting this field. Hardware is prohibited from sending the interrupt message when this field is Set. | | 30 | 0h<br>RO/V | <ul> <li>Interrupt Pending (IP): <ul> <li>Hardware sets the IP field whenever it detects an interrupt condition. Interrupt condition is defined as:</li> </ul> </li> <li>An Invalidation Wait Descriptor with Interrupt Flag (IF) field Set completed, setting the IWC field in the Invalidation Completion Status register</li> <li>If the IWC field in the Invalidation Completion Status register was already Set at the time of setting this field, it is not treated as a new interrupt condition</li> <li>The IP field is kept Set by hardware while the interrupt message is held pending. The interrupt message could be held pending due to interrupt mask (IM field) being Set, or due to other transient hardware conditions. The IP field is cleared by hardware as soon as the interrupt message pending condition is serviced. This could be due to either:</li> <li>0 = Hardware issuing the interrupt message due to either change in the transient hardware condition that caused interrupt message to be held pending or due to software clearing the IM field</li> <li>1 = Software servicing the IWC field in the Invalidation Completion Status register.</li> </ul> | | 29:0 | 0h<br>RO | Reserved | ## 3.9.25 Invalidation Event Data Register (IEDATA\_REG\_0\_0\_0\_VTDBAR) — Offset A4h Register specifying the Invalidation Event interrupt message data This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | GFXVTBAR + A4h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0000h<br>RW | Extended Interrupt Message Data (EIMD): This field is valid only for implementations supporting 32-bit interrupt data fields Hardware implementations supporting only 16-bit interrupt data treat this field as Rsvd. | | | 15:0 | 0000h<br>RW | Interrupt Message Data (IMD): Data value in the interrupt request. | | ### 3.9.26 Invalidation Event Address Register (IEADDR\_REG\_0\_0\_0\_VTDBAR) — Offset A8h Register specifying the Invalidation Event Interrupt message address This register is treated as RsvdZ by implementations reporting Queued Invalidation (QI) as not supported in the Extended Capability register. **Note:** Bit definitions are the same as FEADDR\_REG\_0\_0\_0\_VTDBAR, offset 40h. ### 3.9.27 Invalidation Event Upper Address Register (IEUADDR\_REG\_0\_0\_VTDBAR) — Offset ACh Register specifying the Invalidation Event interrupt message upper address. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | GFXVTBAR + ACh | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h | Message Upper Address (MUA): Hardware implementations supporting Queued Invalidations and Extended Interrupt Mode are required to implement this register | | | RW | Hardware implementations not supporting Queued Invalidations or Extended Interrupt Mode may treat this field as RsvdZ. | ### 3.9.28 Interrupt Remapping Table Address Register (IRTA\_REG\_0\_0\_0\_VTDBAR) — Offset B8h Register providing the base address of Interrupt remapping table. This register is treated as RsvdZ by implementations reporting Interrupt Remapping (IR) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + B8h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |---------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:12 | 00000000<br>00000h<br>RW | Interrupt Remapping Table Address (IRTA): This field points to the base of 4KB aligned interrupt remapping table Hardware ignores and does not implement bits 63:HAW, where HAW is the host address width Reads of this field returns value that was last programmed to it. | | 11 | 0h<br>RW | Extended Interrupt Mode Enable (EIME): This field is used by hardware on Intel64 platforms as follows: • 0=xAPIC mode is active. Hardware interprets only low 8-bits of Destination-ID field in the IRTEs. The high 24-bits of the Destination-ID field are treated as reserved • 1= x2APIC mode is active. Hardware interprets all 32-bits of Destination-ID field in the IRTEs This field is implemented as RsvdZ on implementations reporting Extended Interrupt Mode (EIM) field as Clear in Extended Capability register. | | 10:4 Oh RO Reserved | | Reserved | | 3:0 | 0h<br>RW | S: This field specifies the size of the interrupt remapping table. The number of entries in the interrupt remapping table is 2(X+1), where X is the value programmed in this field. | ### 3.9.29 Page Request Queue Head Register (PQH\_REG\_0\_0\_0\_VTDBAR) — Offset C0h Register indicating the page request queue head. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + C0h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 63:19 | 0h<br>RO | Reserved | | 18:4 | 0000h<br>RW | Page Queue Head (PQH): Specifies the offset (16-bytes aligned) to the page request queue for the request that will be processed next by software. | | 3:0 | 0h<br>RO | Reserved | ### 3.9.30 Page Request Queue Tail Register (PQT\_REG\_0\_0\_0\_VTDBAR) — Offset C8h Register indicating the page request queue tail. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + C8h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 63:19 | 0h<br>RO | Reserved | | 18:4 | 0000h<br>RW/V | Page Queue Tail (PQT): Specifies the offset (16-bytes aligned) to the page request queue for the request that will be written next by hardware. | | 3:0 | 0h<br>RO | Reserved | ### 3.9.31 Page Request Queue Address Register (PQA\_REG\_0\_0\_0\_VTDBAR) — Offset D0h Register to configure the base address and size of the page request queue. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + D0h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:46 | 0h<br>RO | Reserved | | 45:12 | 00000000<br>0h<br>RW | Page Request Queue Base Address (PQA): This field points to the base of 4KB aligned page request queue. Hardware may ignore and not implement bits 63:HAW, where HAW is the host address width. Software must configure this register before enabling page requests in any extended-context-entries. | | 11:3 | 0h<br>RO | Reserved | | 2:0 | 0h<br>RW | Page Request Queue Size (PQS): This field specifies the size of the page request queue. A value of X in this field indicates an invalidation request queue of $(2^X)$ 4KB pages. The number of entries in the page request queue is $2^X + 8$ | ### 3.9.32 Page Request Status Register (PRS\_REG\_0\_0\_0\_VTDBAR) - Offset DCh Register to report pending page request in page request queue. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | GFXVTBAR + DCh | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RW/1C | Pending Page Request (PPR): Pending Page Request: Indicates pending page requests to be serviced by software in the page request queue. This field is Set by hardware when a streaming page request entry (page_stream_reg_dsc) or a page group request (page_grp_req_dsc) with Last Page in Group (LPG) field Set, is added to the page request queue. | ### 3.9.33 Page Request Event Control Register (PECTL\_REG\_0\_0\_0\_VTDBAR) — Offset E0h Register specifying the page request event interrupt control bits. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register | Туре | Size | Offset | Default | |------|--------|----------------|----------| | MMIO | 32 bit | GFXVTBAR + E0h | 8000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 1h<br>RW | Interrupt Mask (IM): Interrupt Mask • 0=No masking of interrupt. When a page request event condition is detected, hardware issues an interrupt message (using the Page Request Event Data and Page Request Event Address register values) • 1=This is the value on reset. Software may mask interrupt message generation by setting this field. Hardware is prohibited from sending the interrupt message when this field is Set. | | 30 | 0h<br>RO/V | <ul> <li>Interrupt Pending (IP): Interrupt Pending: Hardware sets the IP field whenever it detects an interrupt condition. Interrupt condition is defined as: </li> <li>A streaming page request entry (page_stream_req_dsc) or a page group request (page_grp_req_dsc) with Last Page in Group (LPG) field Set, was added to page request queue, resulting in hardware setting the Pending Page Request (PPR) field in Page Request Status register</li> <li>If the PPR field in the Page Request Event Status register was already Set at the time of setting this field, it is not treated as a new interrupt condition </li> <li>The IP field is kept Set by hardware while the interrupt message is held pending. The interrupt message could be held pending due to interrupt mask (IM field) being Set, or due to other transient hardware conditions. The IP field is cleared by hardware as soon as the interrupt message pending condition is serviced. This could be due to either: <ul> <li>Hardware issuing the interrupt message due to either change in the transient hardware condition that caused interrupt message to be held pending or due to software clearing the IM field</li> <li>Software servicing the PPR field in the Page Request Event Status register.</li> </ul> </li> </ul> | | 29:0 Oh Reserved | Reserved | | ### 3.9.34 Page Request Event Data Register (PEDATA\_REG\_0\_0\_0\_VTDBAR) — Offset E4h Register specifying the Page Request Event interrupt message data. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | GFXVTBAR + E4h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0000h<br>RW | Extended Interrupt Message Data (EIMD): Extended Interrupt Message Data | | | 15:0 | 0000h<br>RW | Interrupt Message Data (IMD): Interrupt Message Data: Data value in the interrupt request. Software requirements for programming this register are described in VTd Spec | | ### 3.9.35 Page Request Event Address Register (PEADDR\_REG\_0\_0\_0\_VTDBAR) — Offset E8h Register specifying the Page Request Event Interrupt message address. This register is treated as RsvdZ by implementations reporting Page Request Support (PRS) as not supported in the Extended Capability register. | | Туре | Size | Offset | Default | |---|------|--------|----------------|-----------| | i | MMIO | 32 bit | GFXVTBAR + E8h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | 00000000<br>h<br>RW | Message Address (MA): Message Address: When fault events are enabled, the contents of this register specify the DWORD-aligned address (bits 31:2) for the interrupt request. | | 1:0 | 0h<br>RO | Reserved | ### 3.9.36 Page Request Event Upper Address Register (PEUADDR\_REG\_0\_0\_0\_VTDBAR) — Offset ECh Register specifying the Page Request Event interrupt message upper address. | Туре | Size | Offset | Default | |------|--------|----------------|-----------| | MMIO | 32 bit | GFXVTBAR + ECh | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Message Upper Address (MUA): Message Upper Address: This field specifies the upper address (bits 63:32) for the page request event interrupt. | ### 3.9.37 MTRR Capability Register (MTRRCAP\_0\_0\_0\_VTDBAR) — Offset 100h Register reporting the Memory Type Range Register Capability. This register is treated as RsvdZ by implementations reporting Memory Type Support (MTS) as not supported in the Extended Capability register. When implemented, value reported in this register must match IA32\_MTRRCAP Model Specific Register (MSR) value reported by the host IA-32 processor(s). | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 100h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:11 | 0h<br>RO | Reserved | | | 10 | Oh<br>RO | <ul> <li>Write Combining (WC):</li> <li>0 = Write-combining (WC) memory type is not supported.</li> <li>1 = Write-combining (WC) memory type is supported. Indicates whether the Write Combining memory type is supported.</li> </ul> | | | 9 | 0h<br>RO | Reserved | | | 8 | 0h<br>RO | Fixed Range MTRRs Supported (FIX): • 0 = No fixed range MTRRs are supported • 1 = Fixed range MTRRs (MTRR_FIX64K_00000 through MTRR_FIX4K_0F8000) are supported | | | 7:0 | 00h<br>RO | Variable MTRR Count (VCNT): Indicates number of variable range MTRRs are supported. | | ### 3.9.38 MTRR Default Type Register (MTRRDEFAULT\_0\_0\_0\_VTDBAR) — Offset 108h Register for enabling/configuring Memory Type Range Registers. This register is treated as RsvdZ by implementations reporting Memory Type Support (MTS) as not supported in the Extended Capability register. | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 108h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:12 | 0h<br>RO | Reserved | | | 11 | Oh<br>RO | <ul> <li>MTRR Enable (E):</li> <li>0 = Disable MTRRs; UC memory type is applied. FE field has no effect.</li> <li>1 = Enable MTRRs. FE field can disable the fixed-range MTRRs. Type specified in the default memory type field is used for areas of memory not already mapped by either fixed or variable MTRR</li> </ul> | | | 10 | 0h<br>RO | • 0 = Disable fixed range MTRRs. • 1 = Enable fixed range MTRRs. When fixed range MTRRs are enabled, they take priority over the variable range MTRRs when overlaps in ranges occur. If the fixed-range MTRRs are disabled, the variable range MTRRs can still be used and can map the range ordinarily covered by the fixed range MTRRs. | | | 9:8 | 0h<br>RO | Reserved | | | 7:0 | 00h<br>RO | <b>Default Memory Type (MEMTYPE):</b> Indicates default memory type used for physical memory address ranges that do not have a memory type specified for them by an MTRR. Legal values for this field are 0,1,4, 5 and 6. | | # 3.9.39 Fixed-Range MTRR Format 64K-00000 (MTRR\_FIX64K\_00000\_REG\_0\_0\_0\_VTDBAR) — Offset 120h Fixed Range MTRR covering the 64K memory space from 0x00000 - 0x7FFFF. | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 120h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 63:56 | 00h<br>RO | R7:<br>Register Field 7 | | 55:48 | 00h<br>RO | R6:<br>Register Field 6 | | 47:40 | 00h<br>RO | R5:<br>Register Field 5 | | 39:32 | 00h<br>RO | R4:<br>Register Field 4 | | 31:24 | 00h<br>RO | R3:<br>Register Field 3 | | 23:16 | 00h<br>RO | R2:<br>Register Field 2 | | 15:8 | 00h<br>RO | R1:<br>Register Field 1 | | 7:0 | 00h<br>RO | R0:<br>Register Field 0 | # 3.9.40 Fixed-Range MTRR Format 16K-80000 (MTRR\_FIX16K\_80000\_REG\_0\_0\_0\_VTDBAR) — Offset 128h Fixed Range MTRR covering the 16K memory space from 0x80000 - 0x9FFFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_0\_VTDBAR, offset 120h. # 3.9.41 Fixed-Range MTRR Format 16K-A0000 (MTRR\_FIX16K\_A0000\_REG\_0\_0\_0\_VTDBAR) — Offset 130h Fixed Range MTRR covering the 16K memory space from 0xA0000 - 0xBFFFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_0\_VTDBAR, offset 120h. # 3.9.42 Fixed-Range MTRR Format 4K-C0000 (MTRR\_FIX4K\_C0000\_REG\_0\_0\_0\_VTDBAR) — Offset 138h Fixed Range MTRR covering the 4K memory space 0xC0000 - 0xC7FFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_0\_VTDBAR, offset 120h. 3.9.43 Fixed-Range MTRR Format 4K-C8000 (MTRR\_FIX4K\_C8000\_REG\_0\_0\_0\_VTDBAR) — Offset 140h Fixed Range MTRR covering the 4K memory space from 0xC8000 - 0xCFFFF. **Note:** Bit definitions are the same as MTRR FIX64K 00000 REG 0 0 0 VTDBAR, offset 120h. 3.9.44 Fixed-Range MTRR Format 4K-D0000 (MTRR\_FIX4K\_D0000\_REG\_0\_0\_0\_VTDBAR) — Offset 148h Fixed Range MTRR covering the 4K memory space from 0xD0000 - 0xD7FFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR, offset 120h. 3.9.45 Fixed-Range MTRR Format 4K-D8000 (MTRR\_FIX4K\_D8000\_REG\_0\_0\_0\_VTDBAR) — Offset **150h** Fixed Range MTRR covering the 4K memory space from 0xD80000 - 0xDFFFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_0\_VTDBAR, offset 120h. 3.9.46 Fixed-Range MTRR Format 4K-E0000 (MTRR FIX4K E0000 REG 0 0 0 VTDBAR) — Offset 158h Fixed Range MTRR covering the 4K memory space from 0xE0000 - 0xE7FFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_0\_VTDBAR, offset 120h. 3.9.47 Fixed-Range MTRR Format 4K-E8000 (MTRR\_FIX4K\_E8000\_REG\_0\_0\_0\_VTDBAR) — Offset 160h Fixed Range MTRR covering the 4K memory space from 0xE8000 - 0xEFFFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR, offset 120h. 3.9.48 Fixed-Range MTRR Format 4K-F0000 (MTRR\_FIX4K\_F0000\_REG\_0\_0\_0\_VTDBAR) — Offset 168h Fixed Range MTRR covering the 4K memory space from 0xF0000 - 0xF7FFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_VTDBAR, offset 120h. 3.9.49 Fixed-Range MTRR Format 4K-F8000 (MTRR\_FIX4K\_F8000\_REG\_0\_0\_0\_VTDBAR) — Offset 170h Fixed Range MTRR covering the 4K memory space from 0xF8000 - 0xFFFFF. **Note:** Bit definitions are the same as MTRR\_FIX64K\_00000\_REG\_0\_0\_0\_VTDBAR, offset 120h. ### 3.9.50 Variable-Range MTRR Format Physical Base 0 (MTRR\_PHYSBASE0\_REG\_0\_0\_0\_VTDBAR) — Offset 180h Variable-Range MTRR BASE0 | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 180h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 0 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | MEMTYPE: Memory type for variable memory type range 0 | ### 3.9.51 Variable-Range MTRR Format Physical Mask 0 (MTRR\_PHYSMASK0\_REG\_0\_0\_0\_VTDBAR) — Offset 188h Variable-Range MTRR MASKO | Туре | Size | Offset | Default | |------|--------|-----------------|--------------------| | MMIO | 64 bit | GFXVTBAR + 188h | 00000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 0 | | 11 | 0h<br>RO | VALID:<br>Valid bit for variable range 0 mask | | 10:0 | 0h<br>RO | Reserved | ### 3.9.52 Variable-Range MTRR Format Physical Base 1 (MTRR\_PHYSBASE1\_REG\_0\_0\_0\_VTDBAR) — Offset 190h Variable-Range MTRR BASE1 | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 190h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 1 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | MEMTYPE: Memory type for variable memory type range 1 | ### 3.9.53 Variable-Range MTRR Format Physical Mask 1 (MTRR\_PHYSMASK1\_REG\_0\_0\_0\_VTDBAR) — Offset 198h Variable-Range MTRR MASK1 | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 198h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 1 | | 11 | 0h<br>RO | VALID:<br>Valid bit for variable range 1 mask | | 10:0 | 0h<br>RO | Reserved | ### 3.9.54 Variable-Range MTRR Format Physical Base 2 (MTRR\_PHYSBASE2\_REG\_0\_0\_0\_VTDBAR) — Offset 1A0h Variable-Range MTRR BASE2 | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 1A0h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 2 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | MEMTYPE: Memory type for variable memory type range 2 | ### 3.9.55 Variable-Range MTRR Format Physical Mask 2 (MTRR\_PHYSMASK2\_REG\_0\_0\_0\_VTDBAR) — Offset 1A8h Variable-Range MTRR MASK2 | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 1A8h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 2 | | 11 | 0h<br>RO | VALID:<br>Valid bit for variable range 2 mask | | 10:0 | 0h<br>RO | Reserved | ### 3.9.56 Variable-Range MTRR Format Physical Base 3 (MTRR\_PHYSBASE3\_REG\_0\_0\_0\_VTDBAR) — Offset 1B0h Variable-Range MTRR BASE3 | | Туре | Size | Offset | Default | |---|------|--------|-----------------|-------------------| | Ī | MMIO | 64 bit | GFXVTBAR + 1B0h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 3 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | MEMTYPE: Memory type for variable memory type range 3 | ### 3.9.57 Variable-Range MTRR Format Physical Mask 3 (MTRR\_PHYSMASK3\_REG\_0\_0\_0\_VTDBAR) — Offset 1B8h Variable-Range MTRR MASK3 | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 1B8h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 3 | | 11 | 0h<br>RO | VALID:<br>Valid bit for variable range 3 mask | | 10:0 | 0h<br>RO | Reserved | ### 3.9.58 Variable-Range MTRR Format Physical Base 4 (MTRR\_PHYSBASE4\_REG\_0\_0\_0\_VTDBAR) — Offset 1C0h Variable-Range MTRR BASE4 | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 1C0h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 4 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | MEMTYPE: Memory type for variable memory type range 4 | ### 3.9.59 Variable-Range MTRR Format Physical Mask 4 (MTRR\_PHYSMASK4\_REG\_0\_0\_0\_VTDBAR) — Offset 1C8h Variable-Range MTRR MASK4 | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 1C8h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 4 | | 11 | 0h<br>RO | VALID:<br>Valid bit for variable range 4 mask | | 10:0 | 0h<br>RO | Reserved | ### 3.9.60 Variable-Range MTRR Format Physical Base 5 (MTRR\_PHYSBASE5\_REG\_0\_0\_0\_VTDBAR) — Offset 1D0h Variable-Range MTRR BASE5 | Туре | Size | Offset | Default | |------|--------|-----------------|--------------------| | MMIO | 64 bit | GFXVTBAR + 1D0h | 00000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 5 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | MEMTYPE: Memory type for variable memory type range 5 | ### 3.9.61 Variable-Range MTRR Format Physical Mask 5 (MTRR\_PHYSMASK5\_REG\_0\_0\_0\_VTDBAR) — Offset 1D8h Variable-Range MTRR MASK5 | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 1D8h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 5 | | 11 | 0h<br>RO | VALID:<br>Valid bit for variable range 5 mask | | 10:0 | 0h<br>RO | Reserved | ### 3.9.62 Variable-Range MTRR Format Physical Base 6 (MTRR\_PHYSBASE6\_REG\_0\_0\_0\_VTDBAR) — Offset 1E0h Variable-Range MTRR BASE6 | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 1E0h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 6 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | MEMTYPE: Memory type for variable memory type range 6 | ### 3.9.63 Variable-Range MTRR Format Physical Mask 6 (MTRR\_PHYSMASK6\_REG\_0\_0\_0\_VTDBAR) — Offset 1E8h Variable-Range MTRR MASK6 | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 1E8h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 6 | | 11 | 0h<br>RO | VALID:<br>Valid bit for variable range 6 mask | | 10:0 | 0h<br>RO | Reserved | ### 3.9.64 Variable-Range MTRR Format Physical Base 7 (MTRR\_PHYSBASE7\_REG\_0\_0\_0\_VTDBAR) — Offset 1F0h Variable-Range MTRR BASE7 | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 1F0h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 7 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | MEMTYPE: Memory type for variable memory type range 7 | ### 3.9.65 Variable-Range MTRR Format Physical Mask 7 (MTRR\_PHYSMASK7\_REG\_0\_0\_0\_VTDBAR) — Offset 1F8h Variable-Range MTRR MASK7 | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 1F8h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 7 | | 11 | 0h<br>RO | VALID:<br>Valid bit for variable range 7 mask | | 10:0 | 0h<br>RO | Reserved | ### 3.9.66 Variable-Range MTRR Format Physical Base 8 (MTRR\_PHYSBASE8\_REG\_0\_0\_0\_VTDBAR) — Offset 200h Variable-Range MTRR BASE8 | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 200h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 8 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | MEMTYPE: Memory type for variable memory type range 8 | ### 3.9.67 Variable-Range MTRR Format Physical Mask 8 (MTRR\_PHYSMASK8\_REG\_0\_0\_0\_VTDBAR) — Offset 208h Variable-Range MTRR MASK8 | Туре | Size | Offset | Default | |------|--------|-----------------|--------------------| | MMIO | 64 bit | GFXVTBAR + 208h | 00000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 8 | | 11 | 0h<br>RO | VALID:<br>Valid bit for variable range 8 mask | | 10:0 | 0h<br>RO | Reserved | # 3.9.68 Variable-Range MTRR Format Physical Base 9 (MTRR\_PHYSBASE9\_REG\_0\_0\_0\_VTDBAR) — Offset 210h Variable-Range MTRR BASE9 | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 210h | 0000000000000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Base (PHYSBASE): Base Address for variable memory type range 9 | | 11:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | MEMTYPE: Memory type for variable memory type range 9 | # 3.9.69 Variable-Range MTRR Format Physical Mask 9 (MTRR\_PHYSMASK9\_REG\_0\_0\_0\_VTDBAR) — Offset 218h Variable-Range MTRR MASK9 | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 218h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------| | 63:39 | 0h<br>RO | Reserved | | 38:12 | 0000000h<br>RO | Physical Mask (PHYSMASK): Address mask for variable memory type range 9 | | 11 | 0h<br>RO | VALID:<br>Valid bit for variable range 9 mask | | 10:0 | 0h<br>RO | Reserved | # 3.9.70 Fault Recording Register Low [0] (FRCDL\_REG\_0\_0\_0\_VTDBAR) — Offset 400h Register to record fault information when primary fault logging is active. Hardware reports the number and location of fault recording registers through the Capability register. This register is relevant only for primary fault logging This register is sticky and can be cleared only through power good reset or by software clearing the RW1C fields by writing a 1. | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 400h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:12 | 00000000<br>00000h<br>RO/V | Fault Info (FI): When the Fault Reason (FR) field indicates one of the address translation fault conditions, bits 63:12 of this field contains the page address in the faulted request. When PASID Present field is 0 (i.e, faulted request is a request without PASID), hardware treat bits 63:N as reserved (0), where N is the maximum guest address width (MGAW) supported. For requests-withPASID (PASID Present field = 1), hardware treats bits 63:N as reserved (0), where N corresponds to the largest AGAW value supported by hardware. When the Fault Reason (FR) field indicates interrupt-remapping fault conditions other than Fault Reason 25h, bits 63:48 of this field indicate the interrupt_index computed for the faulted interrupt request, and bits 47:12 are cleared. When the Fault Reason (FR) field indicates interrupt-remapping fault condition of blocked Compatibility mode interrupt (Fault Reason 25h), contents of this field is undefined. This field is relevant only when the F field is Set. | | 11:0 | 0h<br>RO | Reserved | # 3.9.71 Fault Recording Register High [0] (FRCDH\_REG\_0\_0\_0\_VTDBAR) — Offset 408h Register to record fault information when primary fault logging is active. Hardware reports the number and location of fault recording registers through the Capability register. This register is relevant only for primary fault logging This register is sticky and can be cleared only through power good reset or by software clearing the RW1C fields by writing a 1. | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 408h | 0000000000000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 62 | 0h | F: Hardware sets this field to indicate a fault is logged in this Fault Recording register. The F field is set by hardware after the details of the fault is recorded in other fields | | 63 | RW/1C | When this field is Set, hardware may collapse additional faults from the same source-<br>id (SID)<br>Software writes the value read from this field to Clear it. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 62 | 0h<br>RO/V | T: Type of the faulted request: • 0=0: Write request or Page (PRS) Request • 1=1: Read request or AtomicOp request This field is relevant only when the F field is Set, and when the fault reason (FR) indicates one of the DMA-remapping fault conditions. | | 61:60 | 0h<br>RO/V | Address Type (AT): This field captures the AT field from the faulted DMA request Hardware implementations not supporting Device-IOTLBs (DI field Clear in Extended Capability register) treat this field as RsvdZ When supported, this field is valid only when the F field is Set, and when the fault reason (FR) indicates one of the DMA-remapping fault conditions. | | 59:40 | 00000h<br>RO/V | PASID Value (PV): PASID value in the faulted request. This field is relevant only when the PP field is set. Hardware implementations not supporting PASID (PASID field Clear in Extended Capability register) implement this field as RsvdZ. | | 39:32 | 00h<br>RO/V | Fault Reason (FR): Reason for the fault This field is relevant only when the F field is set. | | 31 | 0h<br>RO/V | PASID Present (PP): When set, indicates the faulted request has a PASID tag. The value of the PASID field is reported in the PASID Value (PV) field. This field is relevant only when the F field is Set, and when the fault reason (FR) indicates one of the non-recoverable address translation fault conditions. Hardware implementations not supporting PASID (PASID field Clear in Extended Capability register) implement this field as RsvdZ. | | 30 | 0h<br>RO/V | Execute Permission Requested (EXE): When set, indicates Execute permission was requested by the faulted read request. This field is relevant only when the PP field and T field are both Set. Hardware implementations not supporting PASID (PASID field Clear in Extended Capability register) implement this field as RsvdZ. | | 29 | 0h<br>RO/V | Privilege Mode Requested (PRIV): When set, indicates Supervisor privilege was requested by the faulted request. This field is relevant only when the PP field is Set. Hardware implementations not supporting PASID (PASID field Clear in Extended Capability register) implement this field as RsvdZ. | | 28:16 | 0h<br>RO | Reserved | | 15:0 | 0000h<br>RO/V | Source Identifier (SID): Requester-id associated with the fault condition This field is relevant only when the F field is set. | # 3.9.72 Invalidate Address Register (IVA\_REG\_0\_0\_0\_VTDBAR) — Offset 500h Register to provide the DMA address whose corresponding IOTLB entry needs to be invalidated through the corresponding IOTLB Invalidate register. This register is a write-only register. | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 500h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:12 | 00000000<br>00000h<br>RW | ADDR: Software provides the DMA address that needs to be page-selectively invalidated. To make a page-selective invalidation request to hardware, software must first write the appropriate fields in this register, and then issue the appropriate page-selective invalidate command through the IOTLB_REG. Hardware ignores bits 63:N, where N is the maximum guest address width (MGAW) supported. A value returned on a read of this field is undefined A value returned on a read of this field is undefined | | 11:7 | 0h<br>RO | Reserved | | 6 | 0h<br>RW | <ul> <li>Invalidation Hint (IH): The field provides hint to hardware about preserving or flushing the non-leaf (page-directory) entries that may be cached in hardware: </li> <li>0 = Software may have modified both leaf and non-leaf page-table entries corresponding to mappings specified in the ADDR and AM fields. On a page-selective invalidation request, hardware must flush both the cached leaf and non-leaf page-table entries corresponding to the mappings specified by ADDR and AM fields.</li> <li>1 = Software has not modified any non-leaf page-table entries corresponding to mappings specified in the ADDR and AM fields. On a page-selective invalidation request, hardware may preserve the cached non-leaf page-table entries corresponding to mappings specified by ADDR and AM fields.</li> <li>A value returned on a read of this field is undefined</li> </ul> | | 5:0 | 00h<br>RW | Address Mask (AM): The value in this field specifies the number of low order bits of the ADDR field that must be masked for the invalidation operation. This field enables software to request invalidation of contiguous mappings for size-aligned regions. For example:Mask ADDR bits PagesValue masked invalidated 0 None 1 1 12 2 2 13:12 4 3 14:12 8 4 15:12 16 When invalidating mappings for super-pages, software must specify the appropriate mask value. For example, when invalidating mapping for a 2MB page, software must specify an address mask value of at least 9Hardware implementations report the maximum supported mask value through the Capability register. | # 3.9.73 IOTLB Invalidate Register (IOTLB\_REG\_0\_0\_0\_VTDBAR) — Offset 508h Register to invalidate IOTLB. The act of writing the upper byte of the IOTLB\_REG with IVT field Set causes the hardware to perform the IOTLB invalidation. | Туре | Size | Offset | Default | |------|--------|-----------------|-------------------| | MMIO | 64 bit | GFXVTBAR + 508h | 0200000000000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63 | Invalidate IOTLB (IVT): Software requests IOTLB invalidation by setting this field. Software must also requested invalidation granularity by programming the IIRG field Hardware clears the IVT field to indicate the invalidation request is complete Hardware also indicates the granularity at which the invalidation operation w performed through the IAIG field. Software must not submit another invalidate request through this register while the IVT field is Set, nor update the associ Invalidate Address register Software must not submit IOTLB invalidation requests when there is a contex invalidation request pending at this remapping hardware unit. Hardware implementations reporting write-buffer flushing requirement (RWB Capability register) must implicitly perform a write buffer flushing before invalted. | | | 62 | 0h<br>RO | Reserved | | 61:60 | 0h<br>RW | <ul> <li>IOTLB Invalidation Request Granularity (IIRG): When requesting hardware to invalidate the IOTLB (by setting the IVT field), software writes the requested invalidation granularity through this field. The following are the encodings for the field <ul> <li>00 = Reserved</li> <li>01 = Global invalidation request</li> <li>10 = Domain-selective invalidation request. The target domain-id must be specified in the DID field</li> <li>11 = Page-selective invalidation request. The target address, mask and invalidation hint must be specified in the Invalidate Address register, and the domain-id must be provided in the DID field</li> </ul> </li> <li>Hardware implementations may process an invalidation request by performing invalidation at a coarser granularity than requested. Hardware indicates completion of the invalidation request by clearing the IVT field. At this time, the granularity at which actual invalidation was performed is reported through the IAIG field</li> </ul> | | 59 Oh RO Reserved | | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | IOTLB Actual Invalidation Granularity (IAIG): | | | | Hardware reports the granularity at which an invalidation request was processed through this field when reporting invalidation completion (by clearing the IVT field). The following are the encodings for this field | | 58:57 | 1h<br>RO/V | 00 = Reserved. This indicates hardware detected an incorrect invalidation request and ignored the request. Examples of incorrect invalidation requests include detecting an unsupported address mask value in Invalidate Address register for page-selective invalidation requests | | | KO/V | <ul> <li>01 = Global Invalidation performed. This could be in response to a global, domain-<br/>selective, or page-selective invalidation request</li> </ul> | | | | 10 = Domain-selective invalidation performed using the domain-id specified by software in the DID field. This could be in response to a domain-selective or a page-selective invalidation request | | | | <ul> <li>11 = Domain-page-selective invalidation performed using the address, mask and<br/>hint specified by software in the Invalidate Address register and domain-id<br/>specified in DID field. This can be in response to a page-selective invalidation<br/>request.</li> </ul> | | 56:50 | 0h<br>RO | Reserved | | 49 | Oh<br>RW | <b>Drain Reads (DR):</b> This field is ignored by hardware if the DRD field is reported as clear in the Capability register. When the DRD field is reported as Set in the Capability register, the following encodings are supported for this field: | | | | <ul> <li>0 = Hardware may complete the IOTLB invalidation without draining any translated DMA read requests</li> <li>1 = Hardware must drain DMA read requests.</li> </ul> | | | | Drain Writes (DW): | | 48 | 0h<br>RW | This field is ignored by hardware if the DWD field is reported as Clear in the Capability register. When the DWD field is reported as Set in the Capability register, the following encodings are supported for this field: | | | | 0 = Hardware may complete the IOTLB invalidation without draining DMA write requests | | | | • 1 = Hardware must drain relevant translated DMA write requests. | | 47:32 | 0000h<br>RW | <b>DID:</b> Indicates the ID of the domain whose IOTLB entries need to be selectively invalidated. This field must be programmed by software for domain-selective and page-selective invalidation requests. | | 32 | | The Capability register reports the domain-id width supported by hardware. Software must ensure that the value written to this field is within this limit. Hardware ignores and not implements bits 47:(32+N), where N is the supported domain-id width reported in the Capability register. | | 31:0 | 0h<br>RO | Reserved | # 3.10 GTTMMADR (MCHBAR) Registers This chapter documents the GTTMMADR MCHBAR registers. Base address of these registers are defined in the GTTMMADR $_0_2_0_PCI$ register in Bus: 0, Device: 0, Function: 0. # 3.10.1 Summary of Registers ## Table 3-11. Summary of MCHBAR Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |-------------|-----------------|------------------------------------------------------------------------------------|-----------------------| | 138148<br>h | 4 | P-State Limits (P_STATE_LIMITS_0_2_0_GTTMMADR) | 000000FFh | | 138158<br>h | 4 | Primary Plane Turbo Power Policy (PRIP_TURBO_PLCY_0_2_0_GTTMMADR) | 00000000h | | 13815C<br>h | 4 | Secondare Plane Turbo Power Policy (SECP_TURBO_PLCY_0_2_0_GTTMMADR) | 00000010h | | 138180<br>h | 8 | Cycle Sum of Active Graphics (PKG_GT_C0_ANY_0_2_0_GTTMMADR) | 00000000000000<br>00h | | 138188<br>h | 8 | Cycle Sum of Overlapping Active GT and Core (PKG_GT_AND_IA_OVERLAP_0_2_0_GTTMMADR) | 00000000000000<br>00h | | 138190<br>h | 8 | Cycle Sum of Any Active GT Slice (PKG_GT_C0_ANY_SLICE_0_2_0_GTTMMADR) | 00000000000000<br>00h | | 138198<br>h | 8 | Cycle Sum of All Active GT Slice (PKG_GT_C0_SLICES_SUM_0_2_0_GTTMMADR) | 00000000000000<br>00h | | 1381A0<br>h | 8 | Cycle Sum of Any Graphics (PKG_GT_C0_ANY_MEDIA_0_2_0_GTTMMADR) | 00000000000000<br>00h | | 1381B4<br>h | 4 | GT Performance Status (GT_PERF_STATUS_0_2_0_GTTMMADR) | 00000000h | | 1381B8<br>h | 4 | Thermal Status GT (THERM_STATUS_GT_0_2_0_GTTMMADR) | 08000000h | | 1381BC<br>h | 4 | GT Thermal Interrupt (THERM_INTERRUPT_GT_0_2_0_GTTMMADR) | 00000000h | | 1381C8<br>h | 4 | PCU Reference Clock (PCU_REFERENCE_CLOCK_0_2_0_GTTMMADR) | 00000000h | | 145868<br>h | 8 | Graphics Any Ratio (PKG_GT_C0_ANY_RATIO_0_2_0_GTTMMADR) | 00000000000000<br>00h | | 145870<br>h | 8 | Cycle Sum of Any Active GT Slice Ratio (PKG_GT_C0_ANY_SLICE_RATIO_0_2_0_GTTMMADR) | 00000000000000<br>00h | | 1459F0<br>h | 8 | Cycle Sum of Graphics EUs (PKG_GT_C0_EUS_SUM_0_2_0_GTTMMADR) | 00000000000000<br>00h | | 1459F8<br>h | 8 | Cycle Sum of Any Active Media (PKG_GT_C0_MEDIA_SUM_0_2_0_GTTMMADR) | 00000000000000<br>00h | # 3.10.2 P-State Limits (P\_STATE\_LIMITS\_0\_2\_0\_GTTMMADR) — Offset 138148h This register allows SW to limit the maximum frequency allowed during run-time. PCODE will sample this register in slow loop. | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | MCHBAR + 138148h | 000000FFh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW/L | LOCK: This bit will lock all settings in this register. Locked by: P_STATE_LIMITS_0_2_0_GTTMMADR.LOCK | | | 30:16 | 0h<br>RO | Reserved | | | 15:8 | 00h<br>RW/L | P-state Minimum (PSTT_MIN): PG1 ratio (used to be an offset from P1, now absolute to avoid avoid interaction with ConfigTDP). This is clipped to be greater than or equal to Pn (or Pm when LPM is enabled), and less than or equal to P1 (after any adjustments by flex ratio, ConfigTDP, etc). Locked by: P_STATE_LIMITS_0_2_0_GTTMMADR.LOCK | | | 7:0 | FFh<br>RW/L | P-state Limit (PSTT_LIM): This field indicates the maximum IA frequency limit allowed during run-time. Locked by: P_STATE_LIMITS_0_2_0_GTTMMADR.LOCK | | # 3.10.3 Primary Plane Turbo Power Policy (PRIP\_TURBO\_PLCY\_0\_2\_0\_GTTMMADR) — Offset 138158h The PRIMARY\_PLANE\_TURBO\_POWER\_POLICY and SECONDARY\_PLANE\_TURBO\_POWER\_POLICY are used together to balance the power budget betwen the two power planes. The power plane with the higher policy will get a higher priority. The default value will aim to maintain same ratio for IA and GT. | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | MCHBAR + 138158h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------|--| | 31:5 | 0h<br>RO | Reserved | | | 4:0 | 00h<br>RW | RIPTP: riority Level. A higher number implies a higher priority. | | # 3.10.4 Secondare Plane Turbo Power Policy (SECP\_TURBO\_PLCY\_0\_2\_0\_GTTMMADR) — Offset 13815Ch The PRIMARY\_PLANE\_TURBO\_POWER\_POLICY and SECONDARY\_PLANE\_TURBO\_POWER\_POLICY are used together to balance the power budget betwen the two power planes. The power plane with the higher policy will get a higher priority. The default value will aim to maintain same ratio for IA and GT. | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | MCHBAR + 13815Ch | 00000010h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------|--| | 31:5 | 0h<br>RO | Reserved | | | 4:0 | 10h<br>RW | SECPTP: Priority Level. A higher number implies a higher priority. | | # 3.10.5 Cycle Sum of Active Graphics (PKG\_GT\_C0\_ANY\_0\_2\_0\_GTTMMADR) — Offset 138180h Sum the cycles of active GT | | Туре | Size | Offset | Default | |---|------|--------|------------------|-------------------| | ſ | MMIO | 64 bit | MCHBAR + 138180h | 0000000000000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RO/V | <b>DATA:</b> RO, This counter increments whenever GT slices or un slices are active and in C0 state. Counter rate is the Max Non-Turbo frequency (same as TSC). | # 3.10.6 Cycle Sum of Overlapping Active GT and Core (PKG\_GT\_AND\_IA\_OVERLAP\_0\_2\_0\_GTTMMADR) — Offset 138188h Sum the cycles of overlap time between any IA cores and GT | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | MCHBAR + 138188h | 0000000000000000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RO/V | DATA: This counter increments whenever GT slices or un slices are active and in C0 state and in overlap with one of the IA cores that is active and in C0 state. Counter rate is the Max Non-Turbo frequency (same as TSC). | # 3.10.7 Cycle Sum of Any Active GT Slice (PKG\_GT\_C0\_ANY\_SLICE\_0\_2\_0\_GTTMMADR) — Offset 138190h Sum the cycles of any active GT slice. | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | MCHBAR + 138190h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RO/V | DATA: RO, This counter increments whenever any GT slice is active. Counter rate is in Xtal (24/19.2Mhz) clock. | # 3.10.8 Cycle Sum of All Active GT Slice (PKG\_GT\_C0\_SLICES\_SUM\_0\_2\_0\_GTTMMADR) — Offset 138198h Sum the cycles of the sum of active GT slices. | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | MCHBAR + 138198h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------------------|----------------------------------------------------------------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RO | <b>DATA:</b> RO, This counter increments by the sum of active GT slices. Counter rate is in 24MHz. | # 3.10.9 Cycle Sum of Any Graphics (PKG\_GT\_C0\_ANY\_MEDIA\_0\_2\_0\_GTTMMADR) — Offset 1381A0h Sum the cycles of any media GT engine. | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | MCHBAR + 1381A0h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------------------|------------------------------------------------------------------------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RO | <b>DATA:</b> RO, This counter increments whenever any GT media engine is active. Counter rate is in 24MHz. | # 3.10.10 GT Performance Status (GT\_PERF\_STATUS\_0\_2\_0\_GTTMMADR) — Offset 1381B4h $\mbox{\sc P-state}$ encoding for the Secondary Power Planes current PLL frequency and the current VID. | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | MCHBAR + 1381B4h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:29 | 0h<br>RO | Reserved | | 28:20 | 000h<br>RO/V | SLICE RATIO (SLICES_RATIO): GT Slices frequency, in granularity of 16.666Mhz. When GT is in RC6, or when all slices are disabled, this frequency is ZERO. | | 19:11 | 000h<br>RO/V | UNSLICE RATIO (UNSLICE_RATIO): GT Unslice frequency, in granularity of 16.666Mhz. When GT is in RC6 this frequency is ZERO. | | 10:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO/V/P | SLICES VOLTAGE (SLICES_VOLTAGE): GT voltage, in VID units according to SVID spec format. | # 3.10.11 Thermal Status GT (THERM\_STATUS\_GT\_0\_2\_0\_GTTMMADR) — Offset 1381B8h Contains status information about the processors thermal sensor and automatic thermal monitoring facilities. | Туре | Size | Offset | Default | |------|--------|------------------|-----------| | MMIO | 32 bit | MCHBAR + 1381B8h | 08000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RO/V | VALID: This bit indicates that the TEMPERATURE field is valid. It is set by PCODE if the temperature is within valid thermal sensor range. | | 30:27 | 1h<br>RO | RESOLUTION: Supported resolution in degrees C. | | 26:24 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 23:16 | 00h<br>RO/V | <b>TEMPERATURE:</b> This is a temperature offset in degrees C below theTJ Max temperature. This number is meaningful only if VALID bit in this register is set. | | | 15 | 0h<br>RW/0C/V | Cross Domain limit log (CROSS_DOMAIN_LIMIT_LOG): R/WC0 - If set (1), indicates another hardware domain (e.g. processor graphics) has limited energy efficiency optimizations in the processor core domain since the last clearing of this bit or a reset. This bit is sticky, software may clear this bit by writing a zero (0). | | | 14 | 0h<br>RO/V | Cross Domain Limit status (CROSS_DOMAIN_LIMIT_STATUS): RO - If set (1), indicates another hardware domain (e.g. processor graphics) is currently limiting energy efficiency optimizations in the processor core domain. | | | 13 | 0h<br>RW/0C/V | Curent Limit log (CURRENT_LIMIT_LOG): R/WC0 - If set (1), an electrical current limit has been exceeded that has adversely impacted energy efficiency optimizations since the last clearing of this bit or a reset. This bit is sticky, software may clear this bit by writing a zero (0). | | | 12 | 0h<br>RO/V | Current Limit status (CURRENT_LIMIT_STATUS): RO - If set (1), indicates an electrical current limit (e.g. Electrical Design Point/IccMax) is being exceeded and is adversely impacting energy efficiency optimizations. | | | 11 | 0h<br>RW/0C/V | Power Limitation log (POWER_LIMITATION_LOG): R/WC0 - Sticky bit which indicates whether the current P-state is limited by power limitation since the last clearing of this bit or a reset. SW may clear this bit by writing a zero (0). For legacy P state method, this bit will be set only if the P-state is limit below the guaranty level | | | 10 | 0h<br>RO/V | Power Limitation status (POWER_LIMITATION_STATUS): RO - Indicates whether the current P-state is limited by power limitation. For legacy P state method, this bit will be set only if the P-state is limit below the guaranty level. | | | 9 | 0h<br>RW/0C/V | THRESHOLD2 log (THRESHOLD2_LOG): Sticky log bit that asserts on a 0 to 1 or a 1 to 0 transition of the THRESHOLD2_STATUS bit. This bit is set by HW and cleared by SW. | | | 8 | 0h<br>RO/V | THRESHOLD2 status (THRESHOLD2_STATUS): Indicates that the current temperature is higher than or equal to Threshold 2 temperature. | | | 7 | 0h<br>RW/0C/V | THRESHOLD1 log (THRESHOLD1_LOG): Sticky log bit that asserts on a 0 to 1 or a 1 to 0 transition of the THRESHOLD1_STATUS bit. This bit is set by HW and cleared by SW. | | | 6 | 0h<br>RO/V | THRESHOLD1 status (THRESHOLD1_STATUS): Indicates that the current temperature is higher than or equal to Threshold 1 temperature. | | | 5 | 0h<br>RW/0C/V | Outof Spec log (OUT_OF_SPEC_LOG): Sticky log bit indicating that the processor operating out of its thermal specification since the last time this bit was cleared. This bit is set by HW on a 0 to 1 transition of OUT_OF_SPEC_STATUS. | | | 4 | 0h<br>RO/V | Outof Spec status (OUT_OF_SPEC_STATUS): Status bit indicating that the processor is operating out of its thermal specification. Once set, this bit should only clear on a reset. | | | 3 | 0h<br>RW/0C/V | PROCHOT log (PROCHOT_LOG): Sticky log bit indicating that xxPROCHOT# has been asserted since the last time this bit was cleared by SW. This bit is set by HW on a 0 to 1 transition of PROCHOT_STATUS. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | 0h<br>RO/V | PROCHOT status (PROCHOT_STATUS): Status bit indicating that xxPROCHOT# is currently being asserted. | | 1 | 0h<br>RW/0C/V | Thermal Monitor log (THERMAL_MONITOR_LOG): Sticky log bit indicating that the core has seen a thermal monitor event since the last time SW cleared this bit. This bit is set by HW on a 0 to 1 transition of THERMAL_MONITOR_STATUS. | | 0 | 0h<br>RO/V | Thermal Monitor Status (THERMAL_MONITOR_STATUS): Status bit indicating that the Thermal Monitor has tripped and is currently thermally throttling. | # 3.10.12 GT Thermal Interrupt (THERM\_INTERRUPT\_GT\_0\_2\_0\_GTTMMADR) — Offset 1381BCh Enables and disables the generation of an interrupt on temperature transitions detected with the processors thermal sensors and thermal monitor. . | | Туре | Size | Offset | Default | |---|------|--------|------------------|----------| | I | MMIO | 32 bit | MCHBAR + 1381BCh | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:25 | 0h<br>RO | Reserved | | 24 | 0h<br>RW | Power Interrupt Enable (POWER_INT_ENABLE): When this bit is set, a thermal interrupt will be sent upon throttling due to power limitations. | | 23 | 0h<br>RW | Threshold2 Interrupt Enable (THRESHOLD_2_INT_ENABLE): Controls the generation of a thermal interrupt whenever the Thermal Threshold 2 Temperature is crossed. | | 22:16 | 00h<br>RW | Threshold2 Temperature Level (THRESHOLD_2_REL_TEMP): This value indicates the offset in degrees below TJ Max Temperature that should trigger a Thermal Threshold 2 trip. | | 15 | 0h<br>RW | Threshold1 Interrupt Enable (THRESHOLD_1_INT_ENABLE): Controls the generation of a thermal interrupt whenever the Thermal Threshold 1 Temperature is crossed. | | 14:8 | 00h<br>RW | Threshold1 Temperature Level (THRESHOLD_1_REL_TEMP): This value indicates the offset in degrees below TJ Max Temperature that should trigger a Thermal Threshold 1 trip. | | 7:5 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | 0h<br>RW | Out of Spec Interrupt Enable (OUT_OF_SPEC_INT_ENABLE): Thermal interrupt enable for the critical temperature condition which is stored in the Critical Temperature Status bit in IA32_THERM_STATUS. | | 3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW | PROCHOT Interrupt Enable (PROCHOT_INT_ENABLE): Bidirectional PROCHOT# assertion interrupt enable. If set, a thermal interrupt is delivered on the rising edge of xxPROCHOT#. | | 1 | 0h<br>RW | Low Temperature Interrupt Enable (LOW_TEMP_INT_ENABLE): Enables a thermal interrupt to be generated on the transition from a high-temperature to a low-temperature when set, where high temperature is dictated by the thermal monitor trip temperature. | | 0 | 0h<br>RW | High Temperature Interrupt Enable (HIGH_TEMP_INT_ENABLE): Enables a thermal interrupt to be generated on the transition from a low-temperature to a high-temperature when set, where high temperature is dictated by the thermal monitor trip temperature. | # 3.10.13 PCU Reference Clock (PCU\_REFERENCE\_CLOCK\_0\_2\_0\_GTTMMADR) — Offset 1381C8h This register will count BCLK cycles. Values exceeding 32b will wrap around. This value is used for energy and power calculations. | Туре | Size | Offset | Default | |------|--------|------------------|----------| | MMIO | 32 bit | MCHBAR + 1381C8h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-----------------------|-----------------------------------------| | 31:0 | 00000000<br>h<br>RO/V | Time Value (TIME_VAL): Number of Cycles | # 3.10.14 Graphics Any Ratio (PKG\_GT\_C0\_ANY\_RATIO\_0\_2\_0\_GTTMMADR) — Offset 145868h new counter, follow exactly the PKG\_GT\_C0\_ANY\_0\_0\_0\_MCHBAR\_PCU The only change is that they do +N instead of +1 on the relevant clock edge and conditions: PCU\_CR\_PKG\_GT\_C0\_ANY\_RATIO\_0\_0\_0\_MCHBAR\_PCU + 3 \* IO\_WP\_CV\_P\_STATE[GT\_UNSLICE\_RATIO] - IO\_WP\_CV\_GT\_CONFIG[UNSLICE\_SQUASH\_DELTA] | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | MCHBAR + 145868h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RO/V | <b>DATA:</b> RO, This counter increments whenever GT slices or un slices are active and in C0 state. Counter rate is the Max Non-Turbo frequency (same as TSC) | # 3.10.15 Cycle Sum of Any Active GT Slice Ratio (PKG\_GT\_C0\_ANY\_SLICE\_RATIO\_0\_2\_0\_GTTMMADR) — Offset 145870h new counter, follow exactly the PKG\_GT\_CO\_ANY\_SLICEU The only change is that they do +N instead of +1 on the relevant clock edge and conditions: PCU\_CR\_PKG\_GT\_CO\_ANY\_SLICE\_RATIO\_O\_O\_O\_MCHBAR\_PCU + 3 \* IO\_WP\_CV\_P\_STATE[GT\_SLICE\_RATIO] - IO\_WP\_CV\_GT\_CONFIG[SLICE\_SQUASH\_DELTA] | | Туре | Size | Offset | Default | |---|------|--------|------------------|--------------------| | Г | MMIO | 64 bit | MCHBAR + 145870h | 00000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RO/V | DATA: RO, This counter increments whenever any GT slice is active. Counter rate is in Xtal (24/19.2Mhz) clock | # 3.10.16 Cycle Sum of Graphics EUs (PKG\_GT\_C0\_EUS\_SUM\_0\_2\_0\_GTTMMADR) — Offset 1459F0h GT EUS MCNT The counter value is incremented when PKG\_GT\_C0\_ANY\_SLICE icrements. Counts in 24Mhz units. | Туре | Size | Offset | Default | |------|--------|------------------|-------------------| | MMIO | 64 bit | MCHBAR + 1459F0h | 0000000000000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-----------------------------------|------------------------------------------| | 63:0 | 00000000<br>00000000<br>h<br>RO/V | DATA: mmio for software pcode interaface | # 3.10.17 Cycle Sum of Any Active Media (PKG\_GT\_C0\_MEDIA\_SUM\_0\_2\_0\_GTTMMADR) — Offset 1459F8h GT MEDIA MCNT The counter value is incremented when PKG\_GT\_CO\_ANY\_SLICE icrements. Counts in 24Mhz units. **Note:** Bit definitions are the same as PKG\_GT\_C0\_EUS\_SUM\_0\_2\_0\_GTTMMADR, offset 1459F0h. # 4 Processor Graphics (D2:F0) This chapter documents the Processor Graphics Registers. ## **Table 4-1.** Summary of Processor Graphics (D2:F0) Processor Graphics Registers (D2:F0) # 4.1 Processor Graphics Registers (D2:F0) Processor Graphics device. This chapter documents the registers in: Bus 0, Device 2, Function 0. # **4.1.1** Summary of Registers ## Table 4-2. Summary of Bus: 0, Device: 2, Function: 0 Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|------------------------------------------------------------------------------|---------------| | 0h | 2 | Vendor ID (VID2_0_2_0_PCI) | 8086h | | 2h | 2 | Device ID (DID2_0_2_0_PCI) | 9A40h | | 4h | 2 | PCI Command (PCICMD_0_2_0_PCI) | 0000h | | 6h | 2 | PCI Status (PCISTS2_0_2_0_PCI) | 0010h | | 8h | 4 | Revision Identification and Class Code register (RID2_CC_0_2_0_PCI) | 03000000h | | Ch | 1 | Cache Line Size (CLS_0_2_0_PCI) | 00h | | Dh | 1 | Master Latency Timer (MLT2_0_2_0_PCI) | 00h | | Eh | 1 | Header Type (HDR2_0_2_0_PCI) | 00h | | Fh | 1 | Built In Self Test (BIST_0_2_0_PCI) | 00h | | 10h | 4 | Graphics Translation Table Memory Mapped Range Address (GTTMMADR0_0_2_0_PCI) | 00000004h | | 14h | 4 | Graphics Translation Table Memory Mapped Range Address (GTTMMADR1_0_2_0_PCI) | 00000000h | | 18h | 4 | Graphics Memory Range Address (GMADR0_0_2_0_PCI) | 0000000Ch | | 1Ch | 4 | Graphics Memory Range Address (GMADR1_0_2_0_PCI) | 00000000h | | 20h | 4 | I/O Base Address (IOBAR_0_2_0_PCI) | 0000001h | | 2Ch | 2 | Subsystem Vendor Identification (SVID2_0_2_0_PCI) | 0000h | | 2Eh | 2 | Subsystem Identification (SID2_0_2_0_PCI) | 0000h | | 30h | 4 | Video BIOS ROM Base Address (ROMADR_0_2_0_PCI) | 00000000h | | 34h | 1 | Capabilities Pointer (CAPPOINT_0_2_0_PCI) | 40h | | 3Ch | 1 | Interrupt Line (INTRLINE_0_2_0_PCI) | 00h | | 3Dh | 1 | Interrupt Pin (INTRPIN_0_2_0_PCI) | 01h | | 3Eh | 1 | Minimum Grant (MINGNT_0_2_0_PCI) | 00h | | 3Fh | 1 | Maximum Latency (MAXLAT_0_2_0_PCI) | 00h | | 40h | 2 | Capability Identifier (CAPID0_0_2_0_PCI) | 7009h | | 42h | 2 | Capabilities Control (CAPCTRL0_0_2_0_PCI) | 010Ch | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|--------------------------------------------------------------------------|---------------| | 44h | 4 | Capabilities A (CAPID0_A_0_2_0_PCI) | 00000000h | | 48h | 4 | Capabilities B (CAPID0_B_0_2_0_PCI) | 00000000h | | 50h | 2 | PCI Mirror of GMCH Graphics Control (MGGC0_0_2_0_PCI) | 0500h | | 54h | 2 | Mirror of Device Enable (DEVEN0_0_2_0_PCI) | 00BFh | | 58h | 1 | Device 2 Control (DEV2CTL_0_2_0_PCI) | 00h | | 60h | 4 | Multi Size Aperture Control (MSAC_0_2_0_PCI) | 00000000h | | 68h | 4 | Push Aperture (PUSHAP_0_2_0_PCI) | 00000000h | | 6Ch | 1 | VTd Status (VTD_STATUS_0_2_0_PCI) | 00h | | 70h | 2 | PCI Express Capability Header (PCIECAPHDR_0_2_0_PCI) | AC10h | | 72h | 2 | PCI Express Capability (PCIECAP_0_2_0_PCI) | 0092h | | 74h | 4 | Device Capabilities (DEVICECAP_0_2_0_PCI) | 10008000h | | 78h | 2 | PCI Express Device Control (DEVICECTL_0_2_0_PCI) | 0000h | | 7Ah | 2 | PCI Express Capability Structure (DEVICESTS_0_2_0_PCI) | 0000h | | ACh | 2 | Message Signaled Interrupts Capability ID (MSI_CAPID_0_2_0_PCI) | D005h | | AEh | 2 | Message Control (MC_0_2_0_PCI) | 0100h | | B0h | 4 | Message Address (MA_0_2_0_PCI) | 00000000h | | B4h | 2 | Message Data (MD_0_2_0_PCI) | 0000h | | B8h | 4 | MSI Mask Bits (MSI_MASK_0_2_0_PCI) | 00000000h | | BCh | 4 | MSI Pending Bits (MSI_PEND_0_2_0_PCI) | 00000000h | | C0h | 4 | Mirror of Base Data of Stolen Memory (BDSM0_0_2_0_PCI) | 00000000h | | C4h | 4 | Mirror of Base Data of Stolen Memory (BDSM1_0_2_0_PCI) | 00000000h | | C8h | 4 | Graphics VTD Base Address LSB (GFXVTDBAR_LSB_0_2_0_PCI) | 00000000h | | CCh | 4 | Graphics VTD Base Address MSB (GFXVTDBAR_MSB_0_2_0_PCI) | 00000000h | | D0h | 2 | Power Management Capabilities ID (PMCAPID_0_2_0_PCI) | 0001h | | D2h | 2 | Power Management Capabilities (PMCAP_0_2_0_PCI) | 0022h | | D4h | 2 | Power Management Control and Status (PMCS_0_2_0_PCI) | 0000h | | E0h | 2 | Software SMI (SWSMI_0_2_0_PCI) | 0000h | | E4h | 4 | Graphics System Event (GSE_0_2_0_PCI) | 00000000h | | E8h | 2 | Software SCI (SWSCI_0_2_0_PCI) | 0000h | | F0h | 4 | Device 2 Mirror of Protected Audio Video Path Control (PAVPC0_0_2_0_PCI) | 00000000h | | F4h | 4 | Device 2 Mirror of Protected Audio Video Path Control (PAVPC1_0_2_0_PCI) | 00000000h | | F8h | 4 | Stepping Revision ID (SRID_0_2_0_PCI) | 00000000h | | FCh | 4 | ASL Storage (ASLS_0_2_0_PCI) | 00000000h | | 100h | 4 | PASID Extended Capability Header (PASID_EXTCAP_0_2_0_PCI) | 2001001Bh | | 104h | 2 | PASID Capability (PASID_CAP_0_2_0_PCI) | 1400h | | 106h | 2 | PASID Control (PASID_CTRL_0_2_0_PCI) | 0000h | | 200h | 4 | ATS Extended Capability Header (ATS_EXTCAP_0_2_0_PCI) | 3001000Fh | | 204h | 2 | ATS Capability (ATS_CAP_0_2_0_PCI) | 0060h | | 206h | 2 | ATS Control (ATS_CTRL_0_2_0_PCI) | 0000h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|---------------------------------------------------------------|---------------| | 300h | 4 | Page Request Extended Capability Header (PR_EXTCAP_0_2_0_PCI) | 00010013h | | 304h | 2 | Page Request Control (PR_CTRL_0_2_0_PCI) | 0000h | | 306h | 2 | Page Request Status (PR_STATUS_0_2_0_PCI) | 8100h | | 308h | 4 | Outstanding Page Request Capacity (OPRC_0_2_0_PCI) | 00008000h | | 30Ch | 4 | Outstanding Page Request Allocation (OPRA_0_2_0_PCI) | 00000000h | | 320h | 4 | SRIOV Extended Capability Header (SRIOV_ECAPHDR_0_2_0_PCI) | 00010010h | | 324h | 4 | SRIOV Capabilities (SRIOV_CAP_0_2_0_PCI) | 00000000h | | 32Ah | 2 | SRIOV Status (SRIOV_STS_0_2_0_PCI) | 0000h | | 32Ch | 2 | SRIOV Initial VFs (SRIOV_INITVFS_0_2_0_PCI) | 0007h | | 32Eh | 2 | SRIOV Total VFs (SRIOV_TOTVFS_0_2_0_PCI) | 0007h | | 334h | 2 | First VF Offset (FIRST_VF_OFFSET_0_2_0_PCI) | 0001h | | 336h | 2 | VF Stride (VF_STRIDE_0_2_0_PCI) | 0001h | | 33Ah | 2 | VF Device ID (VF_DEVICEID_0_2_0_PCI) | 9A40h | | 33Ch | 4 | Supported Page Sizes (SUPPORTED_PAGE_SIZES_0_2_0_PCI) | 00000553h | | 340h | 4 | System Page Sizes (SYSTEM_PAGE_SIZES_0_2_0_PCI) | 00000001h | | 344h | 4 | VF BAR0 Lower DWORD (VF_BAR0_LDW_0_2_0_PCI) | 00000004h | | 348h | 4 | VF BAR0 Upper DWORD (VF_BAR0_UDW_0_2_0_PCI) | 00000000h | | 34Ch | 4 | VF BAR1 LDW (VF_BAR1_LDW_0_2_0_PCI) | 0000000Ch | | 350h | 4 | VF BAR1 UDW (VF_BAR1_UDW_0_2_0_PCI) | 00000000h | | 35Ch | 4 | VF Migration State Array Offset (VF_MIGST_OFFSET_0_2_0_PCI) | 00000000h | # **4.1.2** Vendor ID (VID2\_0\_2\_0\_PCI) — Offset 0h This register combined with the Device Identification register uniquely identifies any PCI device. | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 0h | 8086h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------| | 15:0 | 8086h<br>RO | <b>Vendor ID (VID):</b> PCI standard identification for Intel. | # 4.1.3 Device ID (DID2\_0\_2\_0\_PCI) — Offset 2h This register combined with the Vendor Identification register uniquely identifies any PCI device. | | Туре | Size | Offset | Default | |---|------|--------|----------------------|---------| | Ī | PCI | 16 bit | [B:0, D:2, F:0] + 2h | 9A40h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------| | 15:7 | 134h<br>RO | Device ID MSB (DID_MSB): Upper byte of the Device ID. | | 6:0 | 40h<br>RO/V | Device ID LSB (DID_LSB): Lower byte of the Device ID. | # 4.1.4 PCI Command (PCICMD\_0\_2\_0\_PCI) — Offset 4h This 16-bit register provides basic control over the IGD's ability to respond to PCI cycles. The PCICMD Register in the IGD disables the IGD PCI compliant master accesses to main memory. | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 4h | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW/V | Interrupt Disable (INTDIS): This bit disables the device from asserting INTx#. 0: Enable the assertion of this device's INTx# signal. 1: Disable the assertion of this device's INTx# signal. DO_INTx messages will not be sent to DMI. | | 9 | 0h<br>RO | Fast Back-To-Back (FB2B): Not Implemented. Hardwired to 0. | | 8 | 0h<br>RO | SERR Enable (SEN): Not Implemented. Hardwired to 0. | | 7 | 0h<br>RO | Wait Cycle Control (WCC): Not Implemented. Hardwired to 0. | | 6 | Oh<br>RO | Parity Error Enable (PER): Not Implemented. Hardwired to 0. Since the IGD belongs to the category of devices that does not corrupt programs or data in system memory or hard drives, the IGD ignores any parity error that it detects and continues with normal operation. | | 5 | 0h<br>RO | Video Palette Snooping (VPS): This bit is hardwired to 0 to disable snooping. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 4 | 0h<br>RO | Memory Write and Invalidate Enable (MWIE): Hardwired to 0. The IGD does not support memory write and invalidate commands. | | | 3 | 0h<br>RO | Special Cycle Enable (SCE): This bit is hardwired to 0. The IGD ignores Special cycles. | | | 2 | 0h<br>RW/V | Bus Master Enable (BME): 0: Disable IGD bus mastering. 1: Enable the IGD to function as a PCI compliant master. | | | 1 | 0h<br>RW/V | Memory Access Enable (MAE): This bit controls the IGD's response to memory space accesses. 0: Disable. 1: Enable. | | | 0 | 0h<br>RW/V/L | 1: Enable. I/O Access Enable (IOAE): This bit controls the IGD's response to I/O space accesses. 0: Disable. 1: Enable. This field is read-only 0 if DEV2CTL[0].IOBARDIS at offset 58h is 1. Locked by: DEV2CTL_0_2_0_PCI.IOBARDIS | | # 4.1.5 PCI Status (PCISTS2\_0\_2\_0\_PCI) — Offset 6h PCISTS is a 16-bit status register that reports the occurrence of a PCI compliant master abort and PCI compliant target abort. PCISTS also indicates the DEVSEL# timing that has been set by the IGD. | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 6h | 0010h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RO | <b>Detected Parity Error (DPE):</b> Since the IGD does not detect parity, this bit is always hardwired to 0. | | | 14 | 0h<br>RO | Signaled System Error (SSE): The IGD never asserts SERR#, therefore this bit is hardwired to 0. | | | 13 | 0h<br>RO | Received Master Abort Status (RMAS): The IGD never gets a Master Abort, therefore this bit is hardwired to 0. | | | 12 | 0h<br>RO | Received Target Abort Status (RTAS): The IGD never gets a Target Abort, therefore this bit is hardwired to 0. | | | 11 | 0h<br>RO | Signaled Target Abort Status (STAS): Hardwired to 0. The IGD does not use target abort semantics. | | | 10:9 | 0h<br>RO | Device Select Timing (DEVT): Hardwired to 00. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 8 | 0h<br>RO | Master Data Parity Error Detected (DPD): Since Parity Error Response is hardwired to disabled, and the IGD does not do any parity detection, this bit is hardwired to 0. | | | 7 | 0h<br>RO | Fast Back-To-Back (FB2B): Hardwired to 0 to be compliant to PCI Express Base Spec (rev 3.0). | | | 6 | 0h<br>RO | User Defined Format (UDF): Hardwired to 0. | | | 5 | 0h<br>RO | 66MHz PCI Capable (C66): Hardwired to 0. | | | 4 | 1h<br>RO | Capability List (CLIST): This bit is hardwired to 1 to indicate that the register at 34h provides an offset into the function's PCI Configuration Space containing a pointer to the location of the first item in the list. | | | 3 | 0h<br>RO/V | Interrupt Status (INTSTS): This bit reflects the state of the interrupt in the device. Only when the Interrupt Disable bit in the command register is a 0 and this Interrupt Status bit is a 1, will the devices INTx# signal be asserted. | | | 2:0 | 0h<br>RO | Reserved | | # 4.1.6 Revision Identification and Class Code register (RID2\_CC\_0\_2\_0\_PCI) — Offset 8h This register contains the revision number for Device #2 Functions 0 and contains the device programming interface information related to the Sub-Class Code and Base Class Code definition for the IGD. This register also contains the Base Class Code and the function sub-class in relation to the Base Class Code. | Туре | Size | Offset | Default | |------|--------|----------------------|----------| | PCI | 32 bit | [B:0, D:2, F:0] + 8h | 0300000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 03h<br>RO/V | Base Class Code (BCC): This is an 8-bit value that indicates the base class code. When MGGC0[VAMEN] is 0 this code has the value 03h, indicating a Display Controller. When MGGC0[VAMEN] is 1 this code has the value 03h, indicating a Display Controller Device. | | | 23:16 | Sub-Class Code (SUBCC): When MGGC0[VAMEN] is 0, this value is 00h. When MGGC0[VAMEN] is is 80h, indicating other display device. | | | | 15:8 | 00h<br>RO | Programming Interface (PI): When MGGC0[VAMEN] is 0 this value is 00h, indicating a Display Controller.When MGGC0[VAMEN] is 1 this value is 00h, indicating a NOP. | | | 7:0 00h Revision ID (RID): RO Revision ID of the device | | ` ' | | # 4.1.7 Cache Line Size (CLS\_0\_2\_0\_PCI) — Offset Ch PCI standard Cache Line Size register | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:2, F:0] + Ch | 00h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | 00h<br>RW | Cache Line Size Value (CLS): This field is implemented by PCI Express devices as a read-write field for legacy compatibility purposes but has no effect on any PCI Express device behavior. | | # 4.1.8 Master Latency Timer (MLT2\_0\_2\_0\_PCI) — Offset Dh The IGD does not support the programmability of the master latency timer because it does not perform bursts. | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:2, F:0] + Dh | 00h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |---|--------------|------------------|-------------------------------------------| | Г | 7:0 | 00h | Master Latency Timer Count Value (MLTCV): | | | 7.0 | RO | Hardwired to 0s. | # 4.1.9 Header Type (HDR2\_0\_2\_0\_PCI) — Offset Eh This register contains the Header Type of the IGD. | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:2, F:0] + Eh | 00h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description Multi Function Status (MFUNC): Indicates if the device is a Multi-Function Device. The Value of this register is hardwired to 0, internal graphics is a single function. | | |--|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | 7 | 0h<br>RO | | | | | | Header Code (H): This is a 7-bit value that indicates the Header Code for the IGD. This code is hardwired to the value 00h, indicating a type 0 configuration space format. | | | # 4.1.10 Built In Self Test (BIST\_0\_2\_0\_PCI) — Offset Fh This register is used for control and status of Built In Self Test (BIST). | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:2, F:0] + Fh | 00h | ### Register Level Access: | BIOS Access | SMM Access | M Access OS Access | | |-------------|------------|--------------------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description BIST Supported (BISTS): BIST is not supported. This bit is hardwired to 0. | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------|--| | 7 | 0h<br>RO | | | | 6:0 | 0h<br>RO | Reserved | | # 4.1.11 Graphics Translation Table Memory Mapped Range Address (GTTMMADR0\_0\_2\_0\_PCI) — Offset 10h This register requests allocation for the combined Graphics Translation Table Modification Range and Memory Mapped Range. The range requires 16 MB combined for MMIO and Global GTT aperture, with 2MB of that used by MMIO, 6MB reserved, and 8MB used by GTT. GTTADR will begin at (GTTMMADR + 8 MB) while the MMIO base address will be the same as GTTMMADR. The region between (GTTMMADR + 2MB) - (GTTMMADR + 8MB) is reserved. For the Global GTT, this range is defined as a memory BAR in graphics device configuration space. It is an alias into which software is required to write Page Table Entry values (PTEs). Software may read PTE values from the global Graphics Translation Table (GTT). PTEs cannot be written directly into the global GTT memory area. The device snoops writes to this region in order to invalidate any cached translations within the various TLBs implemented on-chip. The allocation is for 16MB and the base address is defined by bits [38:24]. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + 10h | 00000004h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------|--| | 31:24 | 00h<br>RW/V | Memory Base Address (MBA_0): Set by the OS, these bits correspond to address signals [63:24]. | | | 23:4 | 00000h<br>RO | Address Mask (ADM): Hardwired to 0s to indicate at least 16MB address range. | | | 3 | 0h<br>RO | Prefetchable Memory (PREFMEM): Hardwired to 0 to prevent prefetching. | | | 2:1 | 2h<br>RO | Memory Type (MEMTYP): Hardwired to 2h to indicate 64 bit base address. | | | 0 | 0h<br>RO | Memory I/O Space (MIOS): Hardwired to 0 to indicate memory space. | | # 4.1.12 Graphics Translation Table Memory Mapped Range Address (GTTMMADR1\_0\_2\_0\_PCI) — Offset 14h This register requests allocation for the combined Graphics Translation Table Modification Range and Memory Mapped Range. The range requires 16 MB combined for MMIO and Global GTT aperture, with 2MB of that used by MMIO, 6MB reserved, and 8MB used by GTT. GTTADR will begin at (GTTMMADR + 8 MB) while the MMIO base address will be the same as GTTMMADR. The region between (GTTMMADR + 2MB) - (GTTMMADR + 8MB) is reserved. For the Global GTT, this range is defined as a memory BAR in graphics device configuration space. It is an alias into which software is required to write Page Table Entry values (PTEs). Software may read PTE values from the global Graphics Translation Table (GTT). PTEs cannot be written directly into the global GTT memory area. The device snoops writes to this region in order to invalidate any cached translations within the various TLBs implemented on-chip. The allocation is for 16MB and the base address is defined by bits [38:24]. | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:2, F:0] + 14h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------|-----------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW/V | Memory Base Address (MBA_1): Set by the OS, these bits correspond to address signals [63:24]. | # 4.1.13 Graphics Memory Range Address (GMADR0\_0\_2\_0\_PCI) — Offset 18h GMADR is the PCI aperture used by S/W to access tiled GFX surfaces in a linear fashion. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + 18h | 0000000Ch | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 4096MB Address Mask (ADMSK4096): | | 31 | 0h<br>RW/V/L | This bit is either part of the Memory Base Address (R/W) or part of Address Mask (RO) depending on the value of MSAC.APSZ.RO and forced to 0 when MSAC.APSZ >= 4096MB. (i.e. MSAC.APSZ[4]=1) | | | | Locked by: MSAC_0_2_0_PCI.APSZ4 | | | | 2048MB Address Mask (ADMSK2048): | | 30 | 0h<br>RW/V/L | This bit is either part of the Memory Base Address (R/W) or part of the Address Mask (RO) depending on the value of MSAC.APSZ.RO and forced to 0 when MSAC.APSZ >= 2048MB. (i.e. MSAC.APSZ[3]=1) | | | | Locked by: MSAC_0_2_0_PCI.APSZ3 | | 29 | 0h<br>RW/V/L | 1024MB Address Mask (ADMSK1024): This bit is either part of the Memory Base Address (R/W) or part of the Address Mask (RO) depending on the value of MSAC.APSZ.RO and forced to 0 when MSAC.APSZ >= 1024MB. (i.e. MSAC.APSZ[2]=1) Locked by: MSAC_0_2_0_PCI.APSZ2 | | | | 512MB Address Mask (ADMSK512): | | 28 | 0h<br>RW/V/L | This bit is either part of the Memory Base Address (R/W) or part of the Address Mask (RO) depending on the value of MSAC.APSZ.RO and forced to 0 when MSAC.APSZ >= 512MB. (i.e. MSAC.APSZ[1]=1) Locked by: MSAC_0_2_0_PCI.APSZ1 | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27 | Oh<br>RW/V/L | 256MB Address Mask (ADMSK256): This bit is either part of the Memory Base Address (R/W) or part of the Address Mask (RO) depending on the value of MSAC.APSZ.RO and forced to 0 when MSAC.APSZ >= 256MB. (i.e. MSAC.APSZ[0]=1) Locked by: MSAC_0_2_0_PCI.APSZ0 | | 26:4 | 000000h<br>RO | Address Mask (ADM): Hardwired to 0s to indicate at least 128MB address range. | | 3 | 1h<br>RO | Prefetchable Memory (PREFMEM): Hardwired to 1 to enable prefetching. | | 2:1 | 2h<br>RO | Memory Type (MEMTYP): Hardwired to 2h to indicate 64 bit base address. | | 0 | 0h<br>RO | Memory I/O Space (MIOS): Hardwired to 0 to indicate memory space. | # 4.1.14 Graphics Memory Range Address (GMADR1\_0\_2\_0\_PCI) — Offset 1Ch GMADR is the PCI aperture used by S/W to access tiled GFX surfaces in a linear fashion. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + 1Ch | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------|---------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW/V | Memory Base Address (MBA): Set by the OS, these bits correspond to address signals [63:32]. | # 4.1.15 I/O Base Address (IOBAR\_0\_2\_0\_PCI) — Offset 20h This register provides the Base offset of the I/O registers within Device #2. Bits 15:6 are programmable allowing the I/O Base to be located anywhere in 16bit I/O Address Space. Bits 2:1 are fixed and return zero Bit 0 is hardwired to a one indicating that 8 bytes of I/O space are decoded. Access to the 8Bs of IO space is allowed in PM state D0 when IO Enable (PCICMD bit 0) set. Access is disallowed in PM states D1-D3 or if IO Enable is clear or if Device #2 is turned off or if Internal graphics is disabled. Note that access to this IO BAR is independent of VGA functionality within Device #2. If accesses to this IO bar is allowed then all 8, 16 or 32 bit IO cycles from IA cores that falls within the 8B are claimed. This IO BAR can be disabled and hidden from system software via DEV2CTL[0] IOBARDIS at offset 0x58. | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:2, F:0] + 20h | 0000001h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |-----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:6 | 000h<br>RW/V/L | IO Base Address (IOBASE): Set by the OS, these bits correspond to address signals [15:6]. Note: This field is RC 0's if DEV2CTL[0] IOBARDIS is 1b. Locked by: DEV2CTL_0_2_0_PCI.IOBARDIS | | | 5:3 0h Reserved | | Reserved | | | 2:1 | 0h<br>RO | Memory Type (MEMTYPE): Hardwired to 0s to indicate 32-bit address. | | | 0 | 1h<br>RO | Memory I/O Space (MIOS): Hardwired to '1' to indicate IO space. Note: This field is RO 0's if DEV2CTL[0] IOBARDIS is 1b. | | # 4.1.16 Subsystem Vendor Identification (SVID2\_0\_2\_0\_PCI) — Offset 2Ch This register is used to uniquely identify the subsystem where the PCI device resides. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 2Ch | 0000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RW | Subsystem Vendor Id (SUBVID): This value is used to identify the vendor of the subsystem. | # 4.1.17 Subsystem Identification (SID2\_0\_2\_0\_PCI) — Offset 2Eh This register is used to uniquely identify the subsystem where the PCI device resides. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 2Eh | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RW | Subsystem ID (SUBID): This value is used to identify a particular subsystem. This field should be programmed by BIOS during boot-up. | # 4.1.18 Video BIOS ROM Base Address (ROMADR\_0\_2\_0\_PCI) — Offset 30h The IGD does not use a separate BIOS ROM, therefore this register is hardwired to 0s. | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:2, F:0] + 30h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------| | 31:18 | 0000h<br>RO | ROM Base Address (RBA): Hardwired to 0's. | | 17:11 | 00h<br>RO | Address Mask (ADMSK): Hardwired to 0s to indicate 256 KB address range. | | 10:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RO | ROM BIOS Enable (RBE): Hardwired to 0 to indicate ROM not accessible. | # 4.1.19 Capabilities Pointer (CAPPOINT\_0\_2\_0\_PCI) — Offset 34h This register points to a linked list of capabilities implemented by this device. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:2, F:0] + 34h | 40h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 40h<br>RO | Capabilities Pointer Value (CPV): This field contains an offset into the function's PCI Configuration Space for the first item in the New Capabilities Linked List, the CAPIDO register at offset 40h. | # 4.1.20 Interrupt Line (INTRLINE\_0\_2\_0\_PCI) — Offset 3Ch This register is used to communicate interrupt line routing information. The device itself does not use this value, rather it is used by device drivers and operating systems to determine priority and vector information. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:2, F:0] + 3Ch | 00h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RW | Interrupt Connection (INTCON): Used to communicate interrupt line routing information. POST software writes the routing information into this register as it initializes and configures the system. The value in this register indicates to which input of the system interrupt controller the device's interrupt pin is connected. | # 4.1.21 Interrupt Pin (INTRPIN\_0\_2\_0\_PCI) — Offset 3Dh This register tells which interrupt pin the device uses. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:2, F:0] + 3Dh | 01h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 01h<br>RO | Interrupt Pin Value (INTPIN): As a single function device, the IGD specifies INTA# as its interrupt pin. Hardwired to 01h = INTA#. | # 4.1.22 Minimum Grant (MINGNT\_0\_2\_0\_PCI) — Offset 3Eh The Integrated Graphics Device has no requirement for the settings of Latency Timers. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:2, F:0] + 3Eh | 00h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------| | 7:0 | 00h | Minimum Grant Value (MGV): | | 7:0 | RO | Hardwired to 0s because the IGD does not burst as a PCI compliant master. | # 4.1.23 Maximum Latency (MAXLAT\_0\_2\_0\_PCI) — Offset 3Fh The Integrated Graphics Device has no requirement for the settings of Latency Timers. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:2, F:0] + 3Fh | 00h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RO | Maximum Latency Value (MLV): Hardwired to 0s because the IGD has no specific requirements for how often it needs to access the PCI bus. | # 4.1.24 Capability Identifier (CAPID0\_0\_2\_0\_PCI) — Offset 40h PCI standard Capability Identifier | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 40h | 7009h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:8 | 70h<br>RO | Next Capability Pointer (NEXT_CAP): This field is hardwired to point to the next PCI Capability structure, the PCIe Capabilities structure at 70h. | | | 7:0 | 09h<br>RO | Capability Identifier (CAP_ID): This field is hardwired to the value 09h to identify the CAP_ID assigned by the PCI SIG for vendor dependent capability pointers. | | # 4.1.25 Capabilities Control (CAPCTRL0\_0\_2\_0\_PCI) — Offset 42h Capabilities Control | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 42h | 010Ch | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description Reserved | | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--| | 15:12 | 0h<br>RO | | | | 11:8 | 11:8 1h RO CAPID Version (CAPID_VER): This field is hardwired to the value 1h to identify the first revision of the CAP register definition. | | | | 7:0 | 0Ch<br>RO | CAPID Length (CAPIDLEN): This field is hardwired to the value 0Ch to indicate the structure length (12 bytes). | | # 4.1.26 Capabilities A (CAPIDO\_A\_0\_2\_0\_PCI) — Offset 44h Various Capabilities of the device. | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:2, F:0] + 44h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 31:25 | 0h<br>RO | Reserved | | 24 | 0h<br>RO/V | Display FuSa Disabled (DISPLAY_FUSA_DIS): 0: Display FuSa is enabled 1: Display FuSa is disabled Note: FuSa is an acronym for Functional Safety. | | 23:4 | 0h<br>RO | Reserved | | 3 | 0h<br>RO/V | VGT Enabled (VGT_EN): 0: VGT is disabled 1: VGT is enabled | | 2 | 0h<br>RO | Reserved | | 1 | 0h<br>RO/V | SVM Disabled (SVMD): 0: SVM is enabled 1: SVM is disabled | | 0 | 0h<br>RO/V | VTD Disable (VTDD): 0: VTD is enabled 1: VTD is disabled | # 4.1.27 Capabilities B (CAPIDO\_B\_0\_2\_0\_PCI) — Offset 48h Various Capabilities of the device. | Ту | ре | Size | Offset | Default | |----|----|--------|-----------------------|-----------| | P | CI | 32 bit | [B:0, D:2, F:0] + 48h | 00000000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------|--| | 31:0 | 0h<br>RO | Reserved | | # 4.1.28 PCI Mirror of GMCH Graphics Control (MGGC0\_0\_2\_0\_PCI) — Offset 50h Mirror of GGC register from GTTMMADR Space at offset 0x108040. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 50h | 0500h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | Graphics Memory Size (GMS): | | | 15.0 | 05h<br>RO/V | This field is used to select the amount of Main Memory that is pre-allocated to support the Internal Graphics device in VGA (non-linear) and Native (linear) modes. It corresponds to DSM (Data Stolen Memory region) region. The BIOS ensures that memory is pre-allocated only when Internal graphics is enabled. Hardware does not clear or set any of these bits automatically based on IGD being disabled/enabled. BIOS Requirement: BIOS must not set this field to 0h if IVD (bit 1 of this register) is 0. BIOS Requirement: Given new sizes allow down to 8MB allocation, BIOS has to ensure there is sufficient space for WOPCM and basic GFX Stolen functions. 00h: 0MB | | | 15:8 | | 01h - 10h: 32MB, 64MB, 96MB,, 512MB<br>11h - 1Fh: Reserved | | | | | 20h: 1024MB | | | | | 21h - 2Fh: Reserved | | | | | 30h: 1536MB 31h - 3Fh: Reserved | | | | | 40h: 2048MB | | | | | 41h - EFh: Reserved | | | | | F0h - FEh: 4MB, 8MB, 12MB,, 60MB FFh: Reserved Hardware functionality in case of programming this value to Reserved | | | | | is not guaranteed. | | | | | Graphics Translation Table Memory Size (GGMS): | | | 7:6 | 0h<br>RO/V | This field is used to select the amount of Main Memory that is pre-allocated to support the Internal Graphics Translation Table. The BIOS ensures that memory is pre-allocated only when Internal graphics is enabled. GSM is assumed to be a contiguous physical DRAM space with DSM, and BIOS needs to allocate a contiguous memory chunk. Hardware will derive the base of GSM from DSM only using the GSM size programmed in the register. Hardware functionality in case of programming this value to Reserved is not guaranteed. 0x0:No Preallocated Memory 0x1:2MB of Preallocated Memory 0x2:4MB of Preallocated Memory 0x3:8MB of Preallocated Memory | | | 5:3 | :3 Oh Reserved | | | | | 0h<br>RO/V | Versatile Acceleration Mode Enable (VAMEN): | | | 2 | | Enables the use of the iGFX engines for Versatile Acceleration. | | | | | 0: iGFX engines are in iGFX Mode. Device 2 Class Code is 030000h. 1: iGFX engines are in Versatile Acceleration Mode. Device 2 Class Code is 038000h. | | | | 0h<br>RO/V | IVD: | | | | | 0: Enable. Device 2 (IGD) claims VGA memory and IO cycles | | | | | 1: Disable. Device 2 (IGD) does not claim VGA cycles (Mem and IO) | | | 1 | | BIOS Requirement: If a value of 1 is written, GGC[VAMEN] (ie. bit 2 in this register) should be also written to '1 so the sub-class field changes to 80. | | | | | BIOS Requirement: BIOS must not set this bit to 0 if the GMS field (bits 7:3 of this register) pre-allocates no memory. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------|--| | 0 | 0h<br>RO | Reserved | | # 4.1.29 Mirror of Device Enable (DEVEN0\_0\_2\_0\_PCI) — Offset 54h Mirror of DEVEN\_0\_0\_0\_PCI. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 54h | 00BFh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RO | Reserved | | | 14 | 0h<br>RO/V | CHAP Enable (D7EN): 0: Device 7 is disabled 1: Device 7 is enabled | | | 13 | 0h<br>RO | Device 6 Enable (D6EN): 0: Device 6 is disabled 1: Device 6 is enabled | | | 12:11 | 0h<br>RO | Reserved | | | 10 | 0h<br>RO | Device 5 Enable (D5EN): 0: Device 5 is disabled 1: Device 5 is enabled | | | 9:8 | 0h<br>RO | Reserved | | | 7 | 1h<br>RO/V | Device 4 Enable (D4EN): 0: Device 4 is disabled 1: Device 4 is enabled | | | 6 | 0h<br>RO | Reserved | | | 5 | 1h<br>RO/V | Device 3 Enable For Display HD Audio (D3EN): 0: Device 3 is disabled 1: Device 3 is enabled | | | 4 | Internal Graphics Engine (D2EN): 1h 0: Bus 0 Device 2 is disabled and hidden RO/V 1: Bus 0 Device 2 is enabled and visible. This bit will be set to 0b and remain Device 2 capability is disabled. | | | | 3 | 1h<br>RO/V | PEG10 Enable (D1F0EN): Device 1, Function 0 is enabled | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------|--| | 2 | 1h<br>RO/V | PEG11 Enable (D1F1EN): Device 1, Function 1 is enabled | | | 1 | 1h<br>RO/V | PEG12 Enable (D1F2EN): Device 1, Function 2 is enabled | | | 0 | 1h<br>RO | Host Bridge Enable (D0EN): Device 0, Function 0 is enabled | | #### 4.1.30 Device 2 Control (DEV2CTL\_0\_2\_0\_PCI) — Offset 58h This register implements a control bit to disable and hide the IOBAR register in systems that do not require legacy IOBAR access to Gfx MMIO registers. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:2, F:0] + 58h | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description Reserved | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:1 | 0h<br>RO | | | | 0 | 0h<br>RW | IO BAR Disable (IOBARDIS): System BIOS can choose to disable and hide the IOBAR for systems that do not require legacy IOBAR access to GFX MMIO registers. Ob: IOBAR is enabled and exposed at offset 0x20 in Device 2 Configuration space (Default). 1b: IOBAR is disabled and not visible in PCI Configuration Space. Behaves as if hardwired to zeros. | | ### 4.1.31 Multi Size Aperture Control (MSAC\_0\_2\_0\_PCI) — Offset 60h This register contains MSAC register which determines the size of the graphics memory aperture (GMADR) in function 0 and in the trusted space, and affects certain bits of the GMADR register. Bits [20:16] 00000b: 128MB, GMADR[26:4] is hardwired to all 0 Bits [20:16] 00001b: 256MB, GMADR[27:4] overridden to all 0 Bits [20:16] 00010b: illegal (hardware will treat this as 00011b) Bits [20:16] 00011b: 512MB, GMADR[28:27] overridden to all 0 Bits [20:16] 00100-00110b: illegal (hardware will treat this as 00111b) Bits [20:16] 00111b: 1024MB, GMADR[29:27] overridden to all 0 Bits [20:16] 01000-01110b: illegal (hardware will treat this as 01111b) Bits [20:16] 01111b: 2048MB, GMADR[30:27] overridden to all 0 Bits [20:16] 10000-11110b: illegal (hardware will treat this as 11111b) Bits [20:16] 11111b: 4096MB, GMADR[31:27] overridden to all 0 | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:2, F:0] + 60h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------|--| | 31:21 | 0h<br>RO | Reserved | | | 20 | 0h<br>RW/V | Untrusted Aperture Size Bit 4 (APSZ4): Untrusted Aperture Size Bit 4 | | | 19 | 0h<br>RW/V | Untrusted Aperture Size Bit 3 (APSZ3): Untrusted Aperture Size Bit 3 | | | 18 | 0h<br>RW/V | Untrusted Aperture Size Bit 2 (APSZ2): Untrusted Aperture Size Bit 2 | | | 17 | 0h<br>RW/V | Untrusted Aperture Size Bit 1 (APSZ1): Untrusted Aperture Size Bit 1 | | | 16 | 0h<br>RW/V | Intrusted Aperture Size Bit 0 (APSZ0): Intrusted Aperture Size Bit 0 | | | 15:0 | 0h<br>RO | Reserved | | ### 4.1.32 Push Aperture (PUSHAP\_0\_2\_0\_PCI) — Offset 68h $\operatorname{\mathsf{GT}}$ writes this Push Aperture register to ensure aperture writes have been pushed to $\operatorname{\mathsf{DRAM}}$ . | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + 68h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW/V | <b>Token Value (TOKEN_VALUE):</b> 32 bit Token Value. GT (GuC) writes a DWORD Token value to this field. A write to this register triggers a write response to GT. The response write will use the value written into this register. | ### 4.1.33 VTd Status (VTD\_STATUS\_0\_2\_0\_PCI) — Offset 6Ch This register contains indicator bits for Graphics VTd mode. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:2, F:0] + 6Ch | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------| | 7:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RO | GFX VTd Active (VTACT): Reflects GFX VTd Mode is active. 1: GFX VTd Mode is active 0: GFX VTd Mode is inactive. | ## 4.1.34 PCI Express Capability Header (PCIECAPHDR\_0\_2\_0\_PCI) - Offset 70h PCI Express Capability Header | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 70h | AC10h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:8 | ACh<br>RO | Next Capability Pointer (NEXT_PTR): This field is hardwired to point to the next PCI Capability structure, the MSI Capabilities at ACh. | | | 7:0 | 10h<br>RO | Capability Identifier (CAP_ID): This field is hardwired to 10h to indicate that this is a PCI Express Capability structure. | | ## 4.1.35 PCI Express Capability (PCIECAP\_0\_2\_0\_PCI) — Offset 72h PCI Express Capability | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 72h | 0092h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:14 | 0h<br>RO | Reserved | | | 13:9 | 00h<br>RO | Interrupt Message Number (INTRMSG): This field indicates which MSI vector is used for the interrupt message generated in association with any of the status bits of this Capability structure. Since this device only supports one MSI vector, this field is hardwired to 0. | | | 8 | 0h<br>RO | Slot Implemented (SLOTIMP): This field is hardwired to 0 for an endpoint device. | | | 7:4 | 9h<br>RO | <b>Device Type (DEV_TYPE):</b> This field is hardwired to 9h to indicate a Root Complex Integrated Endpoint. | | | 3:0 | 2h<br>RO | Capability Version (CAP_VER): This field is hardwired to 2h to indicate Functions compliant to PCI Express 3.0 Base Specification. | | ### 4.1.36 Device Capabilities (DEVICECAP\_0\_2\_0\_PCI) — Offset 74h PCI Express Device Capabilities | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + 74h | 10008000h | #### Register Level Access: | BIOS Access | SMM Access OS Access | | |-------------|----------------------|----| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:29 | 0h<br>RO | Reserved | | | 28 | 1h<br>RO | Functional Level Reset Capability (FLRCAP): Hardwired to 1b to indicate the Function supports the optional Function Level Reset mechanism. | | | 27:26 | 0h<br>RO | Captured Slot Power Limit Scale (PWR_LIM_SCALE): Not applicable for a Root Complex Integrated Endpoint with no Link or Slot. Hardwired to 00b | | | 25:18 | 00h<br>RO | Captured Slot Power Limit Value (CSPLS): Not applicable for a Root Complex Integrated Endpoint with no Link or Slot. Hardwired to 00h | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 17:16 | 0h<br>RO | Reserved | | | 15 | 1h<br>RO | Role-Based Error Reporting (RBER): When Set, this bit indicates that the Function implements the functionality originally defined in the Error Reporting ECN for PCI Express Base Specification, Revision 1.0a, and later incorporated into PCI Express Base Specification, Revision 1.1.Hardwired to 1b as this bit must be Set by all Functions conforming to the ECN, PCI Express Base Specification, Revision 1.1, or subsequent PCI Express Base Specification revisions. | | | 14:12 | 0h<br>RO | Reserved | | | 11:9 | 0h<br>RO | Endpoint L1 Acceptable Latency (EPL1AL): This field indicates the acceptable total latency that an Endpoint can withstand due to the transition from the L1 state to the L0 state. This does not apply to the integrated graphics device, so it is hardwired to 000b (Maximum of 1 us). | | | 8:6 | 0h<br>RO | Endpoint LOS Acceptable Latency (EPLOAL): This field indicates the acceptable total latency that an Endpoint can withstand due to the transition from the LOs state to the LO state. This does not apply to the integrated graphics device, so it is hardwired to 000b (Maximum of 64 ns). | | | 5 | 0h<br>RO | <b>Extended Tag Field Supported (ETFS):</b> This bit indicates the maximum supported size of the Tag field as a Requester. This does not apply to the integrated graphics device, so it is hardwired to 0b (5-bit Tag field supported). | | | 4:3 | Oh<br>RO | Phantom Functions Supported (PFS): This field indicates the support for use of unclaimed Function Numbers to extend the number of outstanding transactions for PCIe devices. This does not apply to the integrated graphics device, so it is hardwired to 00b to indicate no Function Number bits are used for Phantom Functions. | | | 2:0 | 0h<br>RO | Max Payload Size Supported (MPSS): This field indicates the maximum payload size that the Function can support for TLPs.Hardwired to 000b to represents 128 bytes, the minimum allowed value. | | # 4.1.37 PCI Express Device Control (DEVICECTL\_0\_2\_0\_PCI) — Offset 78h PCI Express Device Control | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 78h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RW/V | Initiate Function Level Reset (INIT_FLR): A write of 1b initiates Function Level Reset to the Function. During FLR, a read will return 1b since device 2 reads abort. If a local panel is powered on and configured to power down on reset, the FLR will typically take several hundred milliseconds to complete. The worst possible, although unrealistic, delay is 5 seconds. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 14:12 | 0h<br>RO | Max Read Request Size (MRRS): Functions that do not generate Read Requests larger than 128 bytes and Functions that do not generate Read Requests on their own behalf are permitted to implement this field as Read Only (RO) with a value of 000b. | | | 11 | 0h<br>RO | Enable No Snoop (ENS): This bit is permitted to be hardwired to 0b if a Function would never Set the No Snoop attribute in transactions it initiates. The graphics device never generates a PCI Express TLP. | | | 10 | 0h<br>RO | Aux Power PM Enable (APPME): Functions that do not implement this capability hardwire this bit to 0b. | | | 9 | 0h<br>RO | Phantom Functions Enable (PFE): Functions that do not implement this capability hardwire this bit to 0b. | | | 8 | 0h<br>RO | Extended Tag Field Enable (ETFE): Functions that do not implement this capability hardwire this bit to 0b. | | | 7:5 | 0h<br>RO | Max Payload Size (MPS): Functions that support only the 128-byte max payload size are permitted to hardwire this field to 000b. | | | 4 | 0h<br>RO | Enable Relaxed Ordering (ERO): A Function is permitted to hardwire this bit to 0b if it never sets the Relaxed Ordering attribute in transactions it initiates as a Requester. The graphics device never generates a PCI Express TLP. | | | 3 | 0h<br>RO | Unsupported Request Response Enable (URRE): A Root Complex Integrated Endpoint that is not associated with a Root Complex Event Collector is permitted to hardwire this bit to 0b. | | | 2 | 0h<br>RW/V | Fatal Error Enable (FEE): This bit, in conjunction with other bits, controls sending ERR_FATAL Messages. | | | 1 | 0h<br>RW/V | Non-Fatal Error Enable (NFEE): This bit, in conjunction with other bits, controls sending ERR_NONFATAL Messages. | | | 0 | 0h<br>RW/V | Correctable Error Enable (CEE): This bit, in conjunction with other bits, controls sending ERR_COR Messages. | | # 4.1.38 PCI Express Capability Structure (DEVICESTS\_0\_2\_0\_PCI) - Offset 7Ah PCI Express Capability Structure | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 7Ah | 0000h | #### Register Level Access: | BIOS Access | SMM Access OS Access | | |-------------|----------------------|----| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------|--| | 15:6 | 0h<br>RO | Reserved | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 5 | Oh<br>RO | Transactions Pending (TP): When Set, this bit indicates that the Function has issued Non-Posted Requests that have not been completed. A Function reports this bit is cleared only when all outstanding Non-Posted Requests have completed or have been terminated by the Completion Timeout mechanism. This bit must also be cleared upon the completion of an FLR. | | | 4 | 0h<br>RO | Aux Power Detected (APD): Functions that require Aux power report this bit as Set if Aux power is detected by the Function. Hardwired to 0b, the integrated graphics device does not require Aux power. | | | 3 | 0h<br>RO | Unsupported Request Detected (URD): This bit indicates the Function received an Unsupported Request.Hardwired to 0b, the Root Complex Integrated Endpoint graphics device does not use the PCI Express error reporting mechanism. | | | 2 | 0h<br>RW/V | Fatal Error Detected (FED): This bit indicates status of fatal errors detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control Register | | | 1 | 0h<br>RW/V | Non-Fatal Error Detected (NFED): This bit indicates status of non fatal errors detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control Register. | | | 0 | 0h<br>RW/V | Correctable Error Detected (CED): This bit indicates status of correctable errors detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control Register. | | # 4.1.39 Message Signaled Interrupts Capability ID (MSI\_CAPID\_0\_2\_0\_PCI) — Offset ACh When a device supports MSI it can generate an interrupt request to the processor by writing a predefined data item (a message) to a predefined memory address. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + ACh | D005h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------|--| | 15:8 | D0h<br>RO | Pointer To Next Capability (POINTNEXT): This is a hardwired pointer to the next item in the capabilities list. | | | 7:0 | 05h<br>RO | Capability ID (CAPID): This field is hardwired to the value 05h to identify the CAP_ID as being for MSI registers. | | ### 4.1.40 Message Control (MC\_0\_2\_0\_PCI) — Offset AEh Message Signaled Interrupt control register. System software can modify bits in this register, but the device is prohibited from doing so. If the device writes the same message multiple times, only one of those messages is guaranteed to be serviced. If all of them must be serviced, the device must not generate the same message again until the driver services the earlier one. | | Туре | Size | Offset | Default | |---|------|--------|-----------------------|---------| | ĺ | PCI | 16 bit | [B:0, D:2, F:0] + AEh | 0100h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:9 | 0h<br>RO | Reserved | | | 8 | 1h<br>RO | Per Vector Mask Capable (PVMASKCAP): SR-IOV requires this capability. | | | 7 | 0h<br>RO | 64BIT Capable (CAP64B): Hardwired to 0 to indicate that the function does not implement the upper 32 bits of the Message address register and is incapable of generating a 64-bit memory address. | | | 6:4 | 0h<br>RW/V | Multiple Message Enable (MME): System software programs this field to indicate the actual number of messages allocated to this device. This number will be equal to or less than the number actually requested. Value: Number of requests000: 1001: 2010: 4011: 8100: 16101: 32110: Reserved111: Reserved | | | 3:1 | 0h<br>RO | Multiple Message Capable (MMC): System Software reads this field to determine the number of messages being requested by this device. Hardwired to 000b to indicate number of requests is 1. | | | 0 | 0h<br>RW/V | MSI Enable (MSIEN): Controls the ability of this device to generate MSIs. | | ### 4.1.41 Message Address (MA\_0\_2\_0\_PCI) — Offset B0h This register contains the Message Address for MSIs sent by the device. | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:2, F:0] + B0h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:2 | 00000000<br>h<br>RW/V | Message Address Field (MESSADD): Used by system software to assign an MSI address to the device. The device handles an MSI by writing the padded contents of the MD register to this address. Force DWORD Align (FDWORD): Hardwired to 0 so that addresses assigned by system software are always aligned on a DWORD address boundary. | | | 1:0 | 0h<br>RO | | | ### 4.1.42 Message Data (MD\_0\_2\_0\_PCI) — Offset B4h This register contains the Message Data for MSIs sent by the device. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + B4h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RW/V | Message Data (MESSDATA): Base message data pattern assigned by system software and used to handle an MSI from the device. When the device must generate an interrupt request, it writes a 32-bit value to the memory address specified in the MA register. The upper 16 bits are always set to 0. The lower 16 bits are supplied by this register. | ### 4.1.43 MSI Mask Bits (MSI\_MASK\_0\_2\_0\_PCI) — Offset B8h This register contains the MSI Mask Bits | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:2, F:0] + B8h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description Reserved | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------|--| | 31:1 | 0h<br>RO | | | | 0 | 0h<br>RW/V | Mask Bit For Vector 0 (MASKBIT): For each Mask bit that is set, the function is prohibited from sending the associated message. | | ### 4.1.44 MSI Pending Bits (MSI\_PEND\_0\_2\_0\_PCI) — Offset BCh This register contains the MSI Pending Bits | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + BCh | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RO/V | Pending Bit For Vector 0 (PENDBIT): For each Pending bit that is set, the function has a pending associated message. If this bit is set when the corresponding vector's Mask bit is cleared, the function will send an MSI and then clear the Pending bit. | | # 4.1.45 Mirror of Base Data of Stolen Memory (BDSM0\_0\_2\_0\_PCI) — Offset C0h Mirror of BSDM from GTTMMADR space. This register contains the base address of graphics data stolen DRAM memory. | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:2, F:0] + C0h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RO/V | Graphics Base Of Stolen Memory LSB (BDSM_LSB): This register contains bits 63 to 20 of the base address of stolen DRAM memory. BIOS is now able to allocate GDSM above 4GB. | | 19:0 | 0h<br>RO | Reserved | ## 4.1.46 Mirror of Base Data of Stolen Memory (BDSM1\_0\_2\_0\_PCI) — Offset C4h Mirror of BSDM from GTTMMADR space. This register contains the base address of graphics data stolen DRAM memory. | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:2, F:0] + C4h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V | Graphics Base Of Stolen Memory MSB (BDSM_MSB): This register contains bits 63 to 20 of the base address of stolen DRAM memory. BIOS is now able to allocate GDSM above 4GB. | ### 4.1.47 Graphics VTD Base Address LSB (GFXVTDBAR\_LSB\_0\_2\_0\_PCI) — Offset C8h This is the base address for the Graphics VTD configuration space. There is no physical memory within this 4KB window that can be addressed. The 4KB reserved by this register does not alias to any PCI 2.3 compliant memory mapped space. On reset, the GFX-VTD configuration space is disabled and must be enabled by writing a 1 to ${\sf GFXVTDBAREN}.$ None of the bits in this register are writable in Intel TXT mode. BIOS programs this register, after which the register cannot be altered. | | Туре | Size | Offset | Default | |---|------|--------|-----------------------|-----------| | Ī | PCI | 32 bit | [B:0, D:2, F:0] + C8h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | space. 31:12 Space. BIOS will program this register resulting in a base address for a 4KB block of contiguous memory address space. This register ensures that a naturally aligned 4KB space is allocated within the 512GB of addressable memory space. | | This field corresponds to bits 31 to 12 of the base address GFX-VTD configuration space. BIOS will program this register resulting in a base address for a 4KB block of contiguous memory address space. This register ensures that a naturally aligned 4KB space is allocated within the first | | | 11:1 | 0h<br>RO | Reserved | | | 0 | 0 GFX-VTBAR Enable (GFXVTDBAREN): 0: GFX-VTBAR is disabled and does not claim any memory. 1: GFX-VTBAR memory mapped accesses are claimed and decoded appropriatel bit will remain 0 if VTd capability is disabled. | | | # 4.1.48 Graphics VTD Base Address MSB (GFXVTDBAR\_MSB\_0\_2\_0\_PCI) — Offset CCh This is the base address for the Graphics VTD configuration space. There is no physical memory within this 4KB window that can be addressed. The 4KB reserved by this register does not alias to any PCI 2.3 compliant memory mapped space. On reset, the GFX-VTD configuration space is disabled and must be enabled by writing a 1 to GFXVTDBAREN. None of the bits in this register are writable in Intel TXT mode. BIOS programs this register, after which the register cannot be altered. | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:2, F:0] + CCh | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RW | GFX-VTD Base Address Upper DWORD (GFXVTDBAR): This field corresponds to bits 63 to 32 of the base address GFX-VTD configuration space. BIOS will program this register, resulting in a base address for a 4KB block of contiguous memory address space. This register ensures that a naturally aligned 4KB space is allocated within the first 512GB of addressable memory space. System Software uses this base address to program the GFX-VTD register set. | | # 4.1.49 Power Management Capabilities ID (PMCAPID\_0\_2\_0\_PCI) — Offset D0h This register contains the PCI Power Management Capability ID and the next capability pointer. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + D0h | 0001h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------------------------------------|--| | 15:8 | 00h<br>RO | Next Capability Pointer (NEXT_PTR): This is a hardwired pointer to the next item in the capabilities list. | | | 7:0 | 01h<br>RO | Capability Identifier (CAP_ID): Hardwired to 01h for power management. | | # 4.1.50 Power Management Capabilities (PMCAP\_0\_2\_0\_PCI) — Offset D2h This register provides information on the capabilities of the function related to power management. | | Туре | Size | Offset | Default | |---|------|--------|-----------------------|---------| | ſ | PCI | 16 bit | [B:0, D:2, F:0] + D2h | 0022h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:11 | 00h<br>RO | PME Support (PMES): This field indicates the power states in which the IGD may assert PME#. Hardwired to 0 to indicate that the IGD does not assert the PME# signal. | | | 10 | 0h<br>RO | D2 Support (D2): Hardwired to 0 to indicate the D2 power management state is not supported. | | | 9 | 0h<br>RO | D1 Support (D1): Hardwired to 0 to indicate that the D1 power management state is not supported. | | | 8:6 | 0h<br>RO | Reserved | | | 5 | 1h<br>RO | Device Specific Initialization (DSI): Hardwired to 1 to indicate that special initialization of the IGD is required before generic class device driver is to use it. | | | 4 | 0h<br>RO | Reserved | | | 3 | 0h<br>RO | PME Clock (PMECLK): Hardwired to 0 to indicate IGD does not support PME# generation. | | | 2:0 | 2h<br>RO | Power Management Interface Version (VER): Hardwired to 010b to indicate that there are 4 bytes of power management regist implemented and that this device complies with revision 1.1 of the PCI Power Management Interface Specification. | | # 4.1.51 Power Management Control and Status (PMCS\_0\_2\_0\_PCI) — Offset D4h Power Management Control and Status | 1 | Гуре | Size | Offset | Default | |---|------|--------|-----------------------|---------| | | PCI | 16 bit | [B:0, D:2, F:0] + D4h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------| | 15 | 0h<br>RO | PME Status (PMESTS): This bit is hardwired to 0 to indicate that IGD does not support PME# generation from D3 (cold). | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14:13 | 0h<br>RO | Data Scale (DSCALE): This field is hardwired to 00 to indicate IGD does not support data register. | | 12:9 | 0h<br>RO | Data Select (DSEL): This field is hardwired to 0h to indicate IGD does not support data register. | | 8 | 0h<br>RO | PME Enable (PMEEN): This bit is hardwired to 0 to indicate that PME# assertion from D3 (cold) is disabled. | | 7:2 | 0h<br>RO | Reserved | | 1:0 | 0h<br>RW/V | Power State (PWRSTAT): This field indicates the current power state of the IGD and can be used to set the IGD into a new power state. If software attempts to write an unsupported state to this field, write operation must complete normally on the bus, but the data is discarded and no state change occurs. Behavior of the graphics controller in supported states is detailed in the power management section of the Bspec.Bits[1:0]Power state00:D0Default01:D1Not Supported10:D2Not Supported11:D3 | ### 4.1.52 Software SMI (SWSMI\_0\_2\_0\_PCI) — Offset E0h As long as there is the potential that DVO port legacy drivers exist which expect this register at this address, Dev#2F0 address E0h-E1h must be reserved for this register. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + E0h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 00h<br>RW | Software Scratch Bits (SWSB): Software Scratch Bits | | 7:1 | 00h<br>RW | Software Flag (SWF): Used to indicate caller and SMI function desired, as well as return result. | | 0 | 0h<br>RW | Software SMI Event (GSSMIE): When Set this bit will trigger an SMI. Software must write a '0' to clear this bit.SMI will be triggered only if SWSCI[SMISCISEL] is set to select SMI. | ### 4.1.53 Graphics System Event (GSE\_0\_2\_0\_PCI) — Offset E4h This register can be accessed by either Byte, Word, or DWORD PCI configuration cycles. A write to this register will cause the Graphics System Event display interrupt if it is enabled and unmasked in the display interrupt registers. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + E4h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------| | 31:24 | 00h<br>RW | Graphics System Event Scratch Trigger 3 (GSE3): Graphics System Event Scratch Trigger 3 | | 23:16 | 00h<br>RW | Graphics System Event Scratch Trigger 2 (GSE2): Graphics System Event Scratch Trigger 2 | | 15:8 | 00h<br>RW | Graphics System Event Scratch Trigger 1 (GSE1): Graphics System Event Scratch Trigger 1 | | 7:0 | 00h<br>RW | Graphics System Event Scratch Trigger 0 (GSE0): Graphics System Event Scratch Trigger 0 | #### 4.1.54 Software SCI (SWSCI\_0\_2\_0\_PCI) — Offset E8h This register serves 2 purposes: 1) Support selection of SMI or SCI event source (SMISCISEL - bit15) 2) SCI Event trigger (GSSCIE - bit 0). To generate a SW SCI event, software should program bit 15 (SMISCISEL) to 1. This is typically programmed once (assuming SMIs are never triggered). On a '0' to '1' subsequent transition in bit 0 of this register (caused by a software write operation), a SCI message will be sent to cause the TCOSCI\_STS bit in GPE0 register to be set to 1. The corresponding SCI event handler in BIOS is to be defined as a \_Lxx method, indicating level trigger to the operating system. Once written as 1, software must write a '0' to this bit to clear it, and all other write transitions (1-0, 0-0, 1-1) will not cause a SCI message to be sent. To generate a SW SMI event, software should program bit 15 to 0 and trigger SMI via writes to SWSMI register (See SWSMI register for programming details). | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + E8h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 0h<br>RW | SMI Or SCI Event Select (SMISCISEL): 0 = SMI (default)1 = SCI If selected event source is SMI, SMI trigger and associated scratch bits accesses are performed via SWSMI register. If SCI event source is selected, the rest of the bits in this register provide SCI trigger capability and associated SW scratch pad area. | | 14:1 | 0000h<br>RW | Software Scratch Bits (SCISB): Read/write bits not used by hardware. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0h<br>RW | Software SCI Event (GSSCIE): If SCI event is selected (SMISCISEL = 1), on a 0 to 1 transition of GSSCIE bit, a SCI message will be sent to cause the TCOSCI_STS bit in GPE0 register to be set to 1. Software must write a 0 to clear this bit. | ### 4.1.55 Device 2 Mirror of Protected Audio Video Path Control (PAVPC0\_0\_2\_0\_PCI) — Offset F0h Device 2 Mirror of Protected Audio Video Control. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + F0h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RO/V | WOPCM Base LSB (WOPCMBASE_LSB): Base value programmed (from Top of Stolen Memory). The programmed value must be consistent with the WOPCM Size programming. | | | 19:7 | 0h<br>RO | Reserved | | | 6 | 0h<br>RO/V | ASMF Method Enable (ASMFEN): 0: Disable ASMF 1: Enable ASMF | | | 5 | 0h<br>RO | Reserved | | | 4 | 0h<br>RO/V | Override Terminate Attack (OVTATTACK): Override of unsolicited connection state attack and terminate 0: Disable override; attack terminate allowed 1: Enable override; attack terminate disallowed | | | 3 | 0h<br>RO/V | Heavy Mode Select (HVYMODSEL): Heavy/light encryption mode select 0: Surface encryption is disabled - Light mode 1: Surface encryption is enabled | | | 2 | 0h<br>RO/V | Lock Bit (LOCK): BIOS will set this bit with bit 0 and/or bit 1. | | | 1 | 0h<br>RO/V | PAVP Enable (PAVPE): 0: PAVP functionality disabled 1: PAVP functionality enabled | | | 0 | 0h<br>RO/V | PCM Enable (PCME): Protected content memory enable. | | # 4.1.56 Device 2 Mirror of Protected Audio Video Path Control (PAVPC1\_0\_2\_0\_PCI) — Offset F4h Device 2 Mirror of Protected Audio Video Control. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + F4h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V | WOPCM Base MSB (WOPCMBASE_MSB): Base value programmed (from Top of Stolen Memory). The programmed value must be consistent with the WOPCM Size programming. | ### 4.1.57 Stepping Revision ID (SRID\_0\_2\_0\_PCI) — Offset F8h Stepping Revision ID of this device | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + F8h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------| | 31:20 | 000h<br>RO | Stepping Revision ID MSB (SRID_MSB): Upper 4 bit of the Stepping Revision ID. | | 19:16 | 0h<br>RO | Stepping Revision ID LSB (SRID_LSB): Lower 4 bit of the Stepping Revision ID. | | 15:0 | 0h<br>RO | Reserved | ### 4.1.58 ASL Storage (ASLS\_0\_2\_0\_PCI) — Offset FCh This is a software scratch register. The exact bit register usage must be worked out in common between System BIOS and driver software. For each device, the ASL control method requires two bits for DOD (BIOS detectable yes or no, VGA/Non-VGA), one bit for DGS (enable/disable requested), and two bits for DCS (enabled now/disabled now, connected or not). | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:2, F:0] + FCh | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |---|--------------|---------------------|----------------------------------------------------------------------------------------|--| | Ī | 31:0 | 00000000<br>h<br>RW | Device Switching Storage (DSS): Software controlled usage to support device switching. | | # 4.1.59 PASID Extended Capability Header (PASID\_EXTCAP\_0\_2\_0\_PCI) — Offset 100h PASID capability reports support for Process Address Space ID(PASID) on Device-2, compliant to PCI-Express PASID ECN. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + 100h | 2001001Bh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--| | 31:20 | 200h<br>RO | Next Capability Offset (NCO): This is a hardwired pointer to the next item in the capabilities list. | | | 19:16 | 1h<br>RO | Version ID (V): Hardwired to capability version 1. | | | 15:0 | 15:0 001Bh RO Capability ID (CAPID): Hardwired to the PASID Extended Capability ID | | | ### 4.1.60 PASID Capability (PASID\_CAP\_0\_2\_0\_PCI) — Offset 104h PASID capability reports support for Process Address Space ID(PASID) on Device-2, compliant to PCI-Express PASID ECN. | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 104h | 1400h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:13 | 0h<br>RO | Reserved | | | 12:8 | 14h<br>RO | Maximum PASID Width (MPW):<br>Indicates the width of the PASID field supported by the Endpoint. Hardwired to 14h to indicate support for all PASID values (20 bits). | | | 7:3 | 0h<br>RO | Reserved | | | 2 | 0h<br>RO | Privilege Mode Supported (PMS): Hardwired to 0, the Endpoint supports operating in Non-privileged mode only, and will never request privileged mode in requests-with-PASID. | | | 1 | 0h<br>RO | Execute Permission Supported (EPS): Hardwired to 0, the Endpoint supports requests-with-PASID that requests execut permission. | | | 0 | 0h<br>RO | Reserved | | ### 4.1.61 PASID Control (PASID\_CTRL\_0\_2\_0\_PCI) — Offset 106h Process Address Space ID (PASID) control for Device-2. | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 106h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------|--| | 15:3 | 0h<br>RO | Reserved | | | 2 | 0h<br>RO | <b>Privileged Mode Enable (PME):</b> Hardwired to 0, the Endpoint is not permitted to request privileged mode in request with-PASID. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 RW PASID. If Clear, the Endpoint is not permitted to or bit changes value when ATS Enable field in ATS C does not use this field. Software is expected to So | | Execute Permission Enable (EPE): If Set, the Endpoint is permitted to request execute permission in requests-with-PASID. If Clear, the Endpoint is not permitted to do so. Behavior is undefined if this bit changes value when ATS Enable field in ATS Capability is Set.Processor graphics does not use this field. Software is expected to Set this field before configuring extended-context-entry for Device-2 with the Execute Request Enable field Set. | | 0 | 0h<br>RW | PASID Enable (PE): If Set, the Endpoint is permitted to generate requests-with-PASID. If Clear, the Endpoint is not permitted to do so. Behavior is undefined if this bit changes value when ATS Enable field in ATS Capability is Set. If privileged Mode Supported field in PASID Capability register is Clear, then this field is treated as Reserved(0).Processor graphics does not use this field. Software is expected to Set this field before configuring extended-context-entry for Device-2 with Supervisor Request Enable field Set. For compatibility reasons, this field is implemented as RW. | # 4.1.62 ATS Extended Capability Header (ATS\_EXTCAP\_0\_2\_0\_PCI) — Offset 200h ATS Capability reports support for Device-TLBs on Device-2, compliant to PCI Express ATS specification. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + 200h | 3001000Fh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 300h<br>RO | Next Capability Offset (NCO): This is a hardwired pointer to the next item in the capabilities list. Value 300h in this field provides the offset for Page-Request Capability. | | 19:16 | 1h<br>RO | Version ID (V): Hardwired to capability version 1. | | 15:0 | 000Fh<br>RO | Capability ID (CAPID): Hardwired to the ATS Extended Capability ID | ### 4.1.63 ATS Capability (ATS\_CAP\_0\_2\_0\_PCI) — Offset 204h ATS Capability reports support for Device-TLBs on Device-2, compliant to PCI Express ATS specification. | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 204h | 0060h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:7 | 0h<br>RO | Reserved | | 6 | 1h<br>RO | Global Invalidate Supported (GIS): If Set, the Function supports Invalidation Requests that have the Global Invalidate bit Set. If Clear, the Function ignores the Global Invalidate bit in all Invalidate requests.Reserved | | 5 | 1h<br>RO | Page Aligned Request (PAR): Hardwired to 1, the Untranslated Address is always aligned to a 4096 byte boundary. Processor Graphics reports value of 1b indicating all VT-d and SVM translations are page-aligned. | | 4:0 | 00h<br>RO | Invalidate Queue Depth (IQE): The number of Invalidate Requests that the endpoint can accept before putting back pressure on the upstream connection. Hardwired to 0h, the function can accept 32 Invalidate Requests. | ### 4.1.64 ATS Control (ATS\_CTRL\_0\_2\_0\_PCI) — Offset 206h #### ATS Control register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 206h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Oh<br>RW | ATS Enable (AE): When Set, the function is enabled to cache translations. Processor graphics ignores this field, as GT uses GTLB as IOTLB and only pretends to software that it has a Device-TLB. Software is expected to Set this field before configuring extended context-entry for Device2 with Page Request Enable field Set. For compatibility, this field is implemented as RW as software can read it to determine ATS enable status. | | 14:5 | 0h<br>RO | Reserved | | _ | it<br>nge | Default &<br>Access | Field Name (ID): Description | |---|-----------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | :0 | 00h<br>RW | Smallest Translation Unit (STU): This value indicates to the Endpoint the minimum number of 4096-byte blocks that is indicated in a Translation Completion or Invalidate Request. This is a power of 2 multiple and the number of blocks is 2^STU. A value of 0 indicates one block and value 1F indicates 2^31 blocks. For IGD this must be programmed to 0h for 4KB as smallest translation unit. | # 4.1.65 Page Request Extended Capability Header (PR\_EXTCAP\_0\_2\_0\_PCI) — Offset 300h Page Request Extended Capability reports support for page-faults on Device-2, compliant to PCI-Express ATS 1.1 Specification | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + 300h | 00010013h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RO/V | Next Capability Offset (NCO): This is a hardwired pointer to the next item in the capabilities list. Value 000h (Default) indicates that this is the end of the PCI-Express Extended capability Linked List. When Graphics Virtualization is enabled, this field is hardwired to point to the next PCI Capability structure, the SRIOV Extended Capability Header at 320h. When Graphics Virtualization is disabled, this field will be hardwired to 000h to indicate the end of PCI-Express Extended capability Linked List. | | 19:16 | 1h<br>RO | Version ID (V): Hardwired to capability version 1. | | 15:0 | 0013h<br>RO | Capability ID (CAPID): Hardwired to the Page Request Extended Capability ID | # 4.1.66 Page Request Control (PR\_CTRL\_0\_2\_0\_PCI) — Offset 304h Page Request Control | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 304h | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:2 | 0h<br>RO | Reserved | | | 1 | 0h<br>RO | RST: When the Enable field is clear, or is being cleared in the same register update that sets this field, writing a 1b to this field, clears the associated implementation dependent page request credit Counter and pending request state for the associated Page Request Interface. No action is initiated if this field is written to 0b or if this field is written with any value when the PRE field is set. Processor graphics does not use this field, and hardwires it as read-only (0). | | | 0 | 0h<br>RW | Page-Request Enable (PRE): When Set, indicates that the page request interface on the endpoint is allowed to make page requests. If both this field and the Stopped field in Page Request Status register are Clear, then the Page request interface will not issue new page requests, but has outstanding page requests for which page responses is not yet received. When this field transitions from 0 to 1, all the status fields in the Page-Request Status register are cleared. Enabling a page request interface that has not successfully stopped has indeterminate results. | | # 4.1.67 Page Request Status (PR\_STATUS\_0\_2\_0\_PCI) — Offset 306h Page Request Status | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 306h | 8100h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | PRG Response PASID Required (PRPR): | | | | | | If set, the Function expects a PASID TLP Prefix on PRG Response Messages when the corresponding page requests had a PASID TLP Prefix. | | | | 1h | If Clear, the function does not expect PASID TLP Prefixes on any PRG Response Message. | | | 15 | RO | Function behavior is undefined if this bit is Clear and the Function receives a PRG<br>Response Message with a PASID TLP Prefix. | | | | | Function behavior is undefined if this bit is Set and the Function receives a PRG Response Message with no PASID TLP Prefix when the corresponding Page Requests had a PASID TLP Prefix. | | | | | This bit is RsvdZ if the Function does not support the PASID TLP Prefix. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 14:9 | 0h<br>RO | Reserved | | | 8 | 1h<br>RO | S: When this field is Set, the associated page request interface has stopped issuing additional Page requests and that all previously issued Page requests have completed. When this field is clear the associate Page request interface either has not stopped or has stopped issuing new Page requests but has outstanding Page requests. | | | 7:2 | 0h<br>RO | Reserved | | | 1 | 0h<br>RW/V | Unexpected Page Request Group Index (UPGRI): When Set, indicates the function received a PRG response message containing a PRG index that has no matching request, a response failure. This field is Set by the Function and cleared when a 1b is written to the field. | | | 0 | 0h<br>RW/V | Response Failure (RF): When Set, indicates the function received a PRG response message indicating a response failure. The function expects no further response from the host (any received are ignored). This field is Set by the Function and cleared when a 1b is written to this field. | | # 4.1.68 Outstanding Page Request Capacity (OPRC\_0\_2\_0\_PCI) — Offset 308h Outstanding Page Request Capacity | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + 308h | 00008000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00008000<br>h<br>RO | Outstanding Page Request Capacity (OPRC): This register contains the number of outstanding page request messages the associated Page Request Interface physically supports. This is the upper limit on the number of pages that can be usefully allocated to the Page Request Interface. Hardwired to 32,768 requests. | # 4.1.69 Outstanding Page Request Allocation (OPRA\_0\_2\_0\_PCI) - Offset 30Ch Outstanding Page Request Allocation | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + 30Ch | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Outstanding Page Request Allocation (OPRA): This register contains the number of outstanding page request messages the associated Page Request Interface is allowed to issue. | # 4.1.70 SRIOV Extended Capability Header (SRIOV\_ECAPHDR\_0\_2\_0\_PCI) — Offset 320h SR-IOV Extended Capability Header. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + 320h | 00010010h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RO | Next Capability Offset (NEXT_0): Next capability Offset. Value = 0x000 to indicate the end of the Extended Capability List | | 19:16 | 1h<br>RO | Capability Version (CAP_VER): Capability Version | | 15:0 | 0010h<br>RO | PCIE Extended Capability ID (PCIE_ECAP_ID): PCIE Extended capability ID | # 4.1.71 SRIOV Capabilities (SRIOV\_CAP\_0\_2\_0\_PCI) — Offset 324h Defines SR-IOV Capabilities | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + 324h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------| | 31:21 | 000h<br>RO | VF Migration Interrupt Message Number (VF_MIG_INTR_MSG_NUM): Value: 0. VF Migration is not supported. | | 20:2 | 0h<br>RO | Reserved | | 1 | 0h<br>RO | ARI Capable Hierarchy Preserved (ARI_CAP_HIER_PRESERVED): Value: Always 0. ARI is not supported. | | 0 | 0h<br>RO | VF Migration Capable (VF_MIG_CAP): Value:0. VF Migration not supported. | ### 4.1.72 SRIOV Status (SRIOV\_STS\_0\_2\_0\_PCI) — Offset 32Ah SR-IOV Status Register. | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 32Ah | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------| | 15:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RO | VF Migration Status (VF_MIG_STS): VF Migration Status | # 4.1.73 SRIOV Initial VFs (SRIOV\_INITVFS\_0\_2\_0\_PCI) — Offset 32Ch Defines Initial number of VFs available to the VMM. | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 32Ch | 0007h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------| | 15:0 | 0007h<br>RO/V | Initial VFs (INITIAL_VFS): For SR-IOV implementation, this value must exactly match the Total VFs | ### 4.1.74 SRIOV Total VFs (SRIOV\_TOTVFS\_0\_2\_0\_PCI) — Offset 32Eh Defines the Total number of VFs available to the VMM. | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 32Eh | 0007h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------| | 15:0 | 0007h<br>RO | Total VFs (TOTAL_VFS): Indicates the maximum number of VFs that could be associated with the PF | # 4.1.75 First VF Offset (FIRST\_VF\_OFFSET\_0\_2\_0\_PCI) — Offset 334h Defines the offset of the function number from the PF to the first VF. | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 334h | 0001h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:0 | 0001h<br>RO | First VF Offset Value (FIRST_VF_OFFSET): Defines the routing ID offset of the first VF that is associated with the PF that contains this Capability structure. The first VFs 16-bit Routing ID is calculated by adding the contents of this field to the Routing ID of the PF containing this field ignoring any carry, using unsigned, 16-bit arithmetic. The value of this field is hardwired to 0001h. | | ### 4.1.76 VF Stride (VF\_STRIDE\_0\_2\_0\_PCI) — Offset 336h Defines the stride of the function number from one VF to the next. | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 336h | 0001h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:0 | 0001h<br>RO | VF Stride Value (VF_STRIDE): Defines the Routing ID offset from one VF to the next one for all VFs associated with the PF that contains this Capability structure. The next VFs 16-bit Routing ID is calculated by adding the contents of this field to the Routing ID of the current VF, ignoring any carry, using unsigned 16-bit arithmetic. The value of this field is hardwired to 0001h. | | ### 4.1.77 VF Device ID (VF\_DEVICEID\_0\_2\_0\_PCI) — Offset 33Ah Defines the Device ID to be used by all Virtual Functions | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:2, F:0] + 33Ah | 9A40h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------|--| | 15:0 | 9A40h<br>RO/V | VF Device ID (VF_DEVICEID): Mirror the same device ID as the PF | | # 4.1.78 Supported Page Sizes (SUPPORTED\_PAGE\_SIZES\_0\_2\_0\_PCI) — Offset 33Ch Defines the System Page Sizes supported by this SR-IOV implementation. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + 33Ch | 00000553h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000553<br>h<br>RO | Supported Page Sizes Value (PAGE_SIZES): This field indicates the page sizes supported by the PF. This PF supports a page size of 2^(n+12) if bit n is Set. For example, if bit 0 is Set, the PF supports 4-KB page sizes. PFs are required to support 4-KB, 8-KB, 64-KB, 256-KB, 1-MB, and 4-MB page sizes. All other page sizes are optional, and not supported in this implementation. | ### 4.1.79 System Page Sizes (SYSTEM\_PAGE\_SIZES\_0\_2\_0\_PCI) — Offset 340h Defines the System Page Size chosen by the VMM. | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:2, F:0] + 340h | 0000001h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000001<br>h<br>RO | Graphics System Event Scratch Trigger (SYS_PAGE_SIZES): This field defines the page size the system will use to map the VFs memory addresses. Software must set the value of the System Page Size to one of the page sizes set in the Supported Page Sizes field. As with Supported Page Sizes, if bit nis Set in System Page Size, the VFs associated with this PF are required to support a page size of 2^(n+12). For example, if bit 1 is Set, the system is using an 8-KB page size. The results are undefined if System Page Size is zero. The results are undefined if more than one bit is set in System Page Size. The results are undefined if a bit is Set in System Page Size that is not Set in Supported Page Sizes. When System Page Size is set, the VF associated with this PF is required to align all BAR resources 20 on a System Page Size boundary. Each VF BARn or VF BARn pair shall be aligned on a System Page Size boundary. Each VF BARn or VF BARn pair defining a non-zero address space shall be sized to consume an integer multiple of System Page Size bytes. All data structures requiring page size alignment within a VF shall be aligned on a System Page Size boundary. VF Enable must be zero when System Page Size is written. The results are undefined if System Page Size is written when VF Enable is Set. Default value is 1h (i.e. 4KB), and that is the only value allowed for this implementation | ## 4.1.80 VF BAR0 Lower DWORD (VF\_BAR0\_LDW\_0\_2\_0\_PCI) — Offset 344h Lower DWORD of the BAR that defines the base Host Physical Address (HPA) of GTTMMADR for all VFs. The HPA of the GTTMMADR for Virtual Function n = VF GTTMMADDR (Upper and Lower DWORD) + (n - 1) \* (16MB \* num Tiles) | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:2, F:0] + 344h | 00000004h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------|--| | 31:24 | 00h<br>RW/V | /F GTTMMADDR Lower DWORD (VF_GTTMMADDR_LDW): /F GTTMMADDR Lower DWORD | | | 23:4 | 00000h<br>RO | GTTMMADDR Lower DWORD Mask (VF_GTTMMADDR_LDW_MASK): GTTMMADDR Lower DWORD Mask | | | 3 | 0h<br>RO | BAR is Prefetchable (PREFETCHABLE): BAR is Prefetchable | | | 2:1 | 2h<br>RO | BAR Type (BAR_TYPE): A value of 10 indicates a 64 bit BAR. | | | 0 | 0h<br>RO | Memory Space Indicator (MEM_SPACE_IND): A value 0 indicates a memory space. | | ## 4.1.81 VF BAR0 Upper DWORD (VF\_BAR0\_UDW\_0\_2\_0\_PCI) — Offset 348h Upper DWORD of the BAR that defines the base Host Physical Address of the GTTMMADR for all VFs $\,$ | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:2, F:0] + 348h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------|-----------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW/V | VF GTTMMADDR Upper DWORD (VF_GTTMMADDR_UDW): VF GTTMMADDR Upper DWORD | ### 4.1.82 VF BAR1 LDW (VF\_BAR1\_LDW\_0\_2\_0\_PCI) — Offset 34Ch Lower DWORD of the BAR that defines the base Host Physical Address of GMADR for all VFs. | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:2, F:0] + 34Ch | 000000Ch | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------| | 31:29 | 0h<br>RW/V | VF GMADDR Lower DWORD (VF_GMADDR_LDW): VF GMADDR Lower DWORD | | 28:4 | 0000000h<br>RO | VF GMADDR Lower DWORD Mask (VF_GMADDR_LDW_MASK): VF GMADDR Lower DWORD Mask | | 3 | 1h<br>RO | BAR is Prefetchable (PREFETCHABLE): BAR is Prefetchable | | 2:1 | 2h<br>RO | BAR Type (BAR_TYPE): A value of 10 indicates a 64 bit BAR. | | 0 | 0h<br>RO | Memory Space Indicator (MEM_SPACE_IND): A value 0 indicates a memory space. | ### 4.1.83 VF BAR1 UDW (VF\_BAR1\_UDW\_0\_2\_0\_PCI) — Offset 350h Upper DWORD of the BAR that defines the base Host Physical Address of GMADR for all ${\sf VFs}$ | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:2, F:0] + 350h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------|--------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW/V | VF GMADDR Upper DWORD (VF_GMADDR_UDW): VF GMADDR Upper DWORD | # 4.1.84 VF Migration State Array Offset (VF\_MIGST\_OFFSET\_0\_2\_0\_PCI) — Offset 35Ch Defines offset from a PF BAR to the VF Migration State Array. VF Migration not supported in this implementation **Note:** Bit definitions are the same as CAPIDO\_B\_0\_2\_0\_PCI, offset 48h. ### 5 PCI Express\* Controller Registers (D1:F0) Processor PCIe Gen5 Controller. This chapter documents the registers in Bus: 0, Device: 1, Function: 0. This controller has 8 PCIe lanes and does not support bifurcation. ### **5.1** Summary of Registers #### Table 5-1. Summary of Bus: 0, Device: 1, Function: 0 Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|--------------------------------------------------|---------------| | 0h | 4 | Device Identifiers (ID) | 00008086h | | 4h | 2 | Device Command (CMD) | 0000h | | 6h | 2 | Primary Status (PSTS) | 0010h | | 8h | 4 | Revision ID (RID_CC) | 060400F0h | | Ch | 1 | Cache Line Size (CLS) | 00h | | Dh | 1 | Primary Latency Timer (PLT) | 00h | | Eh | 1 | Header Type (HTYPE) | 81h | | 10h | 4 | Base Address Register 0 (BAR0) | 00000000h | | 14h | 4 | Base Address Register 1 (BAR1) | 0000000h | | 18h | 4 | Bus Numbers (BNUM_SLT) | 00000000h | | 1Ch | 2 | I/O Base And Limit (IOBL) | 0000h | | 1Eh | 2 | Secondary Status (SSTS) | 0000h | | 20h | 4 | Memory Base And Limit (MBL) | 00000000h | | 24h | 4 | Prefetchable Memory Base And Limit (PMBL) | 00010001h | | 28h | 4 | Prefetchable Memory Base Upper 32 Bits (PMBU32) | 00000000h | | 2Ch | 4 | Prefetchable Memory Limit Upper 32 Bits (PMLU32) | 00000000h | | 34h | 1 | Capabilities List Pointer (CAPP) | 40h | | 3Ch | 1 | Interrupt Information Byte 0 (INTRB0) | 00h | | 3Dh | 1 | Interrupt Information Byte 1 (INTRB1) | 01h | | 3Eh | 2 | Bridge Control (BCTRL) | 0000h | | 40h | 2 | Capabilities List (CLIST) | 8010h | | 42h | 2 | PCI Express Capabilities (XCAP) | 0042h | | 44h | 4 | Device Capabilities (DCAP) | 00008001h | | 48h | 2 | Device Control (DCTL) | 0020h | | 4Ah | 2 | Device Status (DSTS) | 0010h | | 4Ch | 4 | Link Capabilities (LCAP) | 01714C10h | | 50h | 2 | Link Control (LCTL) | 0000h | | 52h | 2 | Link Status (LSTS) | 1011h | | 54h | 4 | Slot Capabilities (SLCAP) | 00040060h | | | | • | | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|--------------------------------------------------------|---------------| | 58h | 2 | Slot Control (SLCTL) | 0000h | | 5Ah | 2 | Slot Status (SLSTS) | 0000h | | 5Ch | 2 | Root Control (RCTL) | 0000h | | 5Eh | 2 | Root Capabilities (ROOTCAP) | 0000h | | 60h | 4 | Root Status (RSTS) | 00000000h | | 64h | 4 | Device Capabilities 2 (DCAP2) | 00B80837h | | 68h | 2 | Device Control 2 (DCTL2) | 0000h | | 6Ah | 2 | Device Status 2 (DSTS2) | 0000h | | 6Ch | 4 | Link Capabilities 2 (LCAP2) | 0180000Eh | | 70h | 2 | Link Control 2 (LCTL2) | 0001h | | 72h | 2 | Link Status 2 (LSTS2) | 0000h | | 74h | 4 | Slot Capabilities 2 (SLCAP2) | 00000000h | | 78h | 2 | Slot Control 2 (SLCTL2) | 0000h | | 7Ah | 2 | Slot Status 2 (SLSTS2) | 0000h | | 80h | 2 | Message Signaled Interrupt Identifiers (MID) | 9005h | | 82h | 2 | Message Signaled Interrupt Message (MC) | 0080h | | 84h | 4 | Message Signaled Interrupt Message Address (MA) | 00000000h | | 88h | 4 | Message Signaled Interrupt Message Upper Address (MUA) | 00000000h | | 8Ch | 2 | Message Signaled Interrupt Message Data (MD) | 0000h | | 98h | 2 | Subsystem Vendor Capability (SVCAP) | A00Dh | | 9Ch | 4 | Subsystem Vendor IDs (SVID) | 00000000h | | A0h | 2 | Power Management Capability (PMCAP) | 0001h | | A2h | 2 | PCI Power Management Capabilities (PMC) | C803h | | A4h | 4 | PCI Power Management Control (PMCS) | 00000008h | | 100h | 4 | Advanced Error Extended (AECH) | 00000000h | | 104h | 4 | Uncorrectable Error Status (UES) | 00000000h | | 108h | 4 | Uncorrectable Error Mask (UEM) | 00000000h | | 10Ch | 4 | Uncorrectable Error Severity (UEV) | 00060010h | | 110h | 4 | Correctable Error Status (CES) | 00000000h | | 114h | 4 | Correctable Error Mask (CEM) | 00002000h | | 118h | 4 | Advanced Error Capabilities And Control (AECC) | 00000000h | | 11Ch | 4 | Header Log (HL_DW1) | 00000000h | | 120h | 4 | Header Log (HL_DW2) | 0000000h | | 124h | 4 | Header Log (HL_DW3) | 00000000h | | 128h | 4 | Header Log (HL_DW4) | 00000000h | | 12Ch | 4 | Root Error Command (REC) | 00000000h | | 130h | 4 | Root Error Status (RES) | 00000000h | | 134h | 4 | Error Source Identification (ESID) | 00000000h | | 138h | 4 | TLP Prefix Log 1 (TLPPL1) | 00000000h | | 13Ch | 4 | TLP Prefix Log 2 (TLPPL2) | 00000000h | | 140h | 4 | TLP Prefix Log 3 (TLPPL3) | 00000000h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|-----------------------------------------------------------|---------------| | 144h | 4 | TLP Prefix Log 4 (TLPPL4) | 00000000h | | 150h | 4 | PTM Extended Capability Header (PTMECH) | 00000000h | | 154h | 4 | PTM Capability (PTMCAPR) | 00000410h | | 158h | 4 | PTM Control (PTMCTLR) | 00000000h | | 200h | 4 | L1 Sub-States Extended Capability Header (L1SECH) | 00000000h | | 204h | 4 | L1 Sub-States Capabilities (L1SCAP) | 0028281Fh | | 208h | 4 | L1 Sub-States Control 1 (L1SCTL1) | 00000000h | | 20Ch | 4 | L1 Sub-States Control 2 (L1SCTL2) | 00000028h | | 220h | 4 | ACS Extended Capability Header (ACSECH) | 00000000h | | 224h | 2 | ACS Capability (ACSCAPR) | 001Fh | | 226h | 2 | ACS Control (ACSCTLR) | 0000h | | 284h | 4 | Port VC Capability Register 1 (PVCCR1) | 00000000h | | 288h | 4 | Port VC Capability 2 (PVCC2) | 00000000h | | 28Ch | 2 | Port VC Control (PVCC) | 0000h | | 28Eh | 2 | Port VC Status (PVCS) | 0000h | | 290h | 4 | Virtual Channel 0 Resource Capability (V0VCRC) | 00000000h | | 294h | 4 | Virtual Channel 0 Resource Control (V0CTL) | 80000001h | | 29Ah | 2 | Virtual Channel 0 Resource Status (V0STS) | 0000h | | 29Ch | 4 | Virtual Channel 1 Resource Capability (V1VCRC) | 00000000h | | 2A0h | 4 | Virtual Channel 1 Resource Control (V1CTL) | 00000000h | | 2A6h | 2 | Virtual Channel 1 Resource Status (V1STS) | 0000h | | A00h | 4 | DPC Extended Capability Header (DPCECH) | 00000000h | | A04h | 2 | DPC Capability (DPCCAPR) | 14E0h | | A06h | 2 | DPC Control (DPCCTLR) | 0000h | | A08h | 2 | DPC Status (DPCSR) | 1F00h | | A0Ah | 2 | DPC Error Source ID (DPCESIDR) | 0000h | | A0Ch | 4 | RP PIO Status (RPPIOSR) | 00000000h | | A10h | 4 | RP PIO Mask (RPPIOMR) | 00070707h | | A14h | 4 | RP PIO Severity (RPPIOVR) | 00000000h | | A18h | 4 | RP PIO SysError (RPPIOSER) | 00000000h | | A1Ch | 4 | RP PIO Exception (RPPIOER) | 00000000h | | A20h | 4 | RP PIO Header Log DW1 (RPPIOHLR_DW1) | 00000000h | | A24h | 4 | RP PIO Header Log DW2 (RPPIOHLR_DW2) | 00000000h | | A28h | 4 | RP PIO Header Log DW3 (RPPIOHLR_DW3) | 00000000h | | A2Ch | 4 | RP PIO Header Log DW4 (RPPIOHLR_DW4) | 00000000h | | A30h | 4 | Secondary PCI Express Extended Capability Header (SPEECH) | 00000000h | | A34h | 4 | Link Control 3 (LCTL3) | 00000000h | | A38h | 4 | Lane Error Status (LES) | 00000000h | | A3Ch | 4 | Lane 0 And Lane 1 Equalization Control (L01EC) | 7F7F7F7Fh | | A40h | 4 | Lane 2 And Lane 3 Equalization Control (L23EC) | 7F7F7F7Fh | | A44h | 4 | Lane 4 And Lane 5 Equalization Control (L45EC) | 7F7F7F7Fh | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|----------------------------------------------------------------------------------|---------------| | A48h | 4 | Lane 6 And Lane 7 Equalization Control (L67EC) | 7F7F7F7Fh | | A4Ch | 4 | Lane 8 And Lane 9 Equalization Control (L89EC) | 7F7F7F7Fh | | A50h | 4 | Lane 10 And Lane 11 Equalization Control (L1011EC) | 7F7F7F7Fh | | A54h | 4 | Lane 12 And Lane 13 Equalization Control (L1213EC) | 7F7F7F7Fh | | A58h | 4 | Lane 14 And Lane 15 Equalization Control (L1415EC) | 7F7F7F7Fh | | A90h | 4 | Data Link Feature Extended Capability Header (DLFECH) | 00000000h | | A94h | 4 | Data Link Feature Capabilities (DLFCAP) | 80000001h | | A98h | 4 | Data Link Feature Status (DLFSTS) | 00000000h | | A9Ch | 4 | Physical Layer 16.0 GT/s Extended Capability Header (PL16GECH) | 00000000h | | AA0h | 4 | Physical Layer 16.0 GT/s Capability (PL16CAP) | 00000000h | | AA4h | 4 | Physical Layer 16.0 GT/s Control (PL16CTL) | 00000000h | | AA8h | 4 | Physical Layer 16.0 GT/s Status (PL16S) | 00000000h | | AACh | 4 | Physical Layer 16.0 GT/s Local Data Parity Mismatch Status (PL16LDPMS) | 00000000h | | AB0h | 4 | Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status (PL16FRDPMS) | 00000000h | | AB4h | 4 | Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status (PL16SRDPMS) | 00000000h | | AB8h | 4 | Physical Layer 16.0 GT/s Extra Status (PL16ES) | 00000000h | | ABCh | 2 | Physical Layer 16.0 GT/s Lane 01 Equalization Control (PL16L01EC) | FFFFh | | ABEh | 2 | Physical Layer 16.0 GT/s Lane 23 Equalization Control (PL16L23EC) | FFFFh | | AC0h | 2 | Physical Layer 16.0 GT/s Lane 45 Equalization Control (PL16L45EC) | FFFFh | | AC2h | 2 | Physical Layer 16.0 GT/s Lane 67 Equalization Control (PL16L67EC) | FFFFh | | AC4h | 2 | Physical Layer 16.0 GT/s Lane 89 Equalization Control (PL16L89EC) | FFFFh | | AC6h | 2 | Physical Layer 16.0 GT/s Lane 1011 Equalization Control (PL16L1011EC) | FFFFh | | AC8h | 2 | Physical Layer 16.0 GT/s Lane 1213 Equalization Control (PL16L1213EC) | FFFFh | | ACAh | 2 | Physical Layer 16.0 GT/s Lane 1415 Equalization Control (PL16L1415EC) | FFFFh | | ADCh | 4 | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) | 0000002Ah | | AE0h | 4 | Physical Layer 32.0 GT/s Capability (G5CAP) | 00000100h | | AE4h | 4 | Physical Layer 32.0 GT/s Control (G5CTL) | 00000002h | | AE8h | 4 | Physical Layer 32.0 GT/s Status (G5STS) | 00000000h | | AECh | 4 | Receiver Modified TS Data 1 (RCVDMODTSDATA1) | 00000000h | | AF0h | 4 | Receiver Modified TS Data 2 (RCVDMODTSDATA2) | 00000000h | | AF4h | 4 | Transmitted Modified TS Data 1 (TRNSMODTSDATA1) | 00000000h | | AF8h | 4 | Transmitted Modified TS Data 2 (TRNSMODTSDATA2) | 00000000h | | AFCh | 4 | 32.0 GT/s Lane 0123 Equalization Control (G5LANEEQCTL_0) | FFFFFFFh | | B00h | 4 | 32.0 GT/s Lane 4567 Equalization Control (G5LANEEQCTL_4) | FFFFFFFh | | B04h | 4 | 32.0 GT/s Lane 891011 Equalization Control (G5LANEEQCTL_8) | FFFFFFFh | | B08h | 4 | 32.0 GT/s Lane 12131415 Equalization Control (G5LANEEQCTL_12) | FFFFFFFh | | B0Ch | 4 | Alternate Protocol Extended Capability Header (APEC) | 0000002Bh | | B10h | 4 | Alternate Protocol Capabilities (APCAPR) | 00000000h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|------------------------------------------------------------------------------------------------|---------------| | B14h | 4 | Alternate Protocol Control (APCTRLR) | 000000FFh | | B18h | 4 | Alternate Protocol Data 1 (APD1R) | FFFF0000h | | B1Ch | 4 | Alternate Protocol Data 2 (APD2R) | 00000000h | | B20h | 4 | Alternate Protocol Selective Enable Mask (APSEMR) | 00000001h | | C00h | 4 | Multicast Extended Capability Header (MCECH) | 00000000h | | C04h | 2 | Multicast Extended Capability (MCAPR) | 0000h | | C06h | 2 | Multicast Control (MCCTLR) | 0000h | | C08h | 4 | Multicast Base Address Register 1 (MCBADRR1) | 00000000h | | C0Ch | 4 | Multicast Base Address Register 2 (MCBADRR2) | 00000000h | | C10h | 4 | Multicast Receive (MCRR) | 00000000h | | C18h | 4 | Multicast Block All (MCBAR) | 00000000h | | C20h | 4 | Multicast Block Untranslated (MCBUR) | 00000000h | | C28h | 4 | Multicast Overlay BAR 1 (MCOB1) | 00000000h | | C2Ch | 4 | Multicast Overlay BAR 2 (MCOB2) | 00000000h | | C70h | 4 | VNN Removal Control (VNNREMCTL) | 00000001h | | C74h | 4 | VNN Removal Save And Restore Hardware Contexts 1 (VNNRSNRC1) | 00000000h | | EDCh | 4 | Physical Layer 16.0 GT/s Margining Extended Capability Header (PL16MECH) | 00010027h | | EE0h | 2 | Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status Byte 0 & 1 (PL16MPCPSB01) | 0000h | | EE2h | 2 | Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status Byte 2 & 3 (PL16MPCPSB23) | 0000h | | EE4h | 4 | Physical Layer 16.0 GT/s Lane0 Margin Control and Status (PL16L0MCS) | 00009C38h | | EE8h | 4 | Physical Layer 16.0 GT/s Lane1 Margin Control and Status (PL16L1MCS) | 00009C38h | | EECh | 4 | Physical Layer 16.0 GT/s Lane2 Margin Control and Status (PL16L2MCS) | 00009C38h | | EF0h | 4 | Physical Layer 16.0 GT/s Lane3 Margin Control and Status (PL16L3MCS) | 00009C38h | | EF4h | 4 | Physical Layer 16.0 GT/s Lane4 Margin Control and Status (PL16L4MCS) | 00009C38h | | EF8h | 4 | Physical Layer 16.0 GT/s Lane5 Margin Control and Status (PL16L5MCS) | 00009C38h | | EFCh | 4 | Physical Layer 16.0 GT/s Lane6 Margin Control and Status (PL16L6MCS) | 00009C38h | | F00h | 4 | Physical Layer 16.0 GT/s Lane7 Margin Control and Status (PL16L7MCS) | 00009C38h | | F04h | 4 | Physical Layer 16.0 GT/s Lane8 Margin Control and Status (PL16L8MCS) | 00009C38h | | F08h | 4 | Physical Layer 16.0 GT/s Lane9 Margin Control and Status (PL16L9MCS) | 00009C38h | | F0Ch | 4 | Physical Layer 16.0 GT/s Lane10 Margin Control and Status (PL16L10MCS) | 00009C38h | | F10h | 4 | Physical Layer 16.0 GT/s Lane11 Margin Control and Status (PL16L11MCS) | 00009C38h | | F14h | 4 | Physical Layer 16.0 GT/s Lane12 Margin Control and Status (PL16L12MCS) | 00009C38h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|------------------------------------------------------------------------|---------------| | F18h | 4 | Physical Layer 16.0 GT/s Lane13 Margin Control and Status (PL16L13MCS) | 00009C38h | | F1Ch | 4 | Physical Layer 16.0 GT/s Lane14 Margin Control and Status (PL16L14MCS) | 00009C38h | | F20h | 4 | Physical Layer 16.0 GT/s Lane15 Margin Control and Status (PL16L15MCS) | 00009C38h | ## 5.2 Device Identifiers (ID) — Offset 0h Device ID and Vendor ID | Туре | Size | Offset | Default | |------|--------|----------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 0h | 00008086h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------| | 31:16 | 0000h<br>RO/V | Device Identification (DID): See the Device ID table in the first volume of this document. | | 15:0 | 8086h<br>RO | Vendor Identification (VID): Indicates Intel. | ## 5.3 Device Command (CMD) — Offset 4h **Device Command** | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 4h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 15:11 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | 0h<br>RW/V2 | Interrupt Disable (ID): This disables pin-based INTx# interrupts on enabled hot plug and power management events. This bit has no effect on MSI operation. When set, internal INTx# messages will not be generated. When cleared, internal INTx# messages are generated if there is an interrupt for hot plug or power management and MSI is not enabled. This bit does not affect interrupt forwarding from devices connected to the root port. Assert_INTx and Deassert_INTx messages will still be forwarded to the internal interrupt controllers if this bit is set. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is RO and returns a value of 0 when read, else it is RW with the functionality described above. | | 9 | 0h<br>RO | Fast Back to Back Enable (FBE): This field is reserved per PCI-Express spec. | | 8 | 0h<br>RW | SERR# Enable (SEE): When set, enables the root port to generate an SERR# message when PSTS.SSE is set. | | 7 | 0h<br>RO | Wait Cycle Control (WCC): This field is reserved per PCI-Express spec. | | 6 | 0h<br>RW | Parity Error Response Enable (PERE): Indicates that the device is capable of reporting parity errors as a master on the backbone. | | 5 | 0h<br>RO | VGA Palette Snoop (VGA_PSE): This field is reserved per PCI-Express spec. | | 4 | 0h<br>RO | Memory Write and Invalidate Enable (MWIE): This field is reserved per PCI-Express spec. | | 3 | 0h<br>RO | Special Cycle Enable (SCE): This field is reserved per PCI-Express and PCI bridge spec. | | 2 | 0h<br>RW | Bus Master Enable (BME): When set, allows the root port to forward Memory and I/O Read/Write cycles onto the backbone from a PCI-Express device. When this bit is 0b, Memory and I/O requests received at a Root Port must be handled as Unsupported Requests (UR). This bit does not affect forwarding of Completions in either the Upstream or Downstream direction. The forwarding of Requests other than Memory or I/O requests is not controlled by this bit. | | 1 | 0h<br>RW | Memory Space Enable (MSE): When set, memory cycles within the range specified by the memory base and limit registers can be forwarded to the PCI-Express device. When cleared, these memory cycles are master aborted on the backbone. | | 0 | 0h<br>RW | I/O Space Enable (IOSE): When set, I/O cycles within the range specified by the I/O base and limit registers can be forwarded to the PCI-Express device. When cleared, these cycles are master aborted on the backbone. | ## 5.4 Primary Status (PSTS) — Offset 6h Primary Status | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 6h | 0010h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-----------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RW/1C/V | <b>Detected Parity Error (DPE):</b> Set when the root port receives a command or data from the backbone with a parity error. This is set even if PCMD.PERE is not set. | | | 14 | 0h<br>RW/1C/V | Signaled System Error (SSE): Set when the root port signals a system error to the internal SERR# logic. | | | 13 | 0h<br>RW/1C/V | Received Master Abort (RMA): Set when the root port receives a completion with unsupported request status from the backbone. | | | 12 | 0h<br>RW/1C/V | Received Target Abort (RTA): Set when the root port receives a completion with completer abort from the backbone. | | | 11 | 0h<br>RW/1C/V | Signaled Target Abort (STA): Set whenever the root port forwards a target abort received from the downstream device onto the backbone. | | | 10:9 | 0h<br>RO | Primary DEVSEL# Timing Status (PDTS): This field is reserved per PCI-Express spec | | | 8 | 0h<br>RW/1C/V | Master Data Parity Error Detected (DPD): Set when the root port receives a completion with a data parity error on the backbone and PCMD.PERE is set. | | | 7 | 0h<br>RO | Primary Fast Back to Back Capable (PFBC): This field is reserved per PCI-Express spec. | | | 6 | 0h<br>RO | Reserved | | | 5 | 0h<br>RO | Primary 66 MHz Capable (PC66): This field is reserved per PCI-Express spec. | | | 4 1h Capabilities List (CLIST): RO Indicates the presence of a capabilities list. | | · · · · · · · · · · · · · · · · · · · | | | 3 | 0h<br>RO/V | Interrupt Status (IS): Indicates status of hot plug and power management interrupts on the root port that result in INTx# message generation. This bit is not set if MSI is enabled. If MSI is not enabled, this bit is set regardless of the state of CMD.ID. | | | 2:0 | 0h<br>RO | Reserved | | ## 5.5 Revision ID (RID\_CC) — Offset 8h Revision ID | Туј | е | Size | Offset | Default | |-----|---|--------|----------------------|-----------| | PC | Ι | 32 bit | [B:0, D:1, F:0] + 8h | 060400F0h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 06h<br>RO | Base Class Code (BCC): Indicates the device is a bridge device. | | 23:16 | 04h<br>RO/V | Sub-Class Code (SCC): The default indicates the device is a PCI-to-PCI bridge. If the MPC.Bridge Type register is set to a 1 for a Host Bridge, this register reads 00h. | | 15:8 | 00h<br>RO/V | Programming Interface (PI): PCI-to-PCI bridge. | | 7:0 | F0h<br>RO/V | Revision ID (RID): Indicates the revision of the bridge. | ## 5.6 Cache Line Size (CLS) — Offset Ch Cache Line Size | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:1, F:0] + Ch | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------| | 7:0 | 00h<br>RW | Line Size (LS): This is read/write but contains no functionality, per PCI-Express spec | ## 5.7 Primary Latency Timer (PLT) — Offset Dh Primary Latency Timer | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:1, F:0] + Dh | 00h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------| | 7:3 | 00h<br>RO | Latency Count (CT): This field is reserved per PCI-Express spec | | 2:0 | 0h<br>RO | Reserved | ## 5.8 Header Type (HTYPE) — Offset Eh Header Type | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:1, F:0] + Eh | 81h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 1h<br>RO | Multi-function Device (MFD): This bit is 1 to indicate a multi-function device. | | 6:0 | 01h<br>RO/V | Header Type (HTYPE): The default mode identifies the header layout of the configuration space, which is a PCI-to-PCI bridge. If the MPC.Bridge Type register is set to a 1 for a Host Bridge, this register reads 00h. | ## 5.9 Base Address Register 0 (BAR0) — Offset 10h Base Address Register 0 | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + 10h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------| | 31:13 | 00000h<br>RW/V2 | Lower Base Address (LBA): The base address[31:13] of the BAR. | | 12:4 | 0h<br>RO | Reserved | | 3 | 0h<br>RO | Prefetchable Memory (P): This BAR is not prefetchable. | | 2:1 | 0h<br>RW/O | Memory Mapping Type (MMT): If the BAR is enabled, this field should be written to 10b, else write 00b to this field. | | 0 | 0h<br>RO | Memory Space Indicator (MSI): Hardwired to 0 to indicate memory space. | ## 5.10 Base Address Register 1 (BAR1) — Offset 14h Base Address Register 1 | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 14h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------------|---------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW/V2 | Upper Base Address (UBA): The base address[63:32] of the BAR. | ## 5.11 Bus Numbers (BNUM\_SLT) — Offset 18h **Bus Numbers** | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 18h | 00000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 00h<br>RW/V2 | Secondary Latency Timer (SLT): For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is a RW register - else this register is RO and returns 0. This register does not affect the behavior of any HW logic. | | 23:16 | 00h<br>RW | Subordinate Bus Number (SBBN): Indicates the highest PCI bus number below the bridge. | | 15:8 | 00h<br>RW | Secondary Bus Number (SCBN): Indicates the bus number the port. | | 7:0 | 00h<br>RW | Primary Bus Number (PBN): Indicates the bus number of the backbone. | ## 5.12 I/O Base And Limit (IOBL) — Offset 1Ch I/O Base And Limit | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 1Ch | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | 0h<br>RW | I/O Address Limit (IOLA): I/O Base bits corresponding to address lines 15:12 for 4KB alignment. Bits 11:0 are assumed to be padded to FFFh. | | 11:8 | 0h<br>RO | I/O Limit Address Capability (IOLC): Indicates that the bridge does not support 32-bit I/O addressing. | | 7:4 | 0h<br>RW | I/O Base Address (IOBA): I/O Base bits corresponding to address lines 15:12 for 4KB alignment. Bits 11:0 are assumed to be padded to 000h. | | 3:0 | 0h<br>RO | I/O Base Address Capability (IOBC): Indicates that the bridge does not support 32-bit I/O addressing. | ## 5.13 Secondary Status (SSTS) — Offset 1Eh Secondary Status | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 1Eh | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 0h<br>RW/1C/V | Detected Parity Error (DPE): Set when the port receives a poisoned TLP. | | 14 | 0h<br>RW/1C/V | Received System Error (RSE): Set when the port receives an ERR_FATAL or ERR_NONFATAL message from the device. | | 13 | 0h<br>RW/1C/V | Received Master Abort (RMA): Set when the port receives a completion with Unsupported Request status from the device. | | 12 | 0h<br>RW/1C/V | Received Target Abort (RTA): Set when the port receives a completion with Completion Abort status from the device. | | 11 | 0h<br>RW/1C/V | Signaled Target Abort (STA): Set when the port generates a completion with Completion Abort status to the device. | | 10:9 | 0h<br>RO/V | Secondary DEVSEL# Timing Status (SDTS): This field is reserved per PCI-Express spec For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register returns a value of 01b when read, else this register returns a value of 00b. | | 8 | 0h<br>RW/1C/V | Data Parity Error Detected (DPD): Set when the BCTRL.PERE, and either of the following two conditions occurs: Port receives completion marked poisoned. Port poisons a write request to the secondary side. | | 7 | 0h<br>RO/V | Secondary Fast Back to Back Capable (SFBC): This field is reserved per PCI Express spec For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register returns a value of 1b when read, else this register returns a value of 0b. | | 6 | 0h<br>RO | Reserved | | 5 | 0h<br>RO | Secondary 66 MHz Capable (SC66): This field is reserved per PCI Express spec | | 4:0 | 0h<br>RO | Reserved | ## 5.14 Memory Base And Limit (MBL) — Offset 20h Memory Base And Limit | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + 20h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RW | Memory Limit (ML): These bits are compared with bits 31:20 of the incoming address to determine the upper 1MB aligned value of the range. | | 19:16 | 0h<br>RO | Reserved | | 15:4 | 000h<br>RW | Memory Base (MB): These bits are compared with bits 31:20 of the incoming address to determine the lower 1MB aligned value of the range. | | 3:0 | 0h<br>RO | Reserved | # 5.15 Prefetchable Memory Base And Limit (PMBL) — Offset 24h Prefetchable Memory Base And Limit | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 24h | 00010001h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RW | Prefetchable Memory Limit (PML): These bits are compared with bits 31:20 of the incoming address to determine the upper 1MB aligned value of the range. | | 19:16 | 1h<br>RO | <b>64-bit Indicator (I64L):</b> Indicates support for 64-bit addressing. | | 15:4 | 000h<br>RW | Prefetchable Memory Base (PMB): These bits are compared with bits 31:20 of the incoming address to determine the lower 1MB aligned value of the range. | | 3:0 | 1h<br>RO | <b>64-bit Indicator (I64B):</b> Indicates support for 64-bit addressing. | ## 5.16 Prefetchable Memory Base Upper 32 Bits (PMBU32) — Offset 28h Prefetchable Memory Base Upper 32 Bits | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 28h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Prefetchable Memory Base Upper Portion (PMBU): Upper 32-bits of the prefetchable address base. | ## 5.17 Prefetchable Memory Limit Upper 32 Bits (PMLU32) — Offset 2Ch Prefetchable Memory Limit Upper 32 Bits | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + 2Ch | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Prefetchable Memory Limit Upper Portion (PMLU): Upper 32-bits of the prefetchable address limit. | ### 5.18 Capabilities List Pointer (CAPP) — Offset 34h Capabilities List Pointer | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:1, F:0] + 34h | 40h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 40h<br>RW/O | Capabilities Pointer (PTR): Indicates that the pointer for the first entry in the capabilities list. BIOS can determine which capabilities will be exposed by including or removing them from the capability linked list. As this register is RWO, BIOS must write a value to this register, even if it is to rewrite the default value. Capability Linked List (Default Settings) Offset Capability Next Pointer 40h PCI Express 80h 80h Message Signaled Interrupt (MSI) 90h 90h Subsystem Vendor A0h A0h PCI Power Management 00h Extended PCIe Capability Linked List Offset Capability Next Pointer 100h Advanced Error Reporting 000h 140h Access Control Services 000h 200h L1 Sub-states 000h 220h Secondary PCI Express Capability 000h | # 5.19 Interrupt Information Byte 0 (INTRB0) — Offset 3Ch Interrupt Information Byte 0 | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:1, F:0] + 3Ch | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | B<br>Rar | - | Default & Access | Field Name (ID): Description | |----------|---|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7: | 0 | 00h<br>RW | Interrupt Line (ILINE): Software written value to indicate which interrupt line (vector) the interrupt is connected to. No hardware action is taken on this register. | ## 5.20 Interrupt Information Byte 1 (INTRB1) — Offset 3Dh Interrupt Information Byte 1 | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:1, F:0] + 3Dh | 01h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | 01h<br>RO/V | Interrupt Pin (IPIN): Indicates the interrupt pin driven by the root port. At reset, this register takes on the following values, which reflect the reset state of the STRPFUSECFG.PxIP field: Port Bits[15:12] Bits[11:08] 1 0h STRPFUSECFG.P1IP 2 0h STRPFUSECFG.P2IP 3 0h STRPFUSECFG.P2IP 3 0h STRPFUSECFG.P3IP X 0h STRPFUSECFG.PxIP The value that is programmed into STRPFUSECFG.PxIP is always reflected in this register. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register returns a value of 00h when read, else this register returns the value from the table above. Note: Depending on the platform, the number of Root Ports supported may vary. In this case, the encodings defined in this register will be scaled accordingly. | | ## 5.21 Bridge Control (BCTRL) — Offset 3Eh **Bridge Control** | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 3Eh | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 15:12 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 11 | 0h<br>RW/V2 | Discard Timer SERR# Enable (DTSE): This field is reserved per PCI-Express spec. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is RW else it is RO. This register is only maintained for SW compatibility and has no functionality within the port. | | | 10 | 0h<br>RO | Discard Timer Status (DTS): This field is reserved per PCI-Express spec. For PCI Bus Emulation Mode compatibility, this register can remain RO as no secondary discard timer exists that will ever cause it to be set. | | | 9 | 0h<br>RW/V2 | Secondary Discard Timer (SDT): This field is reserved per PCI-Express spec. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is RW else it is RO. This register is only maintained for SW compatibility and has no functionality within the port. | | | 8 | 0h<br>RW/V2 | Primary Discard Timer (PDT): This field is reserved per PCI-Express spec. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is RW else it is RO. This register is only maintained for SW compatibility and has no functionality within the port. | | | 7 | 0h<br>RO | Fast Back to Back Enable (FBE): This field is reserved per PCI-Express spec. | | | 6 | 0h<br>RW | Secondary Bus Reset (SBR): Triggers a Hot Reset on the PCI-Express port. | | | 5 | 0h<br>RW/V2 | Master Abort Mode (MAM): This field is reserved per PCI-Express spec. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is RW else it is RO. This register is only maintained for SW compatibility and has no functionality within the port. | | | 4 | 0h<br>RW | VGA 16-Bit Decode (V16): When set, indicates that the I/O aliases of the VGA range (see BCTRL:VE definition below), are not enabled. 0: Execute 10-bit address decode on VGA I/O accesses. 1: Execute 16-bit address decode on VGA I/O accesses. | | | 3 | 0h<br>RW | VGA Enable (VE): When set, the following ranges will be claimed off the backbone by the root port: Memory ranges A0000h-BFFFFh I/O ranges 3B0h - 3BBh and 3C0h - 3DFh, and all aliases of bits 15:10 in any combination of 1's | | | 2 | 0h<br>RW | ISA Enable (IE): This bit only applies to I/O addresses that are enabled by the I/O Base and I/O Limit registers and are in the first 64KB of PCI I/O space. If this bit is set, the root port will block any forwarding from the backbone to the device of I/O transactions addressing the last 768 bytes in each 1KB block (offsets 100h to 3FFh). | | | 1 | 0h<br>RW | SERR# Enable (SE): When set, ERR_COR, ERR_NONFATAL, and ERR_FATAL messages received are forwarded to the backbone. When cleared, they are not. | | | 0 | 0h<br>RW | Parity Error Response Enable (PERE): When set, poisoned write TLPs and completions indicating poisoned TLPs will set the SSTS.DPD. | | ## 5.22 Capabilities List (CLIST) — Offset 40h Capabilities List | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 40h | 8010h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:8 | 80h<br>RW/O | Next Capability (NEXT): Indicates the location of the next capability. The default value of this register is 80h which points to the MSI Capability structure. BIOS can determine which capabilities will be exposed by including or removing them from the capability linked list. As this register is RWO, BIOS must write a value to this register, even if it is to rewrite the default value. | | | 7:0 | 10h<br>RO | Capability ID (CID): Indicates this is a PCI Express capability | | ## 5.23 PCI Express Capabilities (XCAP) — Offset 42h #### PCI Express Capabilities | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 42h | 0042h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | 0h<br>RO | Reserved | | 13:9 | 00h<br>RO | Interrupt Message Number (IMN): The Root Port does not have multiple MSI interrupt numbers. | | 8 | 0h<br>RW/O | Slot Implemented (SI): Indicates whether the root port is connected to a slot. Slot support is platform specific. BIOS programs this field, and it is maintained until a platform reset. | | 7:4 | 4h<br>RO | Device / Port Type (DT): Indicates this is a PCI-Express root port | | 3:0 | 2h<br>RO | Capability Version (CV): Version 2.0 indicates devices compliant to the PCI Express 2.0 and 3.0 specification which incorporates the Register Expansion ECN. | ## 5.24 Device Capabilities (DCAP) — Offset 44h #### **Device Capabilities** | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 44h | 00008001h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:29 | 0h<br>RO | Reserved | | 28 | 0h<br>RO | Function Level Reset Capable (FLRC): Not supported in Root Ports | | 27:26 | 0h<br>RO | Captured Slot Power Limit Scale (CSPS): Not supported. | | 25:18 | 00h<br>RO | Captured Slot Power Limit Value (CSPV): Not supported. | | 17:16 | 0h<br>RO | Reserved | | 15 | 1h<br>RO | Role Based Error Reporting (RBER): Indicates that this device implements the functionality defined in the Error Reporting ECN as required by the PCI Express 1.1 spec. | | 14:12 | 0h<br>RO | Reserved | | 11:9 | 0h<br>RO | Endpoint L1 Acceptable Latency (E1AL): This field is reserved for root ports. | | 8:6 | 0h<br>RO | Endpoint L0s Acceptable Latency (E0AL): This field is reserved for root ports. | | 5 | 0h<br>RW/O | Extended Tag Field Supported (ETFS): The Root Port never needs to initiate a transaction as a Requester with the Extended Tag bits being set. This bit does not affect the root port's ability to forward requests as a bridge as the root port always supports forwarding requests with extended tags. | | 4:3 | 0h<br>RO | Phantom Functions Supported (PFS): No phantom functions supported | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | 1h<br>RW/L | Max Payload Size Supported (MPS): BIOS should write to this field during system initialization. Max Payload Size of up to 256B is supported. Programming this field to any values other than 128B or 256B max payload size will result in aliasing to 128B max payload size. 000b: 128 bytes max payload size. 001b: 256 bytes max payload size. 010b: 512 bytes max payload size. 011b: 1024 bytes max payload size. 100b: 2048 bytes max payload size. 101b: 4096 bytes max payload size. 110b: Reserved. 111b: Reserved. This field applies only to the PCIe link interface. Locked by: LPCRE.IPCL | ## 5.25 Device Control (DCTL) — Offset 48h #### **Device Control** | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 48h | 0020h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 0h<br>RO | Reserved | | 14:12 | 0h<br>RO | Max Read Request Size (MRRS): Hardwired to 0. This field applies only to the PCIe link interface. | | 11 | 0h<br>RO | Enable No Snoop (ENS): Not supported. The root port will never issue non-snoop requests. | | 10 | 0h<br>RW/P | Aux Power PM Enable (APME): Must be RW for OS testing. The OS will set this bit to 1 if the device connected has detected aux power. It has no effect on the root port otherwise. | | 9 | 0h<br>RO | Phantom Functions Enable (PFE): Not supported | | 8 | 0h<br>RO | Extended Tag Field Enable (ETFE): Not supported | | | 1 | | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit<br>Range | Default & Access | Field Name (ID): Description | | | | | Max Payload Size (MPS): The root port supports up to 256B max payload. Programming this field to any values greater than DCADMPS will result in plicate to | | | | | Programming this field to any values greater than DCAP.MPS will result in aliasing to 128B max payload size. | | | | | 000b: 128 bytes max payload size. | | | | | 001b: 256 bytes max payload size. | | | 7:5 | 1h | 010b: 512 bytes max payload size. | | | 7.5 | RW | 011b: 1024 bytes max payload size. 100b: 2048 bytes max payload size. | | | | | 101b: 4096 bytes max payload size. | | | | | 110b: Reserved. | | | | | 111b: Reserved. | | | | | This field applies only to the PCIe link interface. | | | | | Note: Software should ensure that the system is quiescent and no TLP is in progress | | | | | prior to changing this field. BIOS should program this field prior to enabling BME. | | | 4 | 0h | Enable Relaxed Ordering (ERO): | | | 4 | RO | Not supported | | | | 0h<br>RW | Unsupported Request Reporting Enable (URE): | | | | | When set, allows signaling ERR_NONFATAL, ERR_FATAL, or ERR_COR to the Root Control register when detecting an unmasked Unsupported Request (UR). | | | 3 | | An ERR_COR is signaled when a unmasked Advisory Non-Fatal UR is received. | | | | | An ERR_FATAL, ERR_or NONFATAL, is sent to the Root Control Register when an uncorrectable non-advisory UR is received with the severity set by the Uncorrectable Error Severity register. | | | | | Fatal Error Reporting Enable (FEE): | | | 2 | 0h<br>RW | Enables signaling of ERR_FATAL to the Root Control register due to internally detected errors or error messages received across the link. Other bits also control the full scope of related error reporting. | | | | | Non-Fatal Error Reporting Enable (NFE): | | | 1 | 0h<br>RW | When set, enables signaling of ERR_NONFATAL to the Root Control register due to internally detected errors or error messages received across the link. Other bits also control the full scope of related error reporting. | | | | | Correctable Error Reporting Enable (CEE): | | | 0 | 0h<br>RW | When set, enables signaling of ERR_CORR to the Root Control register due to internally detected errors or error messages received across the link. Other bits also control the full scope of related error reporting. | | ## 5.26 Device Status (DSTS) — Offset 4Ah **Device Status** | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 4Ah | 0010h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:6 | 0h<br>RO | Reserved | | 5 | 0h<br>RO | Transactions Pending (TDP): This bit has no meaning for the root port since it never initiates a non-posted request with its own Requester ID. | | 4 | 1h<br>RO | AUX Power Detected (APD): The root port contains AUX power for wakeup | | 3 | 0h<br>RW/1C/V | Unsupported Request Detected (URD): Indicates an unsupported request was detected. | | 2 | 0h<br>RW/1C/V | Fatal Error Detected (FED): Indicates a fatal error was detected. Set when a fatal error occurred on from a data link protocol error, buffer overflow, or malformed TLP | | 1 | 0h<br>RW/1C/V | Non-Fatal Error Detected (NFED): Indicates a non-fatal error was detected. Set when an received a non-fatal error occurred from a poisoned TLP, unexpected completions, unsupported requests, completer abort, or completer timeout | | 0 | 0h<br>RW/1C/V | Correctable Error Detected (CED): Indicates a correctable error was detected. Set when received an internal correctable error from receiver errors / framing errors, TLP CRC error, DLLP CRC error, replay num rollover, replay timeout. | ## 5.27 Link Capabilities (LCAP) — Offset 4Ch Link Capabilities | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 4Ch | 01714C10h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 01h<br>RO/V | Port Number (PN): Indicates the port number for the root port. This value is different for each implemented port: Port# Value of PN field 1 01h 2 02h 3 03h : : : X 0Xh Note: Depending on the platform, the number of Root Ports supported may vary. In this case, the encodings defined in this register will be scaled accordingly. | | | 23 | 0h<br>RO | Reserved | | | 22 | 1h<br>RW/O | ASPM Optionality Compliance (ASPMOC): This bit must be set to 1b for PCIe 3.0 compliant port. Components implemented against certain earlier versions of this specification will have this bit set to 0b. Software is permitted to use the value of this bit to help determine whether to enable ASPM or whether to run ASPM compliance tests. | | | 21 Link Bandwidth Notification Capability (LBNC): This port supports Link Bandwidth Notification status and interrupt r | | Link Bandwidth Notification Capability (LBNC): This port supports Link Bandwidth Notification status and interrupt mechanisms. | | | 20 This port so | | Link Active Reporting Capable (LARC): This port supports the optional capability of reporting the DL_Active state of the Data Link Control and Management State Machine. | | | 19 | 0h<br>RO | Surprise Down Error Reporting Capable (SDERC): Set to 0 to indicate the Root Port does not support Surprise Down Error Reporting | | | 18 | 0h<br>RO | Clock Power Management (CPM): 0' Indicates that root ports do not support the CLKREQ# mechanism. | | | 17:15 | 2h<br>RW/O | L1 Exit Latency (EL1): Indicates an exit latency of 2us to 4us. 000b: Less than 1 us 001b: 1 us to less than 2 us 010b: 2 us to less than 4 us 011b: 4 us to less than 8 us 100b: 8 us to less than 16 us 101b: 16 us to less than 32 us 110b: 32 us to 64 us 111b: More than 64 us Note: If power management (e.g PLL shutdown) is enabled, BIOS should program this latency to comprehend PLL lock latency. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 14:12 | 4h<br>RO/V | LOs Exit Latency (ELO): Indicates an exit latency based upon common-clock configuration: LCTL.CCC Value 0 MPC.UCEL 1 MPC.CCEL | | | 11:10 | 3h<br>RW/O | Active State Link PM Support (APMS): Indicates the level of active state power management on this link Bits Definition 00b: No ASPM Support 01b: L0s Supported 10b: L1 Supported 11b: L0s and L1 Supported | | | 9:4 Maximum Link Width (MLW): Indicates the maximum link width of the link 0x1: x1 Link Width 0x2: x2 Link Width 0x4: x4 Link Width 0x8: x8 Link Width | | Indicates the maximum link width of the link 0x1: x1 Link Width 0x2: x2 Link Width 0x4: x4 Link Width | | | 3:0 | 0h<br>RO/V | Max Link Speed (MLS): This field indicates the maximum Link speed of the associated Port. The encoded value specifies a bit location in the Supported Link Speeds Vector (in the Link Capabilities 2 register) that corresponds to the maximum Link speed. Defined encodings are: 0001b: Supported Link Speeds Vector field bit 0. 0010b: Supported Link Speeds Vector field bit 1. 0011b: Supported Link Speeds Vector field bit 2. 0100b: Supported Link Speeds Vector field bit 3. 0101b: Supported Link Speeds Vector field bit 4. 0110b: Supported Link Speeds Vector field bit 5. 0111b: Supported Link Speeds Vector field bit 6. All other encodings are reserved. This field reports a value of 0001b if GEN1 data rate is supported but both GEN2 and GEN3 data rate support are disabled through PCI Express Speed Limit setting or MPC.PCIESD register. This field reports a value of 0010b if both GEN1 and GEN2 data rate are supported but GEN3 data rate support is disabled through PCI Express Speed Limit setting or MPC.PCIESD register. Otherwise, this field reports a value of 0011b. | | ## 5.28 Link Control (LCTL) — Offset 50h Link Control | Тур | е | Size | Offset | Default | |-----|---|--------|-----------------------|---------| | PCI | | 16 bit | [B:0, D:1, F:0] + 50h | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:12 | 0h<br>RO | Reserved | | | 11 | 0h<br>RW | Link Autonomous Bandwidth Interrupt Enable (LABIE): Link Autonomous Bandwidth Interrupt Enable - When Set, this bit enables the generation of an interrupt to indicate that the Link Autonomous Bandwidth Status bit has been Set. | | | 10 | Oh<br>RW | Link Bandwidth Management Interrupt Enable (LBMIE): When Set, this bit enables the generation of an interrupt to indicate that the Link Bandwidth Management Status bit has been Set. This bit is not applicable and is reserved for Endpoints, PCI Express-to-PCI/PCI-X bridges, and Upstream Ports of Switches. Functions that do not implement the Link Bandwidth Notification Capability must hardwire this bit to 0b. Default value of this bit is 0b. | | | 9 | 0h<br>RW | Hardware Autonomous Width Disable (HAWD): When Set, this bit disables hardware from changing the Link width for reasons other than attempting to correct unreliable Link operation by reducing Link width. Note: When operating as PCI Express, this bit defines the value of the Link Upconfigure Capability in TS2 Ordered Sets. Default value of this bit is 0b. | | | 8 | 0h<br>RO | Enable Clock Power Management (ECPM): Not supported on Root Ports. | | | 7 | 0h<br>RW | Extended Sync (ES): When set, forces extended transmission of FTS ordered sets in FTS and extra TS2 at exit from L1 prior to entering L0. | | | 6 Oh RW Common Clock Configuration (CCC): When set, indicates that the Root Port and device are operating with a distribution common reference clock. | | When set, indicates that the Root Port and device are operating with a distributed | | | 5 | 0h<br>WO | Retrain Link (RL): When set, the root port will train its downstream link. This bit always returns 0 when read. Software uses LSTS.LT and LSTS.LTE to check the status of training. It is permitted to write 1b to this bit while simultaneously writing modified values to other fields in this register. If the LTSSM is not already in Recovery or Configuration, the resulting Link training must use the modified values. If the LTSSM is already in Recovery or Configuration, the modified values are not required to affect the Link training that's already in progress. | | | 4 | 0h<br>RW | Link Disable (LD): When set, the root port will disable the link by directing the LTSSM to the Disabled state. | | | 3 | 0h<br>RW/O | Read Completion Boundary Control (RCBC): Indicates the read completion boundary is 64 bytes. | | | 2 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | 0h<br>RW | Active State Link PM Control (ASPM): Indicates whether the root port should enter L0s or L1 or both. Bits Definition 00 Disabled 01 L0s Entry Enabled 10 L1 Entry Enabled 11 L0s and L1 Entry Enabled The value of this register is used unless the Root Port ASPM Control Override Enable register is set, in which case the Root Port ASPM Control Override value is used. Note: If STRPFUSECFG.ASPMDIS is 1, hardware will always see 00 as an output from this register. BIOS reading this register should always return the correct value. | ## 5.29 Link Status (LSTS) — Offset 52h #### Link Status | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 52h | 1011h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | Link Autonomous Bandwidth Status (LABS): | | | 15 | 0h | This bit is Set by hardware to indicate that hardware has autonomously changed Link speed or width, without the Port transitioning through DL_Down status, for reasons other than to attempt to correct unreliable Link operation. | | | 13 | RW/1C/V | This bit must be set if the Physical Layer reports a speed or width change was initiated by the Downstream component that was indicated as an autonomous change. | | | Link Autonomous Bandwidth Status (LABS): This bit is Set by hardware to indicate that hardware has autonomously changed speed or width, without the Port transitioning through DL_Down status, for reast other than to attempt to correct unreliable Link operation. This bit must be set if the Physical Layer reports a speed or width change was initiated by the Downstream component that was indicated as an autonomous change. The default value of this bit is 0b. Link Bandwidth Management Status (LBMS): This bit is Set by hardware to indicate that either of the following has occurred without the Port transitioning through DL_Down status: A Link retraining has completed following a write of 1b to the Retrain Link bit Note: This bit is Set following any write of 1b to the Retrain Link bit, including w the Link is in the process of retraining for some other reason. Hardware has changed Link speed or width to attempt to correct unreliable Link operation, either through an LTSSM timeout or a higher level process This bit must be set if the Physical Layer reports a speed or width change was initiated by the Downstream component that was not indicated as an autonomout change. The default value of this bit is 0b. Link Active (LA): | | | | | | | ` , | | | | | | | | | | A Link retraining has completed following a write of 1b to the Retrain Link bit | | | 14 | 0h RW/1C/V Hardware has changed operation, either through This bit must be set if the initiated by the Downst change. | Note: This bit is Set following any write of 1b to the Retrain Link bit, including when the Link is in the process of retraining for some other reason. | | | 17 | | Hardware has changed Link speed or width to attempt to correct unreliable Link operation, either through an LTSSM timeout or a higher level process | | | | | initiated by the Downstream component that was not indicated as an autonomous | | | | | The default value of this bit is 0b. | | | 12 | 0h | • / | | | 13 | RO/V | Set to 1b when the Data Link Control and Management State Machine is in the DL_Active state, 0b otherwise. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 12 | 1h<br>RO/V | Slot Clock Configuration (SCC): In normal mode, Root Port uses the same reference clock as on the platform and does not generate its own clock. Note: When operating in PCI Express mode, the default of this register bit is dependent on the PCIe Non-Common Clock With SSC Mode Enable Strap. If the strap enables non-common clock with SSC support, this bit shall default to 0. Otherwise, this bit shall default to 1. | | | 11 | 0h<br>RO/V | Link Training (LT): The root port sets this bit whenever link training is occurring, or that 1b was written to the Retrain Link bit but Link training has not yet begun. It clears the bit upon completion of link training. | | | 10 | 0h<br>RO | Reserved | | | 9:4 | 01h<br>RO/V | Negotiated Link Width (NLW): Negotiated link width. 0x1: x1 Link Width 0x2: x2 Link Width 0x4: x4 Link Width 0x8: x8 Link Width 0x10: x16 Link Width The value of this register is undefined if the link has not successfully trained. | | | 3:0 | 1h<br>RO/V | Current Link Speed (CLS): This field indicates the negotiated Link speed of the given link. The encoded value specifies a bit location in the Supported Link Speeds Vector (in the Link Capabilities 2 register) that corresponds to the current Link speed. Defined encodings are: 0001b: Supported Link Speeds Vector field bit 0. 0010b: Supported Link Speeds Vector field bit 1. 0011b: Supported Link Speeds Vector field bit 2. 0100b: Supported Link Speeds Vector field bit 3. 0101b: Supported Link Speeds Vector field bit 4. 0110b: Supported Link Speeds Vector field bit 5. 0111b: Supported Link Speeds Vector field bit 6. All other encodings are reserved. The value of this field is undefined if the link is not up. | | ## 5.30 Slot Capabilities (SLCAP) — Offset 54h Slot Capabilities | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 54h | 00040060h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:19 | 0000h<br>RW/O | Physical Slot Number (PSN): This is a value that is unique to the slot number. BIOS sets this field and it remains set until a platform reset. | | | 18 | 1h<br>RW/O | No Command Completed Support (NCCS): Set to 1 as this port does not implement a Hot Plug controller and can handle back-2-back writes to all fields of the slot control register without delay between successive writes. | | | 17 | 0h<br>RW/O | Electromechanical Interlock Present (EMIP): Indicates whether an Electromechanical Interlock is present for this slot. 0b: Indicates that an Electromechanical Interlock is not present. 1b: Indicates that an Electromechanical Interlock is present. | | | 16:15 | 0h<br>RW/O | Slot Power Limit Scale (SLS): specifies the scale used for the slot power limit value. BIOS sets this field and it remains set until a platform reset. | | | 14:7 | 00h<br>RW/O | Slot Power Limit Value (SLV): Specifies the upper limit (in conjunction with SLS value), on the upper limit on power supplied by the slot. The two values together indicate the amount of power in watts allowed for the slot. BIOS sets this field and it remains set until a platform reset. | | | 6 | 1h<br>RW/O | Hot Plug Capable (HPC): When set, Indicates that hot plug is supported. | | | 5 | 1h<br>RW/O | Hot Plug Surprise (HPS): When set, indicates the device may be removed from the slot without prior notification. | | | 4 | 0h<br>RW/O | Power Indicator Present (PIP): Indicates that a power indicator LED is not present for this slot. | | | 3 | 0h<br>RW/O | Attention Indicator Present (AIP): Indicates whether an Attention Indicator LED is present for this slot. 0b: Indicates that an Attention Indicator is not present. 1b: Indicates that an Attention Indicator is present. | | | 2 | 0h<br>RW/O | MRL Sensor Present (MSP): Indicates whether an MRL Sensor is present for this slot. 0b: Indicates that an MRL Sensor is not present. 1b: Indicates that an MRL Sensor is present. | | | 1 | 0h<br>RW/O | Power Controller Present (PCP): Indicates whether a Power Controller is implemented for this slot. 0b: Indicates that a Power Controller is not present. 1b: Indicates that a Power Controller is present. | | | 0 | 0h<br>RW/O | Attention Button Present (ABP): Indicates whether an Attention Button is implemented for this slot. 0b: Indicates that an Attention Button is not present. 1b: Indicates that an Attention Button is present. | | ## 5.31 Slot Control (SLCTL) — Offset 58h Slot Control | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 58h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:14 | 0h<br>RO | Reserved | | | 13 | 0h<br>RW | Auto Slot Power Limit Disable (ASPLD): When set, this bit disables automatic sending of Set_Slot_Power_Limit message when the link transitions from non-DL_Up status to DL_Up status. | | | 12 | 0h<br>RW | Data Link Layer State Changed Enable (DLLSCE): When set, this field enables generation of a hot plug interrupt when the Data Link Layer Link Active field is changed. | | | 11 | Oh<br>RW | Electromechanical Interlock Control (EMIC): When software writes either a 1 to this bit, The PCIe port pulses the EMIL pin per PC Express Server/Workstation Module Electromechanical Spec Rev 1.0. Write of 0 has no effect. This bit always returns a 0 when read. If electromechanical lock is not implemented, then either a write of 1 or 0 to this register has no effect. | | | 10 | 0h<br>RW | Power Controller Control (PCC): This bit indicates the current state of the Power applied to the slot of the PCI Express port. Reads of this field must reflect the value from the latest write, even if the corresponding hot-plug command is not executed yet at the VPP, unless software issues a write without waiting for the previous command to complete in which case the read value is undefined. 0: Power On 1: Power Off | | | 9:8 | 0h<br>RW | Power Indicator Control (PIC): If a Power Indicator is implemented, writes to this register set the Power Indicator the written state. Reads of this field must reflect the value from the latest write, evif the corresponding hot-plug command is not executed yet at the VPP, unless software issues a write without waiting for the previous command to complete in which case the read value is undefined. 00: Reserved. 01: On 10: Blink (The PCIe cluster drives 1.5 Hz square wave for Chassis mounted LEDs in the case of legacy card form factor for PCI-Express devices) 11: Off When this register is written, the event is signaled via the virtual pins of the switch over the SMBus port. The switch does not generated the Power_Indicator_On/Off/Blink messages on PCI Express when this field is written to by software. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:6 | 0h<br>RW | Attention Indicator Control (AIC): If an Attention Indicator is implemented, writes to this register sets the Attention Indicator to the written state. Reads of this field reflect the value from the latest write, even if the corresponding hot-plug command is not executed yet at the VPP, unless software issues a write without waiting for the previous command to complete in which case the read value is undefined. 00: Reserved. 01: On 10: Blink (The switch drives 1.5 Hz square wave) 11: Off When this register is written, the event is signaled via the virtual pins of the switch over the SMBus port. | | | 5 | 0h<br>RW | Hot Plug Interrupt Enable (HPE): When set, enables generation of a hot plug interrupt on enabled hot plug events. | | | 4 | 0h<br>RW | Command Completed Interrupt Enable (CCE): This field enables the generation of Hot-plug interrupts when a command is completed by the Hot-plug controller connected to the PCI-Express port. 0: Disables hot-plug interrupts on a command completion by a hot-plug Controller 1: Enables hot-plug interrupts on a command completion by a hot-plug Controller | | | 3 | 3 Oh RW Presence Detect Changed Enable (PDE): When set, enables the generation of a hot plug interrupt or wake message presence detect logic changes state. | | | | 2 | 2 Oh RW Sensor changed event. 0: Disables generation of hot-plug interrupts or wake messag changed event happens. 1: Enables generation of hot-plug interrupts or wake messag | This bit enables the generation of hot-plug interrupts or wake messages via a MRL Sensor changed event. 0: Disables generation of hot-plug interrupts or wake messages when an MRL Sensor | | | 1 Oh RW fault event. 0: Disables generation of hot-plug interrupts or wake messages when a event happens. | | This bit enables the generation of hot-plug interrupts or wake messages via a power fault event. 0: Disables generation of hot-plug interrupts or wake messages when a power fault event happens. 1: Enables generation of hot-plug interrupts or wake messages when a power fault | | | 0 Oh RW attention button pressed event. 0: Disables generation of hot-plug interrupts or wake messages who button is pressed. | | This bit enables the generation of hot-plug interrupts or wake messages via an attention button pressed event. 0: Disables generation of hot-plug interrupts or wake messages when the attention button is pressed. 1: Enables generation of hot-plug interrupts or wake messages when the attention | | ## 5.32 Slot Status (SLSTS) — Offset 5Ah Slot Status | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 5Ah | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:9 | 0h<br>RO | Reserved | | | 8 | 0h<br>RW/1C/V | Data Link Layer State Changed (DLLSC): This bit is set when the value reported in Data Link Layer Link Active field of the Link Status register is changed. In response to a Data Link Layer State Changed event, software must read Data Link Layer Link Active field of the Link Status register to determine if the link is active before initiating configuration cycles to the hot plugged device. | | | 7 | 0h<br>RO/V | Electromechanical Interlock Status (EMIS): A read to this register returns the current state of the Electromechanical Interlock (the EMILS pin) which has the defined encodings as: 0: Electromechanical Interlock Disengaged 1: Electromechanical Interlock Engaged | | | 6 | 0h<br>RO/V | Presence Detect State (PDS): If XCAP.SI is set (indicating that this root port spawns a slot), then this bit indicates whether a device is connected (1) or empty (0). If XCAP.SI is cleared, this bit is a 1. | | | 5 | 0h<br>RO/V | MRL Sensor State (MS): This bit reports the status of an MRL sensor if it is implemented. 0: MRL Closed 1: MRL Open If Hotplug is implemented through VPP, the correct polarity of the external MRL sensor in the motherboard should be translated to map to the encodings as defined in this register field. | | | 4 | 0h<br>RW/1C/V | Command Completed (CC): This bit is set when the hot-plug controller completes an issued command and is ready to accept a new command. It is subsequently cleared by software after the field has been read and processed. If Command Completed notification is supported, then the No Command Completed Support bit in the Slot Capabilities register should be 0. | | | 3 | 0h<br>RW/1C/V | Presence Detect Changed (PDC): This bit is set by the root port when the PD bit changes state. | | | 2 | 0h<br>RW/1C/V | MRL Sensor Changed (MSC): This bit is set when an MRL Sensor Changed event is detected. It is subsequently cleared by software after the field has been read and processed. On-board logic per slot must set the VPP signal corresponding to this bit inactive if the FF/system does not support out-of-band presence detect. | | | | | This bit is set when a power fault event is detected by the power controller. It is subsequently cleared by software after the field has been read and processed. On-board logic per slot must set the VPP signal corresponding to this bit inactive if | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | Attention Button Pressed (ABP): | | | | | This bit is set when the Attention Button is pressed. It is subsequently cleared by software after the field has been read and processed. On-board logic per slot must set the VPP signal corresponding to this bit inactive if the FF/system does not support out-of-band presence detect. | | | 0 | 0h<br>RW/1C/V | Design should implement this as an edge detection logic in the chipset/platform to recognize a 0 -> 1 transition as an ABP event. Due to the long time frames for human interaction, software could potentially have serviced and cleared this event while the operator is pressing the Attention Button. For instance, if the user presses the Attention Button that lasts for 2ms and the VPP sampling rate is, say 100us and if the Interrupt Service routine (ISR) processes and clears the ABP in 100us, there could be up to 10 (i.e 2000/(100+100)) different interrupts for the same event. Hardware must only generate 1 interrupt for every ABP event by treating it as edge based rather than level based event. | | ## 5.33 Root Control (RCTL) — Offset 5Ch #### Root Control | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 5Ch | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:5 | 0h<br>RO | Reserved | | 4 | 0h<br>RW | CRS Software Visibility Enable (CRSSVE): This bit, when set, enables the Root Port to return Configuration Retry Status (CRS) Completion status to software. 1: Enable software to received a CRS status. This allows software to make the decision to re-issue the configuration request or move on and re-issue the request at a later time. 0: Disable software from receiving a CRS response. The PCIe will wait and re-issue the configuration request until it receives a response other than CRS without notifying software. | | 3 | 0h<br>RW | PME Interrupt Enable (PIE): When set, enables interrupt generation when RSTS.PS is in a set state (either due to a 0 to 1 transition, or due to this bit being set with RSTS.PS already set). | | 2 | 0h<br>RW | System Error on Fatal Error Enable (SFE): When set, an SERR# will be generated if a fatal error is reported by any of the devices in the hierarchy of this root port, including fatal errors in this root port. This register is not dependent on CMD.SEE being set. | | 1 | 0h<br>RW | System Error on Non-Fatal Error Enable (SNE): When set, an SERR# will be generated if a non-fatal error is reported by any of the devices in the hierarchy of this root port, including non-fatal errors in this root port. This register is not dependent on CMD.SEE being set. | | 0 | 0h<br>RW | System Error on Correctable Error Enable (SCE): When set, an SERR# will be generated if a correctable error is reported by any of the devices in the hierarchy of this root port, including correctable errors in this root port. This register is not dependent on CMD.SEE being set. | ## 5.34 Root Capabilities (ROOTCAP) — Offset 5Eh #### **Root Capabilities** | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 5Eh | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RW/O | CRS Software Visibility (CRSSV): This bit, when set, indicates that the Root Port is capable of returning Configuration Retry Status (CRS) on completions to software. | ## 5.35 Root Status (RSTS) — Offset 60h #### **Root Status** | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + 60h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:18 | 0h<br>RO | Reserved | | 17 | 0h<br>RO/V | PME Pending (PP): Indicates another PME is pending when the PME status bit is set. When the original PME is cleared by software, it will be set again, the requester ID will be updated, and this bit will be cleared. Root Ports have a one deep PME pending queue. | | 16 | 0h<br>RW/1C/V | PME Status (PS): Indicates that PME was asserted by the requester ID in RID. Subsequent PMEs are kept pending until this bit is cleared. | | 15:0 | 0000h<br>RO/V | PME Requester ID (RID): Indicates the PCI requester ID of the last PME requester. Valid only when PS is set. Root ports are capable of storing the requester ID for two PM_PME messages, with one active (this register) and a one deep pending queue. Subsequent PM_PME messages will be dropped. | ## 5.36 Device Capabilities 2 (DCAP2) — Offset 64h #### Device Capabilities 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 64h | 00B80837h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 0h<br>RO | Reserved | | 23:22 | 2h<br>RW/O | Max End-End TLP Prefixes (MEETLPP): Indicates the maximum number of End-End TLP Prefixes supported by this Function. TLPs received by this Function that contain more End-End TLP Prefixes than are supported must be handled as Malformed TLPs. Values are: 01b: 1 End-End TLP Prefix 10b: 2 End-End TLP Prefixes 11b: 3 End-End TLP Prefixes 00b: 4 End-End TLP Prefixes If End-End TLP Prefix Supported is Clear, this field is RsvdP. | | 21 | 1h<br>RW/O | End-End TLP Prefix Supported (EETLPPS): Indicates whether End-End TLP Prefix support is offered by a Function. Values are: 0b: No Support. 1b: Support is provided to receive TLPs containing End-End TLP Prefixes. | | 20 | 1h<br>RW/O | Extended Fmt Field Supported (EFFS): If Set, the Function supports the 3 bit definition of the Fmt field. If Clear, the Function supports a 2 bit definition of the Fmt field. Must be Set for Functions that support End-End TLP Prefixes. All Functions in an Upstream Port must have the same value for this bit. Each Downstream Port of a component may have a different value for this bit. It is strongly recommended that Functions support the 3 bit definition of the Fmt field. | | 19:18 | 2h<br>RW/O | Optimized Buffer Flush/Fill Supported (OBFFS): 00b: OBFF is not supported. 01b: OBFF is supported using Message signaling only. 10b: OBFF is supported using WAKE# signaling only. 11b: OBFF is supported using WAKE# and Message signaling. BIOS should program this field to 00b or 10b during system initialization to advertise the level of hardware OBFF support to software. BIOS should never program this field to 01b or 11b since OBFF messaging is not supported. Note: OBFF is not supported. BIOS should program this field to 00b. | | 17 | 0h<br>RW/O | 10-Bit Tag Requester Supported (PX10BTRS): If this bit is Set, the Function supports 10-Bit Tag Requester capability - otherwise, the Function does not. This bit must not be Set if the 10-Bit Tag Completer Supported bit is Clear. | | 16 | 0h<br>RW/O | 10-Bit Tag Completer Supported (PX10BTCS): If this bit is Set, the Function supports 10-Bit Tag Completer capability - otherwise, the Function does not. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:12 | 0h<br>RO | Reserved | | | 11 | 1h<br>RW/O | LTR Mechanism Supported (LTRMS): A value of 1b indicates support for the optional Latency Tolerance Reporting (LTR) mechanism capability. BIOS must write to this register with either a 1 or a 0 to enable/disable the root port from declaring support for the LTR capability. | | | 10 | 0h<br>RO | Reserved | | | 9 | 0h<br>RW/O | CAS Completer 128-bit Supported (AC128BS): Applicable to Functions with Memory Space BARs as well as all Root Ports - must be 0b otherwise. This bit must be set to 1b if the Function supports this optional capability. | | | 8 | 0h<br>RW/O | AtomicOp Completer 64-bit Supported (AC64BS): Applicable to Functions with Memory Space BARs as well as all Root Ports - must be 0b otherwise. Includes FetchAdd, Swap, and CAS AtomicOps. This bit must be set to 1b if the Function supports this optional capability | | | 7 | 0h<br>RW/O | AtomicOp Completer 32-bit Supported (AC32BS): Applicable to Functions with Memory Space BARs as well as all Root Ports - must be 0b otherwise. Includes FetchAdd, Swap, and CAS AtomicOps. This bit must be set to 1b if the Function supports this optional capability | | | 6 | 0h<br>RW/O | Atomic Routing Supported (ARS): This bit must be set to 1b if the Port supports this optional capability | | | 5 | 1h<br>RO | ARI Forwarding Supported (AFS): Applicable only to Switch Downstream Ports and Root Ports - must be 0b for other Function types. This bit must be set to 1b if a Switch Downstream Port or Root Port supports this optional capability. Note: This bit is not made RWO to simplify implementation, since there is a requirement that the ARI Forwarding Enable bit must be hardwired to 0b if ARI Forwarding Supported bit is 0b. It is low risk to keep this bit 1b. | | | 4 | 1h<br>RO | Completion Timeout Disable Supported (CTDS): A value of 1b indicates support for the Completion Timeout Disable mechanism. | | | 3:0 | 7h<br>RO | Completion Timeout Ranges Supported (CTRS): This field indicates device support for the optional Completion Timeout programmability mechanism. This mechanism allows system software to modify the Completion Timeout value. This field is applicable only to Root Ports, Endpoints that issue requests on their own behalf, and PCI Express to PCI/PCI-X Bridges that take ownership of requests issued on PCI Express. For all other devices this field is reserved and must be hardwired to 0000b. Four time value ranges are defined: Range A: 50us to 10ms Range B: 10ms to 250ms Range C: 250ms to 4s Range D: 4s to 64s Bits are set according to the table below to show timeout value ranges supported. 0000b Completion Timeout programming not supported. 0001b Range A 0010b Range B 0011b Ranges A & B 0110b Ranges B & C 0111b Ranges A, B & C < This is what Root Port supports 1110b Ranges A, B, C & D 1111b Ranges A, B, C & D All other values are reserved. | | ## 5.37 Device Control 2 (DCTL2) — Offset 68h #### Device Control 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 68h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Range Access | | | | | 15 | 0h<br>RW | End-End TLP Prefix Blocking (EETLPPB): Controls whether the routing function is permitted to forward TLPs containing an End-End TLP Prefix. Values are: 0b: Forwarding Enabled Function is permitted to send TLPs with End-End TLP Prefixes. 1b: Forwarding Blocked Function is not permitted to send TLPs with End-End TLP Prefixes. This bit affects TLPs that exit the Switch / Root Complex using the associated Port. It does not affect TLPs forwarded internally within the Switch / Root Complex. It does not affect TLPs that enter through the associated Port, that originate in the associated Port. Asdescribed in Section 2.2.10.2, blocked TLPs are reported by the TLP Prefix Blocked Error. | | | 14:13 | 0h<br>RW | Optimized Buffer Flush/Fill Enable (OBFFEN): Optimized Buffer Flush/Fill Enable (OBFFEN): 00b: Disable OBFF mechanism. 01b: Enable OBFF mechanism using Message signaling (Variation A). 10b: Enable OBFF mechanism using Message signaling (Variation B). 11b: Enable OBFF using WAKE# signaling. Note: Only encoding 00b and 11b are supported. The encoding of 01b or 10b would be aliased to 00b. If DCAP2.OBFFS is clear, programming this field to any non-zero values will have no effect. | | | 12 | 0h<br>RW/V2 | 10-Bit Tag Requester Enable (PX10BTRE): This bit, in combination with the Extended Tag Field Enable bit in the Device Control register, determines how many Tag field bits a Requester is permitted to use. When the 10-Bit Tag Requester Enable bit is Set, the Requester is permitted to use 10-Bit Tags. Software should not change the value of this bit while the Function has outstanding Non-Posted Requests - otherwise, the result is undefined. Functions that do not implement 10-Bit Tag Requester capability must hardwire this bit to 0b. | | | 11 | 0h<br>RO | Reserved | | | 10 | 0h<br>RW | LTR Mechanism Enable (LTREN): When Set to 1b, this bit enables the Latency Tolerance Reporting (LTR) mechanism. For Downstream Ports, this bit must be reset to the default value if the Port goes to DL_Down status. If DCAP2.LTRMS is clear, programming this field to any non-zero values will have no effect. | | | 9:8 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7 | 0h<br>RW | AtomicOp Egress Blocking (AEB): Applicable and mandatory for Switch Upstream Ports, Switch Downstream Ports, and Root Ports that implement AtomicOp routing capability - otherwise must be hardwired to 0b. When this bit is Set, AtomicOp Requests that target going out this Egress Port must be blocked. | | | 6 | 0h<br>RW | AtomicOp Requester Enable (ARE): Applicable only to Endpoints and Root Ports - must be hardwired to 0b for other Function types. The Function is allowed to initiate AtomicOp Requests only if this bit and the Bus Master Enable bit in the Command register are both Set. This bit is required to be RW if the Endpoint or Root Port is capable of initiating AtomicOp Requests, but otherwise is permitted to be hardwired to 0b. This bit does not serve as a capability bit. This bit is permitted to be RW even if no AtomicOp Requester capabilities are supported by the Endpoint or Root Port. | | | 5 | Oh<br>RW | ARI Forwarding Enable (AFE): When set, the Downstream Port disables its traditional Device Number field being 0b enforcement when turning a Type 1 Configuration Request into a Type 0 Configuration Request, permitting access to Extended Functions in an ARI Device immediately below the Port. | | | 4 | 0h<br>RW | Completion Timeout Disable (CTD): When set to 1b, this bit disables the Completion Timeout mechanism. This field is required for all devices that support the Completion Timeout Disable Capability. Software is permitted to set or clear this bit at any time. When set, the Completion Timeout detection mechanism is disabled. If there are outstanding requests when the bit is cleared, it is permitted but not required for hardware to apply the completion timeout mechanism to the outstanding requests. If this is done, it is permitted to base the start time for each request on either the time this bit was cleared or the time each request was issued. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3:0 | 0h<br>RW | Completion Timeout Value (CTV): In Devices that support Completion Timeout programmability, this field allows system software to modify the Completion Timeout value. This field is applicable to Root Ports, Endpoints that issue requests on their own behalf, and PCI Express to PCI/PCI-X Bridges that take ownership of requests issued on PCI Express. For all other devices this field is reserved and must be hardwired to 0000b. A Device that does not support this optional capability must hardwire this field to 0000b and is required to implement a timeout value in the range 50us to 50ms. Devices that support Completion Timeout programmability must support the values given below corresponding to the programmability ranges indicated in the Completion Timeout Values Supported field. The Root Port targeted configurable ranges are listed below, along with the range allowed by the PCI Express 2.0 specification. Defined encodings: 0000b Default range: 40-50ms (spec range 50us to 50ms) Values available if Range A (50us to 10 ms) programmability range is supported: 0001b 90-100us (spec range is 1ms to 10 ms) Values available if Range B (10ms to 250ms) programmability range is supported: 0101b 40-50ms (spec range is 16ms to 55ms) 0110b 160-170ms (spec range is 16ms to 55ms) Values available if Range C (250ms to 4s) programmability range is supported: 1001b 40-50ms (spec range is 260ms to 900ms) 1010b 1.6-1.7s (spec range is 1s to 3.5s) Values not defined above are Reserved. Software is permitted to change the value in this field at any time. For requests already pending when the Completion Timeout Value is changed, hardware is permitted to base the start time for each request either on when this value was changed or on when each request was issued. | | ## 5.38 Device Status 2 (DSTS2) — Offset 6Ah Device Status 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 6Ah | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------|--| | 15:0 | 0h<br>RO | Reserved | | ## 5.39 Link Capabilities 2 (LCAP2) — Offset 6Ch Link Capabilities 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 6Ch | 0180000Eh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:25 | 0h<br>RO | Reserved | | | 24 | 1h<br>RW/O | Two Retimers Presence Detect Supported (TRPDS): When set to 1b, this bit indicates that the associated Port supports detection and reporting of two Retimers presence. This bit must be set to 1b in a Downstream Port when the Supported Link Speeds Vector of the Link Capabilities 2 register indicates support for a Link speed of 16.0 GT/s or higher. It is permitted to be set to 1b regardless of the supported Link speeds, and in Upstream Ports, if the Retimer Presence Detect Supported bit is also set to 1b. | | | 23 | 1h<br>RW/O | Retimer Presence Detect Supported (RPDS): When set to 1b, this bit indicates that the associated Port supports detection and reporting of Retimer presence. This bit must be set to 1b in a Downstream Port when the Supported Link Speeds Vector of the Link Capabilities 2 register indicates support for a Link speed of 16.0 GT/s or higher. It is permitted to be set to 1b regardless of the supported Link speeds and in Upstream Ports. | | | 22:16 | 00h<br>RW/O | Lower SKP OS Reception Supported Speeds Vector (LSOSRSS): If this field is non-zero, it indicates that the Port, when operating at the indicated speed(s) supports SRIS and also supports receiving SKP OS at the rate defined for SRNS while running in SRIS. Bit definitions within this field are: Bit 0 2.5 GT/s Bit 1 5.0 GT/s Bit 2 8.0 GT/s Bit 3 16.0 GT/s Bits 6:4 RsvdP Behavior is undefined if a bit is set in this field and the corresponding bit is not set in the Supported Link Speeds Vector. This register is Read-Only if LPCR.SRL field is set. Locked by: LPCR.SRL | | | 15:9 | 00h<br>RW/O | Lower SKP OS Generation Supported Speeds Vector (LSOSGSSV): If this field is non-zero, it indicates that the Port, when operating at the indicated speed(s) supports SRIS and also supports software control of the SKP Ordered Set transmission scheduling rate. Bit definitions within this field are: Bit 0 2.5 GT/s Bit 1 5.0 GT/s Bit 2 8.0 GT/s Bit 3 16.0GT/s Bits 6:4 RsvdP Behavior is undefined if a bit is set in this field and the corresponding bit is not set in the Supported Link Speeds Vector. This register is Read-Only if LPCR.SRL field is set. Locked by: LPCR.SRL | | | 8 | 0h<br>RO | Crosslink Supported (CS): No support for Crosslink. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:1 | 07h<br>RO/V | Supported Link Speeds Vector (SLSV): This field indicates the supported Link speed of the associated Port. For each bit, a value of 1b indicates that the corresponding Link speed is supported - otherwise, the Link speed is not supported. Bit definitions within this field for PCI Express are: Bit 0: 2.5 GT/s. Bit 1: 5.0 GT/s. Bit 2: 8.0 GT/s. Bit 3: 16.0 GT/s. Bit 4: 32.0 GT/s. Bit 5-6: Reserved. | | | 0 | 0h<br>RO | Reserved | | ## 5.40 Link Control 2 (LCTL2) — Offset 70h #### Link Control 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 70h | 0001h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | Oh<br>RW/P | Compliance Preset/De-emphasis (CD): For 8.0 GT/s and higher Data Rate: This field sets the Transmitter Preset in | | | | | Polling.Compliance state if the entry occurred due to the Enter Compliance bit being 1b. Results are undefined if a reserved preset encoding is used when entering Polling.Compliance in this way. | | | | | For 5.0 GT/s Data Rate: This bit sets the de-emphasis level in Polling.Compliance state if the entry occurred due to the Enter Compliance bit being 1b. | | | 15:12 | | Encodings: | | | | | 0001b -3.5 dB<br>0000b -6 dB | | | | | When the Link is operating at 2.5 GT/s, the setting of this field has no effect. The default value of this field is 0000b. | | | | | This bit is intended for debug, compliance testing purposes. System firmware and software is allowed to modify this bit only during debug or compliance testing. In all other cases, the system must ensure that this field is set to the default value. | | | | | Compliance SOS (CSOS): | | | 11 | 0h<br>RW/P | When set to 1b, the LTSSM is required to send SKP Ordered Sets periodically in between the (modified) compliance patterns. | | | 11 | | The default value of this bit is 0b. | | | | | This bit is applicable when the Link is operating at 2.5 GT/s or 5.0 GT/s data rates only. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 10 | 0h<br>RW/P | Enter Modified Compliance (EMC): When this bit is set to 1b, the device transmits Modified Compliance Pattern if the LTSSM enters Polling.Compliance substate. Default value of this bit is 0b. This register is intended for debug, compliance testing purposes only. System firmware and software is allowed to modify this register only during debug or compliance testing. In all other cases, the system must ensure that this register is set to the default value. | | | 9:7 | Oh<br>RW/P | Transmit Margin (TM): This field controls the value of the non-deemphasized voltage level at the Transmitter pins. This field is reset to 000b on entry to the LTSSM Polling.Configuration substate (see PCI Express Chapter 4 for details of how the Transmitter voltage level is determined in various states). Encodings: 000b Normal operating range 001b 800-1200 mV for full swing and 400-700 mV for half-swing 010b - (n-1) Values must be monotonic with a non-zero slope. The value of n must be greater than 3 and less than 7. At least two of these must be below the normal operating range of n: 200-400 mV for full-swing and 100-200 mV for half-swing n - 111b reserved For a Multi-Function device associated with an Upstream Port, the field in Function 0 is of type RWS, and only Function 0 controls the component's Link behavior. In all other Functions of that device, this field is of type RsvdP. Default value of this field is 000b. Components that support only the 2.5 GT/s speed are permitted to hardwire this bit to 000b. This register is intended for debug, compliance testing purposes only. System firmware and software is allowed to modify this register only during debug or compliance testing. In all other cases, the system must ensure that this register is set to the default value. | | | 6 | 0h<br>RW/P | Selectable De-emphasis (SD): When the Link is operating at 5.0 GT/s speed, this bit selects the level of de- emphasis for an Upstream component. Encodings: 1b -3.5 dB 0b -6 dB When the Link is not operating at 5.0 GT/s speed, the setting of this bit has no effect. | | | 5 Oh Ro Reserved | | Reserved | | | 4 | 0h<br>RW/P | Enter Compliance (EC): Software is permitted to force a Link to enter Compliance mode at the speed indicated in the Target Link Speed field by setting this bit to 1b in both components on a Link and then initiating a hot reset on the Link. Default value of this bit following Fundamental Reset is 0b. This bit is intended for debug, compliance testing purposes only. System firmware and software is allowed to modify this bit only during debug or compliance testing. In all other cases, the system must ensure that this bit is set to the default value. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3:0 | 1h<br>RW/V/P | Target Link Speed (TLS): This field sets an upper limit on Link operational speed by restricting the values advertised by the upstream component in its training sequences. The encoded value specifies a bit location in the Supported Link Speeds Vector (in the Link Capabilities 2 register) that corresponds to the current Link speed. Defined encodings are: 0001b: Supported Link Speeds Vector field bit 0. 0010b: Supported Link Speeds Vector field bit 1. 0011b: Supported Link Speeds Vector field bit 2. 0100b: Supported Link Speeds Vector field bit 3. 0101b: Supported Link Speeds Vector field bit 4. 0110b: Supported Link Speeds Vector field bit 5. 0111b: Supported Link Speeds Vector field bit 6. All other encodings are reserved. If a value is written to this field that does not correspond to a supported speed, as indicated by the Supported Link Speeds Vector, the result is undefined. The default value of this field is GEN1. Note: This register field could be used by REUT software to limit the link speed to 2.5 GT/s or 5 GT/s data rate. | | ## 5.41 Link Status 2 (LSTS2) — Offset 72h Link Status 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 72h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:8 Oh RO Reserv | | Reserved | | | 7 | 0h<br>RO/V/P | Two Retimers Presence Detected (PX2RPD): When set to 1b, this bit indicates that two Retimers were present during the most recent Link negotiation. The default value of this bit is 0b. This bit is required for Ports that have the Two Retimers Presence Detect Supported bit of the Link Capabilities 2 register set to 1b. Ports that have the Two Retimers Presence Detect Supported bit set to 0b are permitted to hardwire this bit to 0b. | | | 6 | 0h<br>RO/V/P | Retimer Presence Detected (RPD): When set to 1b, this bit indicates that a Retimer was present during the most recent Link negotiation. The default value of this bit is 0b. This bit is required for Ports that have the Retimer Presence Detect Supported bit Set. Ports that have the Retimer Presence Detect Supported bit of the Link Capabilities 2 register set to 0b are permitted to hardwire this bit to 0b. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | 0h<br>RW/1C/V/<br>P | <b>Link Equalization Request (LER):</b> This bit is set by hardware to request the 8.0 GT/s Link equalization process to be performed on the Link. | | 4 | 0h<br>RO/V/P | <b>Equalization Phase 3 Successful (EQP3S):</b> When set to 1, this bit indicates that Phase 3 of the 8.0 GT/s Transmitter Equalization procedure has successfully completed. | | 3 | 0h<br>RO/V/P | <b>Equalization Phase 2 Successful (EQP2S):</b> When set to 1, this bit indicates that Phase 2 of the 8.0 GT/s Transmitter Equalization procedure has successfully completed. | | 2 | 0h<br>RO/V/P | <b>Equalization Phase 1 Successful (EQP1S):</b> When set to 1, this bit indicates that Phase 1 of the 8.0 GT/s Transmitter Equalization procedure has successfully completed. | | 1 | 0h<br>RO/V/P | <b>Equalization Complete (EQC):</b> When set to 1, this bit indicates that the Transmitter Equalization procedure at the 8.0GT/s data rate has completed. | | 0 | 0h<br>RO/V | Current De-emphasis Level (CDL): When the Link is operating at 5.0 GT/s speed, this bit reflects the level of de-emphasis. Encodings: 1b -3.5 dB 0b -6 dB The value in this bit is undefined when the Link is not operating at 5.0 GT/s speed. | #### 5.42 Slot Capabilities 2 (SLCAP2) — Offset 74h Slot Capabilities 2 **Note:** Bit definitions are the same as DSTS2, offset 6Ah. ### 5.43 Slot Control 2 (SLCTL2) — Offset 78h Slot Control 2 **Note:** Bit definitions are the same as DSTS2, offset 6Ah. ### 5.44 Slot Status 2 (SLSTS2) — Offset 7Ah Slot Status 2 **Note:** Bit definitions are the same as DSTS2, offset 6Ah. ## 5.45 Message Signaled Interrupt Identifiers (MID) — Offset 80h Message Signaled Interrupt Identifiers | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 80h | 9005h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 90h<br>RW/O | Next Pointer (NEXT): Indicates the location of the next capability in the list. The default value of this register is 90h which points to the Subsystem Vendor capability structure. BIOS can determine which capabilities will be exposed by including or removing them from the capability linked list. As this register is RWO, BIOS must write a value to this register, even if it is to rewrite the default value. | | 7:0 | 05h<br>RO | Capability ID (CID): Capabilities ID indicates MSI. | # 5.46 Message Signaled Interrupt Message (MC) — Offset 82h Message Signaled Interrupt Message | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 82h | 0080h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 0h<br>RO | Reserved | | 7 | 1h<br>RO | <b>64 Bit Address Capable (C64):</b> Capable of generating a 32-bit message only. | | 6:4 | 0h<br>RW | Multiple Message Enable (MME): These bits are RW for software compatibility, but only one message is ever sent by the root port. | | 3:1 | 0h<br>RO | Multiple Message Capable (MMC): Only one message is required. | | 0 | 0h<br>RW | MSI Enable (MSIE): If set, MSI is enabled and traditional interrupt pins are not used to generate interrupts. CMD.BME must be set for an MSI to be generated. If CMD.BME is cleared, and this bit is set, no interrupts (not even pin based) are generated. | # 5.47 Message Signaled Interrupt Message Address (MA) — Offset 84h Message Signaled Interrupt Message Address | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 84h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------| | 31:2 | 00000000<br>h<br>RW | ADDR: Lower 32 bits of the system specified message address, always DW aligned. | | 1:0 | 0h<br>RO | Reserved | # 5.48 Message Signaled Interrupt Message Upper Address (MUA) — Offset 88h Message Signaled Interrupt Message Upper Address | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 88h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Upper Address (UADDR): System-specified message upper address. This register is implemented only if the Function supports a 64-bit message address (bit 7 in Message Control register Set). This register is required for PCI Express Endpoints and is optional for other Function types. If the Message Enable bit (bit 0 of the Message Control register) is set, the contents of this register (if non-zero) specify the upper 32-bits of a 64-bit message address (Address[63:32]). If the contents of this register are zero, the Function uses the 32 bit address specified by the Message Address register | ## 5.49 Message Signaled Interrupt Message Data (MD) — Offset 8Ch Message Signaled Interrupt Message Data | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 8Ch | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:0 | 0000h<br>RW | <b>DATA:</b> This 16-bit field is programmed by system software if MSI is enabled. Its content is driven onto the lower word (PCI AD[15:0]) during the data phase of the MSI memory write transaction. | | ## 5.50 Subsystem Vendor Capability (SVCAP) — Offset 98h Subsystem Vendor Capability | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 98h | A00Dh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | A0h<br>RW/O | Next Capability (NEXT): Indicates the location of the next capability in the list. The default value of this register is A0h which points to the PCI Power Management capability structure. BIOS can determine which capabilities will be exposed by including or removing them from the capability linked list. As this register is RWO, BIOS must write a value to this register, even if it is to rewrite the default value. | | 7:0 | 0Dh<br>RO | Capability Identifier (CID): Value of 0Dh indicates this is a PCI bridge subsystem vendor capability. | ## 5.51 Subsystem Vendor IDs (SVID) — Offset 9Ch Subsystem Vendor IDs | | Туре | Size | Offset | Default | |---|------|--------|-----------------------|----------| | ĺ | PCI | 32 bit | [B:0, D:1, F:0] + 9Ch | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0000h<br>RW/O | Subsystem Identifier (SID): Indicates the subsystem as identified by the vendor. This field is write once and is locked down until a bridge reset occurs (not the PCI bus reset). | | | 15:0 | 0000h<br>RW/O | Subsystem Vendor Identifier (SVID): Indicates the manufacturer of the subsystem. This field is write once and is locked down until a bridge reset occurs (not the PCI bus reset). | | ## 5.52 Power Management Capability (PMCAP) — Offset A0h Power Management Capability | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + A0h | 0001h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------|--| | 15:8 | 00h<br>RO | Next Capability (NEXT): Indicates this is the last item in the list. | | | 7:0 | 01h<br>RO | Capability Identifier (CID): Value of 01h indicates this is a PCI power management capability. | | # 5.53 PCI Power Management Capabilities (PMC) — Offset A2h PCI Power Management Capabilities | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + A2h | C803h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:11 | 19h<br>RO | PMES: Indicates PME# is supported for states D0, D3HOT and D3COLD. The root port does not generate PME#, but reporting that it does is necessary for legacy Windows operating systems to enable PME# in devices connected behind this root port. | | 10 | 0h<br>RO | D2S: The D2 state is not supported. | | 9 | 0h<br>RO | D1S: The D1 state is not supported. | | 8:6 | 0h<br>RO | AC: Reports 375mA maximum suspend well current required when in the D3COLD state. | | 5 | 0h<br>RO | Device Specific Initialization (DSI): Indicates that no device-specific initialization is required. | | 4 | 0h<br>RO | Reserved | | 3 | 0h<br>RO | PME Clock (PMEC): Indicates that PCI clock is not required to generate PME#. | | 2:0 | 3h<br>RO | VS: Indicates support for Revision 1.2 of the PCI Power Management Specification. | # 5.54 PCI Power Management Control (PMCS) — Offset A4h PCI Power Management Control | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A4h | 00000008h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------| | 31:24 | 00h<br>RO | DTA: Reserved | | 23 | 0h<br>RO | Bus Power / Clock Control Enable (BPCE): This field is reserved per PCI Express specification | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 22 | 0h<br>RO | B2/B3 Support (B23S): This field is reserved per PCI Express specification. | | | 21:16 | 0h<br>RO | Reserved | | | 15 | 0h<br>RO | PME Status (PMES): Indicates a PME was received on the downstream link. | | | 14:13 | 0h<br>RO | Data Scale (DSC): Reserved | | | 12:9 | 0h<br>RO | Data Select (DSEL):<br>Reserved | | | 8 | 0h<br>RW/P | PME Enable (PMEE): Indicates PME is enabled. The root port takes no action on this bit, but it must be RW for legacy Windows operating systems to enable PME# on devices connected to this root port. | | | 7:4 | 0h<br>RO | Reserved | | | 3 | 1h<br>RW/O | No Soft Reset (NSR): When set to 1 this bit indicates that devices transitioning from D3hot to D0 because of Power State commands do not perform an internal reset. Configuration context is preserved. Upon transition from D3hot to D0 Initialized state, no additional operating system intervention is required to preserve Configuration Context beyond writing the Power State bits. When clear, devices do perform an internal reset upon transitioning from D3hot to D0 via software control of the Power State bits. Configuration Context is lost when performing the soft reset. Upon transition from D3hot to D0 state, full reinitialization sequence is needed to return the device to D0 Initialized. Regardless of this bit, devices that transition from D3hot to D0 by a system or bus segment reset will return to the device state D0 Uninitialized with only PME context preserved if PME is supported and enabled. | | | 2 | 0h<br>RO | Reserved | | | 1:0 | 0h<br>RW | Power State (PS): This field is used both to determine the current power state of the root port and to set a new power state. The values are: 00: D0 state 11: D3HOT state When in the D3HOT state, the controllers configuration space is available, but the I/O and memory spaces are not. Type 1 configuration cycles are also not accepted. Interrupts are not required to be blocked as software will disable interrupts prior to placing the port into D3HOT. If software attempts to write a 10 or 01 to these bits, the write will be ignored. | | ## 5.55 Advanced Error Extended (AECH) — Offset 100h Advanced Error Extended | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + 100h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): Points to the next capability. | | | 19:16 | 0h<br>RW/O | Capability Version (CV): For systems that support AER, BIOS should write a 1h to this register else it should write 0 | | | 15:0 | 0000h<br>RW/O | Capability ID (CID): For systems that support AER, BIOS should write a 0001h to this register else it should write 0 | | ## 5.56 Uncorrectable Error Status (UES) — Offset 104h Uncorrectable Error Status | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + 104h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:27 | 0h<br>RO | Reserved | | | 26 | 0h<br>RW/1C/V/<br>P | Poisoned TLP Egress Blocked Status (PTLPEBS): Indicates that poisoned TLP Egress Blocked error has occurred. Note: This bit can only be set if DPCCAPR.PTLPEBS = 1 and DPCCTLR.PTLPEBE = 1. | | | 25 | 0h<br>RW/1C/V/<br>P | TLP Prefix Blocked Error Status (TLPPBES): When set indicates that TLP Prefix Blocked Error has been detected. | | | 24 | 0h<br>RW/1C/V/<br>P | AtomicOp Egress Blocked Status (AEBS): AtomicOp Egress Blocked Status | | | 23 | 0h<br>RW/1C/V/<br>P | MC Blocked TLP Status (MCBTLPS): Indicates that a TLP that fails MC_Blocked_TLP error check has been received. | | | 22 | 0h<br>RW/1C/V/<br>P | Uncorrectable Internal Error Status (UIES): Indicate Uncorrectable Internal Error Occurs. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 21 | 0h<br>RW/1C/V/<br>P | ACS Violation Status (AVS): Indicates an ACS Violation is logged. | | | 20 | 0h<br>RW/1C/V/<br>P | Unsupported Request Error Status (URE): Indicates an unsupported request was received. | | | 19 | Oh<br>RW/1C/V/<br>P | ECRC Error Status (EE): ECRC error has occurred. | | | 18 | 0h<br>RW/1C/V/<br>P | Malformed TLP Status (MT): Indicates a malformed TLP was received. | | | 17 | 0h<br>RW/1C/V/<br>P | Receiver Overflow Status (RO): Indicates a receiver overflow occurred. | | | 16 | 0h<br>RW/1C/V/<br>P | Unexpected Completion Status (UC): Indicates an unexpected completion was received. | | | 15 | 0h<br>RW/1C/V/<br>P | Completer Abort Status (CA): Indicates a completer abort was received | | | 14 | 0h<br>RW/1C/V/<br>P | Completion Timeout Status (CT): Indicates a completion timed out. This is signaled if Completion Timeout is enabled and a completion fails to return within the amount of time specified by the Completion Timeout Value | | | 13 | 0h<br>RW/1C/V/<br>P | Flow Control Protocol Error Status (FCPE): Indicates a Flow Control Protocol Error has occurred. | | | 12 | 0h<br>RW/1C/V/<br>P | Poisoned TLP Status (PT): Indicates a poisoned TLP was received. | | | 11:6 | 0h<br>RO | Reserved | | | 5 | 0h<br>RW/1C/V/<br>P | Surprise Down Error Status (SDE): Surprise Down is not supported. | | | 4 | 0h<br>RW/1C/V/<br>P | Data Link Protocol Error Status (DLPE): Indicates a data link protocol error occurred. | | | 3:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RO | Training Error Status (TE): Not supported. | | ## 5.57 Uncorrectable Error Mask (UEM) — Offset 108h Uncorrectable Error Mask | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + 108h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------| | 31:27 | 0h<br>RO | Reserved | | 26 | 0h<br>RW/P | Poisoned TLP Egress Blocked Mask (PTLPEBM): Mask for Poisoned TLP Egress Blocked error. | | 25 | 0h<br>RW/P | TLP Prefix Blocked Error Mask (TLPPBEM): Mask for TLP Prefix Blocked Error. | | 24 | 0h<br>RW/P | AtomicOp Egress Blocked Mask (AEBM): Mask for AtomicOp Egress Blocked | | 23 | 0h<br>RW/P | MC Blocked TLP Mask (MCBTLPM): Mask bit for MC Blocked TLP error. | | 22 | 0h<br>RW/P | Uncorrectable Internal Error Mask (UIEM): Mask for uncorrectable errors. | | 21 | 0h<br>RW/P | ACS Violation Mask (AVM): Mask for ACS Violation errors. | | 20 | 0h<br>RW/P | Unsupported Request Error Mask (URE): Mask for uncorrectable errors. | | 19 | 0h<br>RW/P | ECRC Error Mask (EE): Mask for ECRC errors. | | 18 | 0h<br>RW/P | Malformed TLP Mask (MT): Mask for malformed TLPs | | 17 | 0h<br>RW/P | Receiver Overflow Mask (RO): Mask for receiver overflows. | | 16 | 0h<br>RW/P | Unexpected Completion Mask (UC): Mask for unexpected completions. | | 15 | 0h<br>RW/P | Completer Abort Mask (CM): Mask for completer abort. | | 14 | 0h<br>RW/P | Completion Timeout Mask (CT): Mask for completion timeouts. | | 13 | 0h<br>RW/P | Flow Control Protocol Error Mask (FCPE): Mask for Flow Control Protocol Error. | | 12 | 0h<br>RW/P | Poisoned TLP Mask (PT): Mask for poisoned TLPs. | | 11:6 | 0h<br>RO | Reserved | | 5 | 0h<br>RW/P | Surprise Down Error Mask (SDE): Surprise Down is not supported. | | 4 | 0h<br>RW/P | Data Link Protocol Error Mask (DLPE): Mask for data link protocol errors. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------|--| | 3:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RO | raining Error Mask (TE):<br>lot supported. | | ## 5.58 Uncorrectable Error Severity (UEV) — Offset 10Ch Uncorrectable Error Severity | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 10Ch | 00060010h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------| | 31:27 | 0h<br>RO | Reserved | | 26 | 0h<br>RW/P | Poisoned TLP Egress Blocked Severity (PTLPEBS): Severity for Poisoned TLP Egress Blocked error. | | 25 | 0h<br>RW/P | TLP Prefix Blocked Error Severity (TLPPBES): Severity for TLP Prefix Blocked errors. | | 24 | 0h<br>RW/P | AtomicOp Egress Blocked Severity (AEBS): AtomicOp Egress Blocked Severity | | 23 | 0h<br>RW/P | MC Blocked TLP Severity (MCBTLPS): Severity for MC Blocked TLP Error. | | 22 | 0h<br>RW/P | Uncorrectable Internal Error Severity (UIES): Severity for Uncorrectable Internal Error. | | 21 | 0h<br>RW/P | ACS Violation Severity (AVS): Severity for ACS Violation. | | 20 | 0h<br>RW/P | Unsupported Request Error Severity (URE): Severity for unsupported request reception. | | 19 | 0h<br>RW/P | ECRC Error Severity (EE): ECRC error severity. | | 18 | 1h<br>RW/P | Malformed TLP Severity (MT): Severity for malformed TLP reception. | | 17 | 1h<br>RW/P | Receiver Overflow Severity (RO): Severity for receiver overflow occurrences. | | 16 | 0h<br>RW/P | Unexpected Completion Severity (UC): Severity for unexpected completion reception. | | 15 | 0h<br>RW/P | Completer Abort Severity (CA): Severity for completer abort. | | 14 | 0h<br>RW/P | Completion Timeout Severity (CT): Severity for completion timeout. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------| | 13 | 0h<br>RW/P | Flow Control Protocol Error Severity (FCPE): Severity for Flow Control Protocol Error. | | 12 | 0h<br>RW/P | Poisoned TLP Severity (PT): Severity for poisoned TLP reception. | | 11:6 | 0h<br>RO | Reserved | | 5 | 0h<br>RW/P | Surprise Down Error Severity (SDE): Surprise Down is not supported. | | 4 | 1h<br>RW/P | Data Link Protocol Error Severity (DLPE): Severity for data link protocol errors. | | 3:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RO | Training Error Severity (TE): TE not supported. | ## 5.59 Correctable Error Status (CES) — Offset 110h #### Correctable Error Status | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + 110h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------| | 31:16 | 0h<br>RO | Reserved | | 15 | 0h<br>RW/1C/V/<br>P | Header Log Overflow Status (HLOS): When set, indicate that Header Log Overflow Status had occurred. | | 14 | 0h<br>RW/1C/V/<br>P | Corrected Internal Error Status (CIES): When set, indicate that Correctable Internal Error Status had occurred. | | 13 | 0h<br>RW/1C/V/<br>P | Advisory Non-Fatal Error Status (ANFES): When set, indicates that an Advisory Non-Fatal Error occurred. | | 12 | 0h<br>RW/1C/V/<br>P | Replay Timer Timeout Status (RTT): Indicates the replay timer timed out. | | 11:9 | 0h<br>RO | Reserved | | 8 | 0h<br>RW/1C/V/<br>P | Replay Number Rollover Status (RNR): Indicates the replay number rolled over. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------| | 7 | 0h<br>RW/1C/V/<br>P | Bad DLLP Status (BD): Indicates a bad DLLP was received. | | 6 | 0h<br>RW/1C/V/<br>P | Bad TLP Status (BT): Indicates a bad TLP was received. | | 5:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RW/1C/V/<br>P | Receiver Error Status (RE): Indicates a receiver error occurred. | ## 5.60 Correctable Error Mask (CEM) — Offset 114h Correctable Error Mask | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 114h | 00002000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | 0h<br>RO | Reserved | | 15 | 0h<br>RW/P | Header Log Overflow Mask (HLOM): Mask for Header Log Overflow. | | 14 | 0h<br>RW/P | Corrected Internal Error Mask (CIEM): Masks for Correctable Internal Error. | | 13 | 1h<br>RW/P | Advisory Non-Fatal Error Mask (ANFEM): When set, masks Advisory Non-Fatal errors from (a) signaling ERR_COR to the device control register and (b) updating the Uncorrectable Error Status register. This register is set by default to enable compatibility with software that does not comprehend Role-Based Error Reporting. | | 12 | 0h<br>RW/P | Replay Timer Timeout Mask (RTT): Mask for replay timer timeout. | | 11:9 | 0h<br>RO | Reserved | | 8 | 0h<br>RW/P | Replay Number Rollover Mask (RNR): Mask for replay number rollover. | | 7 | 0h<br>RW/P | Bad DLLP Mask (BD): Mask for bad DLLP reception. | | 6 | 0h<br>RW/P | Bad TLP Mask (BT): Mask for bad TLP reception. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------|--| | 5:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RW/P | Receiver Error Mask (RE): Mask for receiver errors. | | # 5.61 Advanced Error Capabilities And Control (AECC) — Offset 118h Advanced Error Capabilities And Control | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + 118h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:13 | 0h<br>RO | Reserved | | 12 | Oh<br>RO | Completion Timeout Prefix/Header Log Capable (CTPHLC): If set, this bit indicates that port records the prefix/header of Request TLPs that experience a Completion Timeout error. Note: BIOS should program this bit before enable the Completion Timeout mechanism. | | 11 | 0h<br>RO/V/P | TLP Prefix Log Present (TLPPLP): If Set and the First Error Pointer is valid, indicates that the TLP Prefix Log register contains valid information. If Clear or if First Error Pointer is invalid, the TLP Prefix Log register is undefined. | | 10:9 | 0h<br>RO | Reserved | | 8 | 0h<br>RO | ECRC Check Enable (ECE): ECRC is not supported. | | 7 | 0h<br>RO | ECRC Check Capable (ECC): ECRC is not supported. | | 6 | 0h<br>RO | ECRC Generation Enable (EGE): ECRC is not supported. | | 5 | 0h<br>RO | ECRC Generation Capabile (EGC): ECRC is not supported. | | 4:0 | 00h<br>RO/V/P | <b>First Error Pointer (FEP):</b> Identifies the bit position of the first error reported in the Uncorrectable Error Status Register. | ## 5.62 Header Log (HL\_DW1) — Offset 11Ch Header Log | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 11Ch | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-------------------------|-------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 1st DWORD of TLP (DW1):<br>Byte0 && Byte1 && Byte2 && Byte3 | ## 5.63 Header Log (HL\_DW2) — Offset 120h Header Log | | Туре | Size | Offset | Default | |---|------|--------|------------------------|-----------| | ĺ | PCI | 32 bit | [B:0, D:1, F:0] + 120h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-------------------------|-------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 2nd DWORD of TLP (DW2):<br>Byte4 && Byte5 && Byte6 && Byte7 | ### 5.64 Header Log (HL\_DW3) — Offset 124h Header Log | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + 124h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-------------------------|------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 3rd DWORD of TLP (DW3): Byte8 && Byte9 && Byte10 && Byte11 | ## 5.65 Header Log (HL\_DW4) — Offset 128h Header Log | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 128h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-------------------------|--------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 4th DWORD of TLP (DW4): Byte12 && Byte13 && Byte14 && Byte15 | ### 5.66 Root Error Command (REC) — Offset 12Ch Root Error Command | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 12Ch | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW | Fatal Error Reporting Enable (FERE): When set, the root port will generate an interrupt when a fatal error is reported by the attached device. | | 1 Oh RW Non-fatal Error Reporting Enable (NERE): When set, the root port will generate an interrupt when a by the attached device. | | When set, the root port will generate an interrupt when a non-fatal error is reported | | 0 | 0h<br>RW | Correctable Error Reporting Enable (CERE): When set, the root port will generate an interrupt when a correctable error is reported by the attached device. | ## 5.67 Root Error Status (RES) — Offset 130h #### Root Error Status | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 130h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|--| | 31:27 | 00h<br>RO | Advanced Error Interrupt Message Number (AEMN): Reserved Reserved | | | 26:7 | 0h<br>RO | | | | 6 | 0h<br>RW/1C/V/<br>P | Fatal Error Messages Received (FEMR): Set when one or more Fatal Uncorrectable Error Messages have been received. | | | 5 | 0h<br>RW/1C/V/<br>P | Non-Fatal Error Messages Received (NFEMR): Set when one or more Non-Fatal Uncorrectable error messages have been received | | | 4 | 0h<br>RW/1C/V/<br>P | First Uncorrectable Fatal (FUF): Set when the first Uncorrectable Error message received is for a fatal error. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------| | 3 | 0h<br>RW/1C/V/<br>P | Multiple ERR_FATAL/NONFATAL Received (MENR): Set when either a fatal or a non-fatal error is received and the ENR bit is already set. | | 2 | 0h<br>RW/1C/V/<br>P | ERR_FATAL/NONFATAL Received (ENR): Set when either a fatal or a non-fatal error message is received. | | 1 | 0h<br>RW/1C/V/<br>P | Multiple ERR_COR Received (MCR): Set when a correctable error message is received and the CR bit is already set. | | 0 | 0h<br>RW/1C/V/<br>P | ERR_COR Received (CR): Set when a correctable error message is received. | ## 5.68 Error Source Identification (ESID) — Offset 134h Error Source Identification | | Туре | Size | Offset | Default | |---|------|--------|------------------------|-----------| | Ī | PCI | 32 bit | [B:0, D:1, F:0] + 134h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | 31:16 | 0000h<br>RO/V/P | ERR_FATAL/NONFATAL Source Identification (EFNFSID): Loaded with the requester ID indicated in the received ERR_FATAL or ERR_NONFATAL message when RES.ENR is first set, or the internal requester ID if an internally detected error. | | | | | ERR_COR Source Identification (ECSID): Loaded with the requester ID indicated in the received ERR_COR message when RES.CR is first set, or the internal requester ID if an internally detected error. | | | ## 5.69 TLP Prefix Log 1 (TLPPL1) — Offset 138h TLP Prefix Log 1. | | Туре | Size | Offset | Default | |---|------|--------|------------------------|----------| | Ī | PCI | 32 bit | [B:0, D:1, F:0] + 138h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-------------------------|----------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 1st dWord of TLP Prefix (DW1):<br>TLP Prefix DW logging. | ## 5.70 TLP Prefix Log 2 (TLPPL2) — Offset 13Ch TLP Prefix Log 2. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 13Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-------------------------|-------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 2nd dWord of TLP Prefix (DW2): TLP Prefix DW logging. | ### 5.71 TLP Prefix Log 3 (TLPPL3) — Offset 140h TLP Prefix Log 3. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 140h | 00000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |---|--------------|-------------------------|-------------------------------------------------------| | Ī | 31:0 | 00000000<br>h<br>RO/V/P | 3rd dWord of TLP Prefix (DW3): TLP Prefix DW logging. | ## 5.72 TLP Prefix Log 4 (TLPPL4) — Offset 144h TLP Prefix Log 4. | Туре | Size | Offset | Default | |------|-------------------------------|--------|-----------| | PCI | 32 bit [B:0, D:1, F:0] + 144h | | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-------------------------|-------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RO/V/P | 4th dWord of TLP Prefix (DW4): TLP Prefix DW logging. | | ## 5.73 PTM Extended Capability Header (PTMECH) — Offset 150h PTM Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 150h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): Points to the next capability. | | | 19:16 | 0h<br>RW/O | Capability Version (CV): For systems that support PTM Extended Capability, BIOS should write a 1h to this register else it should write 0. | | | 15:0 | 0000h<br>RW/O | Capability ID (CID): For systems that support PTM Extended Capability, BIOS should write a 001Fh to this register else it should write 0. | | ## 5.74 PTM Capability (PTMCAPR) — Offset 154h PTM Capability Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 154h | 00000410h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:8 | 04h<br>RW/O | Local Clock Granularity (LCG): 0000 0000b: Time Source does not implement a local clock. It simply propagates timing information obtained from further Upstream in the PTM Hierarchy when responding to PTM Request messages. 0000 0001b - 1111 1110b: Indicates the period of this Time Source's local clock in ns. 1111 1111b: Indicates the period of this Time Source's local clock is greater than 254 ns. If the PTM Root Select bit is Set, this local clock is used to provide PTM Master Time. Otherwise, the Time Source uses this local clock to locally track PTM Master Time received from further Upstream within a PTM Hierarchy. | | | 7:5 | 0h<br>RO | Reserved | | | 4 | 1h<br>RW/O | PTM Propagation Delay Adaptation Capable (PTMPDAC): When Set, this field indicates the Port supports the PTM Propagation Delay Adaptation Capability. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--| | 3 | 0h<br>RO | Reserved | | | 2 | 0h<br>RW/O | PTM Root Capable (PTMRC): Root Ports must set this bit to 1b. | | | 1 | 0h<br>RW/O | PTM Responder Capable (PTMRSPC): Root Ports are permitted to set this bit to 1b to indicate that they implement the PTM Responder role. | | | 0 | 0h<br>RO | PTM Requester Capable (PTMREQC): PTM Requester Role is not supported by Root Port. | | ## 5.75 PTM Control (PTMCTLR) — Offset 158h #### PTM Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + 158h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:8 | 00h<br>RO | Effective Granularity (EG): Root Port does not support PTM Requester role. | | | 7:3 | 0h<br>RO | Reserved | | | 2 | 0h<br>RW | PTM Propagation Delay Adaptation Interpretation B (PTMPDAIB): If PTM Propagation Delay Adaptation Capable is Set, then this bit when Set selects interpretation B of the Propagation Delay[31:0] field in the PTM ResponseD Message For a Switch, if a specific Port is permanently attached such that this control is not required, it is permitted for that Port for this bit to be RsvdP. Default value is 0b. | | | 1 | 0h<br>RW | Root Select (RS): When Set, if the PTM Enable bit is also Set, this Time Source is the PTM Root. Wi each PTM Hierarchy, it is recommended that system software select only the furth Upstream Time Source to be the PTM Root. | | | 0 | Oh<br>RW | PTM Enable (PTME): When Set, this Function is permitted to participate in the PTM mechanism according to its selected role. Software must not have the PTM Enable bit Set in the PTM Control register on a Function associated with an Upstream Port unless the associated Downstream Port on the Link already has the PTM Enable bit Set in its associated PTM Control register. | | # 5.76 L1 Sub-States Extended Capability Header (L1SECH) — Offset 200h L1 Sub-States Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 200h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities. For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh. The bottom 2 bits of this offset are Reserved and must be implemented as 00b and software must mask them to allow for future uses of these bits. | | | 19:16 | 0h<br>RW/O | Capability Version (CV): This field is a PCI-SIG defined version number that indicates the version of the Capability structure present. Must be 1h for this version of the specification. For systems that support L1 Sub-State Extended Capability, BIOS should set this field to 1h. | | | 15:0 | 0000h<br>RW/O | PCI Express Extended Capability ID (PCIEC): This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability. For systems that support L1 Sub-State Extended Capability, BIOS should set this field to 001Eh. | | # 5.77 L1 Sub-States Capabilities (L1SCAP) — Offset 204h L1 Sub-States Capabilities | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 204h | 0028281Fh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 0h<br>RO | Reserved | | | 23:19 | 05h<br>RW/O | Port Tpower_on Value (PTV): Along with the Port Tpower_on Scale field in the L1 Sub-states Capabilities register sets the time (in us) that this Port requires the port on the opposite side of Link to wait in L1.OFF_EXIT after sampling CLKREQ# asserted before actively driving the interface. Port Tpower_on is calculated by multiplying the value in this field by the value in the Port Tpower_on scale field in the L1 Sub-States Capabilities register. Required for all Ports that support L1.OFF. | | | 18 | 0h<br>RO | Reserved | | | 17:16 | 0h<br>RW/O | Port Tpower_on Scale (PTPOS): Specifies the scale used for Tpower_on value field in the L1 Sub-states Capabilities register. 00b: 2 us 01b: 10 us 10b: 100 us 11b: Reserved Required for all Ports that support L1.OFF. | | | 15:8 | 28h<br>RW/O | Port Common Mode Restore Time (PCMRT): This is the time (in us) required for this Port to re-establish common mode. Required for all ports that support L1.OFF. | | | 7 | 0h<br>RO | Reserved | | | 6 | 0h<br>RW/1C/V | CLKREQ# Acceleration Interrupt Status (L1SSEIS): For a Downstream Port that has both the CLKREQ# Acceleration Supported and CLKREQ# Acceleration Interrupt Enable bits Set, when set this bit indicates that the Port has completed the CLKREQ# Acceleration Link Activation process, and that the Link has reached L0. Software must then clear this bit by writing a 1b to this bit. Must be hardwired to 0b for Upstream Ports. Default value is 0b. | | | 5 | 0h<br>RW/O | CLKREQ# Acceleration Supported (L1SSES): When set this bit indicates that this Port supports CLKREQ# acceleration. | | | 4 | 1h<br>RW/O | L1 PM Sub-states Supported (L1PSS): When Set this bit indicates that this Port supports L1 PM Sub-states. For compatibility with possible future extensions, software must not enable L1 PM Sub-states unless this bit is set. This RWO field must be programmed prior to enabling ASPM. Required for both Upstream and Downstream Ports. | | | 3 | 1h<br>RW/O | ASPM L1.1 Supported (AL11S): When set, this bit indicates ASPM L1.SNOOZ is supported. Required for both Upstream and Downstream ports. This RWO field must be programmed prior to enabling ASPM. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | 1h<br>RW/O | ASPM L1.2 Supported (AL12S): When set, this bit indicates that ASPM L1.OFF is supported. Required for both Upstream and Downstream ports. This RWO field must be programmed prior to enabling ASPM. | | 1 | 1h<br>RW/O | PCI-PM L1.1 Supported (PPL11S): When set, this bit indicates that PCI-PM L1.SNOOZ is supported and this bit must be set by all ports implementing L1 Sub-States. A port that supports L1.OFF must support L1.SNOOZ. Required for both upstream and downstream ports. This RWO field must be programmed prior to enabling ASPM. | | 0 | 1h<br>RW/O | PCI-PM L1.2 Supported (PPL12S): When set, this bit indicates that PCI-PM L1.OFF is supported. Required for both upstream and downstream ports. This RWO field must be programmed prior to enabling ASPM. | ## 5.78 L1 Sub-States Control 1 (L1SCTL1) — Offset 208h #### L1 Sub-States Control 1 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 208h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:29 | Oh<br>RW | L1.2 LTR Threshold Latency Scale Value (L12LTRTLSV): This field contains the L1.0FF LTR Threshold Latency Scale Value for this particular Root Port. The value in this field, together with L12LTRTLV is compared against both the snoop and non-snoop LTR values of the device. 000: L12LTRSTLV times 1 ns 001: L12LTRSTLV times 32 ns 010: L12LTRSTLV times 1024 ns 011: L12LTRSTLV times 32768 ns 100: L12LTRSTLV times 1048576 ns 101: L12LTRSTLV times 33554432 ns Others: Not Permitted. This field must be programmed prior to enabling L1.0FF. | | | 28:26 | 0h<br>RO | Reserved | | | 25:16 | 000h<br>RW | L1.2 LTR Threshold Latency Value (L12LTRTLV): This field contains the L1.2 LTR Threshold Latency Value for this particular Root Port. The value in this field, together with L12LTRTLSV is compared against both the snoop and non-snoop LTR values of the device. This field must be programmed prior to enabling L1.OFF. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:8 | 00h<br>RW | Common Mode Restore Time (CMRT): This is the Tcommon_mode time(in us) the Root Port needs to continue sending TS1 and refrain from sending TS2 in Recovery state to allow the TX common mode to be established prior to sending TS2. The timer starts from the time when the first TS1 has been sent and the receiver has detected un-squelch. The value in this field defines the time in micro-seconds. This field must be programmed prior to enabling L1.OFF. | | | 7:6 | 0h<br>RO | Reserved | | | 5 | 0h<br>RW | L1 Substate Exit Control (L1SSEC): L1.Substate the Port must initiate the CLKREQ# Acceleration Link Activation process. Apart from that, once the Link reaches L0, the Port must continue to attempt to maintain the Link in L0 for as long as this bit remains Set. However if the Upstream Port request for L1 entry, the Downstream Port will proceed to allow L1 entry but will not re-enter L1.1 or L1.2. | | | 4 | 0h<br>RW | CLKREQ# Acceleration Interrupt Enable (L1SSEIE): When set this bit enables the generation of an interrupt to indicate the completion of the CLKREQ# acceleration Link Activation process | | | 3 | 0h<br>RW | ASPM L1.1 Enable (AL11E): When set, this bit indicates that ASPM L1.SNOOZ sub-states are enabled. Required for both upstream and downstream ports. Note: If STRPFUSECFG.mPHYIOPMDIS is 1, hardware will always see 0 as an output from this register. BIOS reading this register should always return the correct value. | | | 2 | 0h<br>RW | ASPM L1.2 Enable (AL12E): When set, this bit indicates that ASPM L1.OFF substates are enabled. Required for both upstream and downstream ports. Note: If STRPFUSECFG.mPHYIOPMDIS is 1, hardware will always see 0 as an output from this register. BIOS reading this register should always return the correct value. | | | 1 | 0h<br>RW | PCI-PM L1.1 Enable (PPL11E): When set, this bit indicates that PCI-PM L1.SNOOZ power management feature is enabled. If L1.OFF is enabled, L1.SNOOZ must also be enabled. This field must be programmed prior to enabling ASPM L1. Note: If STRPFUSECFG.mPHYIOPMDIS is 1, hardware will always see 0 as an output from this register. BIOS reading this register should always return the correct value. | | | 0 | 0h<br>RW | PCI-PM L1.2 Enabled (PPL12E): When set, this bit indicates that PCI-PM L1.OFF power management feature is enabled. L1.OFF can only be enabled if the platform supports bi-directional CLKREQPLUS#. This field must be programmed prior to enabling ASPM L1. Ports that support L1.OFF shall support Latency Tolerance Reporting. Note: If STRPFUSECFG.mPHYIOPMDIS is 1, hardware will always see 0 as an output from this register. BIOS reading this register should always return the correct value. | | ## 5.79 L1 Sub-States Control 2 (L1SCTL2) — Offset 20Ch L1 Sub-States Control 2 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 20Ch | 00000028h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:8 | 0h<br>RO | Reserved | | | | | Power On Wait Time (POWT): | | | 7.2 | 05h | Along with the Tpower_on Scale sets the minimum amount of time (in us) that the Port must wait in L1.OFF EXIT after sampling CLKREQPLUS# asserted before actively driving the interface. | | | 7:3 | RW | The timer starts counting when CLKREQPLUS# is sampled asserted in L1.OFF state. | | | | | Tpower_on value is calculated by multiplying the value in this field by the value in the TPOS field. | | | | | This field must be programmed prior to enabling L1.OFF. | | | 2 | 0h<br>RO | Reserved | | | | | Tpower_on Scale (TPOS): | | | | | Specifies the scale used for Tpower_on value. | | | 1:0 | 0h | 00b: 2 us<br>01b: 10 us | | | | RW | 10b: 100us | | | | | 11b: Reserved. | | | | | Required for all Ports that support L1.OFF. | | # 5.80 ACS Extended Capability Header (ACSECH) — Offset 220h ACS Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + 220h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): Points to the next capability. | | | 19:16 | 0h<br>RW/O | Capability Version (CV): For systems that support ACS Extended Capability, BIOS should write a 1h to this register else it should write 0. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RW/O | Capability ID (CID): For systems that support ACS Extended Capability, BIOS should write a 000Dh to this register else it should write 0. | ## 5.81 ACS Capability (ACSCAPR) — Offset 224h ACS Capability Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 224h | 001Fh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:7 | 0h<br>RO | Reserved | | | 6 | 0h<br>RO | ACS Direct Translated P2P (T): ACS Direct Translated P2P is not supported. | | | 5 | 0h<br>RO | ACS P2P Egress Control (E): ACS P2P Egress Control is not supported. | | | 4 | 1h<br>RW/O | ACS Upstream Forwarding (U): ACS Upstream Forwarding. | | | 3 | 1h<br>RW/O | ACS P2P Completion Redirect (C): Required for all Functions that support ACS P2P Request Redirect - must be hardwired to 0b otherwise. If 1b, indicates that the component implements ACS P2P Completion Redirect. | | | 2 | 1h<br>RW/O | ACS P2P Request Redirect (R): Required for Root Ports that support peer-to-peer traffic with other Root Ports - required for Switch Downstream Ports - required for multi-function device Functions that support peer-to-peer traffic with other Functions - must be hardwired to 0b otherwise. If 1b, indicates that the component implements ACS P2P Request Redirect. | | | 1 | 1h<br>RW/O | ACS Translation Blocking (B): Required for Root Ports and Switch Downstream Ports - must be hardwired to 0b otherwise. If 1b, indicates that the component implements ACS Translation Blocking. | | | 0 | 1h<br>RW/O | ACS Source Validation (V): Required for Root Ports and Switch Downstream Ports - must be hardwired to 0b otherwise. If 1b, indicates that the component implements ACS Source Validation. | | ## 5.82 ACS Control (ACSCTLR) — Offset 226h ACS Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 226h | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:7 | 0h<br>RO | Reserved | | | 6 | 0h<br>RO | ACS Direct Translated P2P Enable (TE): ACS Direct Translated P2P is not supported. | | | 5 | 0h<br>RO | ACS P2P Egress Control Enable (EE): ACS P2P Egress Control is not supported. | | | 4 | 0h<br>RW | ACS Upstream Forwarding Enable (UE): ACS Upstream Forwarding. | | | 3 | 0h<br>RW | ACS P2P Completion Redirect Enable (CE): Determines when the component redirects peer-to-peer Completions upstream - applicable only to Read Completions whose Relaxed Ordering Attribute is clear. Requests are never affected by ACS P2P Completion Redirect. Default value of this field is 0b. | | | 2 | 0h<br>RW | ACS P2P Request Redirect Enable (RE): Determines when the component redirects peer-to-peer memory Requests targeting another peer port upstream. I/O, Configuration, VDM Messages and Completions are never affected by ACS P2P Request Redirect. Default value of this field is 0b. | | | 1 | 0h<br>RW | ACS Translation Blocking Enable (BE): When set, the component blocks all upstream Memory Requests whose Address Translation (AT) field is not set to the default value. I/O, Configuration, Completions and Messages are never affected by ACS Translation Blocking. Default value of this field is 0b. | | | 0 | 0h<br>RW | ACS Source Validation Enable (VE): When set, the component validates the Bus Number from the Requester ID of upstream Requests against the secondary / subordinate Bus Numbers. I/O, Configuration and Completions are never affected by ACS Source Validation Default value of this field is 0b. | | # 5.83 Port VC Capability Register 1 (PVCCR1) — Offset 284h Port VC Capability Register 1 | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + 284h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:12 | 0h<br>RO | Reserved | | | 11:10 | 0h<br>RO | Function Arbitration Table Entry Size (FARES): Indicates the size (in bits) of Function Arbitration table entry in the device. Defined encodings are: 00b Size of Function Arbitration table entry is 1 bit 01b Size of Function Arbitration table entry is 2 bits 10b Size of Function Arbitration table entry is 4 bits 11b Size of Function Arbitration table entry is 8 bits | | | 9:8 | 0h<br>RO | Reference Clock (RC): Indicates the reference clock for Virtual Channels that support time-based WRR Function Arbitration. Defined encodings are: 00b 100 ns reference clock 01b 11b Reserved | | | 7 | 0h<br>RO | Reserved | | | 6:4 | Oh<br>RO | Low Priority Extended VC Count (LPEVCC): Indicates the number of (extended) Virtual Channels in addition to the default VC belonging to the low-priority VC (LPVC) group that has the lowest priority with respect to other VC resources in a strict priority VC Arbitration. The minimum value of this field is 000b and the maximum value is Extended VC Count. | | | 3 | 0h<br>RO | Reserved | | | 2:0 | Oh<br>RW/O | Extended VC Count (EVCC): Indicates the number of (extended) Virtual Channels in addition to the default VC supported by the device. The minimum value of this field is zero (for devices that only support the default VC). The maximum value is seven. | | ## 5.84 Port VC Capability 2 (PVCC2) — Offset 288h Port VC Capability 2 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + 288h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | VC Arbitration Table Offset (VCATO): Indicates the location of the VC Arbitration Table. This field contains the zero-based offset of the table in DQWORDS (16 bytes) from the base address of the MFVC Capability structure. A value of 00h indicates that table is not present. | | | 23:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | VC Arbitration Capability (VCAC): Indicates the types of VC Arbitration supported by the device for the LPVC group. This field is valid for all devices that report a Low Priority Extended VC Count greater than 0. Each bit location within this field corresponds to a VC Arbitration Capability defined below. When more than 1 bit in this field is Set, it indicates that the device can be configured to provide different VC arbitration services. Defined bit positions are: Bit 0: Hardware fixed arbitration scheme (e.g., Round Robin). Bit 1: Weighted Round Robin (WRR) arbitration with 32 phases. Bit 2: WRR arbitration with 64 phases. Bit 3: WRR arbitration with 128 phases. Bits 4-7: Reserved. | ### 5.85 Port VC Control (PVCC) — Offset 28Ch Port VC Control. | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 28Ch | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 15:4 | 0h<br>RO | Reserved | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3:1 | 0h<br>RW | VC Arbitration Select (VCAS): Used by software to configure the VC arbitration by selecting one of the supported VC Arbitration schemes indicated by the VC Arbitration Capability field in the Port VC Capability register 2. The permissible values of this field are numbers corresponding to one of the asserted bits in the VC Arbitration Capability field. This field cannot be modified when more than one VC in the LPVC group is enabled. | | | 0 | 0h<br>WO | Load VC Arbitration Table (LVCAT): Used by software to update the VC Arbitration Table. This bit is valid when the selected VC Arbitration uses the VC Arbitration Table. Software Sets this bit to request hardware to apply new values programmed into VC Arbitration Table - Clearing this bit has no effect. Software checks the VC Arbitration Table Status bit to confirm that new values stored in the VC Arbitration Table are latched by the VC arbitration logic. This bit always returns 0b when read. | | ### 5.86 Port VC Status (PVCS) — Offset 28Eh Port VC Status | Тур | е | Size | Offset | Default | |-----|---|--------|------------------------|---------| | PC | I | 16 bit | [B:0, D:1, F:0] + 28Eh | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RO | VC Arbitration Table Status (VCATS): Indicates the coherency status of the VC Arbitration Table. This bit is valid when the selected VC uses the VC Arbitration Table. This bit is Set by hardware when any entry of the VC Arbitration Table is written by software. This bit is Cleared by hardware when hardware finishes loading values stored in the VC Arbitration Table after software sets the Load VC Arbitration Table bit in the Port VC Control register. | # 5.87 Virtual Channel 0 Resource Capability (V0VCRC) — Offset 290h Virtual Channel 0 Resource Capability | | Туре | Size | Offset | Default | |---|------|--------|------------------------|----------| | Ī | PCI | 32 bit | [B:0, D:1, F:0] + 290h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |---------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 00h<br>RO | Function Arbitration Table Offset (FATO): Indicates the location of the Function Arbitration Table associated with the VC resource. This field contains the zero-based offset of the table in DQWORDS (16 bytes) from the base address of the MFVC Capability structure. A value of 00h indicates that the table is not present. | | 23 | 0h<br>RO | Reserved | | 22:16 | 00h<br>RW/O | Maximum Time Slots (MTS): Indicates the maximum number of time slots (minus 1) that the VC resource is capable of supporting when it is configured for time-based WRR Function Arbitration. For example, a value of 000 0000b in this field indicates the supported maximum number of time slots is 1 and a value of 111 1111b indicates the supported maximum number of time slots is 128. This field is valid only when the Function Arbitration Capability indicates that the VC resource supports time-based WRR Function Arbitration. | | 15:8 Oh Ro Reserved | | Reserved | | 7:0 | 00h<br>RO | Function Arbitration Capability (FAC): Indicates types of Function Arbitration supported by the VC resource. Each bit location within this field corresponds to a Function Arbitration Capability defined below. When more than 1 bit in this field is Set, it indicates that the VC resource can be configured to provide different arbitration services. Software selects among these capabilities by writing to the Function Arbitration Select field. Defined bit positions are: Bit 0: Non-configurable hardware-fixed arbitration scheme (e.g. Round Robin). Bit 1: Weighted Round Robin (WRR) arbitration with 32 phases. Bit 2: WRR arbitration with 64 phases. Bit 3: WRR arbitration with 128 phases. Bit 4: Time-based WRR with 128 phases. Bit 5: WRR arbitration with 256 phases. Bit 5-7: Reserved. | # 5.88 Virtual Channel 0 Resource Control (V0CTL) — Offset 294h Virtual Channel 0 Resource Control | Туре | Size | Offset | Default | |------|-------------------------------|--------|----------| | PCI | 32 bit [B:0, D:1, F:0] + 294h | | 8000001h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 1h | Virtual Channel Enable (EN): When Set, this bit enables a Virtual Channel (see note 1 for exceptions). The Virtual Channel is disabled when this bit is cleared. Software must use the VC Negotiation Pending bit to check whether the VC negotiation is complete. Default value of this bit is 1b for the first VC resource and 0b for other VC resource(s). Notes: 1. This bit is hardwired to 1b for the default VC (VC0), i.e., writing to this field has no | | | RO | effect for VCO. 2. To enable a Virtual Channel, the VC Enable bits for that Virtual Channel must be Set in both components on a Link. 3. To disable a Virtual Channel, the VC Enable bits for that Virtual Channel must be Cleared in both components on a Link. 4. Software must ensure that no traffic is using a Virtual Channel at the time it is disabled. 5. Software must fully disable a Virtual Channel in both components on a Link before re-enabling the Virtual Channel. | | 30:27 | 0h<br>RO | Reserved | | 26:24 | 0h<br>RO | Virtual Channel Identifier (ID): This field assigns a VC ID to the VC resource. This field cannot be modified when the VC is already enabled. Note: For the first VC resource (default VC), this field is a read-only field that must be hardwired to 000b. | | 23:20 | 0h<br>RO | Reserved | | 19:17 | 0h<br>RW | Function Arbitration Select (FAS): This field configures the VC resource to provide a particular Function Arbitration service. The permissible value of this field is a number corresponding to one of the asserted bits in the Function Arbitration Capability field of the VC resource. | | 16 | 0h<br>RW | Load Function Arbitration Table (LFAT): When Set, this bit updates the Function Arbitration logic from the Function Arbitration Table for the VC resource. This bit is only valid when the Function Arbitration Table is used by the selected Function Arbitration scheme (that is indicated by a Set bit in the Function Arbitration Capability field selected by Function Arbitration Select). Software sets this bit to signal hardware to update Function Arbitration logic with new values stored in the Function Arbitration Table - clearing this bit has no effect. Software uses the Function Arbitration Table Status bit to confirm whether the new values of Function Arbitration Table are completely latched by the arbitration logic. This bit always returns 0b when read. Default value of this bit is 0b. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:10 | 00h<br>RW/L | Extended TC/VC Map (ETVM): Defines the upper 8-bits of the VC0 16-bit TC/VC mapping registers. These registe use the PCI Express reserved TC[3] traffic class bit. Locked by: LPCR.SRL | | | 9:8 | 0h<br>RO | Reserved | | | 7:1 | 00h<br>RW | Transaction Class / Virtual Channel Map (TVM): This field indicates the TCs that are mapped to the VC resource. Bit locations within this field correspond to TC values. For example, when bit 7 is Set in this field, TC7 is mapped to this VC resource. When more than 1 bit in this field is Set, it indicates that multiple TCs are mapped to the VC resource. In order to remove one or more TCs from the TC/VC Map of an enabled VC, software must ensure that no new or outstanding transactions with the TC labels are targeted at the given Link. Default value of this field is FFh for the first VC resource and is 00h for other VC resources. Note: Bit 0 of this field is read-only. It must be hardwired to 1b for the default VC0 and hardwired to 0b for all other enabled VCs. | | | 0 | 1h<br>RO | Transaction Class / Virtual Channel Map TCO (TVMTO): This field indicates the TCs that are mapped to the VC resource. Bit locations within this field correspond to TC values. For example, when bit 7 is Set in this field, TC7 is mapped to this VC resource. When more than 1 bit in this field is Set, it indicates that multiple TCs are mapped to the VC resource. In order to remove one or more TCs from the TC/VC Map of an enabled VC, software must ensure that no new or outstanding transactions with the TC labels are targeted at the given Link. Default value of this field is FFh for the first VC resource and is 00h for other VC resources. Note: Bit 0 of this field is read-only. It must be hardwired to 1b for the default VC0 and hardwired to 0b for all other enabled VCs. | | # 5.89 Virtual Channel 0 Resource Status (V0STS) — Offset 29Ah Virtual Channel 0 Resource Status | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + 29Ah | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 15:2 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | 0h<br>RO/V | VC Negotiation Pending (NP): This bit indicates whether the Virtual Channel negotiation (initialization or disabling) is in pending state. When this bit is Set by hardware, it indicates that the VC resource is still in the process of negotiation. This bit is Cleared by hardware after the VC negotiation is complete. For a nondefault Virtual Channel, software may use this bit when enabling or disabling the VC. For the default VC, this bit indicates the status of the process of Flow Control initialization. Before using a Virtual Channel, software must check whether the VC Negotiation Pending bits for that Virtual Channel are Clear in both components on a Link. | | | 0 | 0h<br>RO | Function Arbitration Table Status (FATS): This bit indicates the coherency status of the Function Arbitration Table associated with the VC resource. This bit is valid only when the Function Arbitration Table is used by the selected Function Arbitration for the VC resource. This bit is Set by hardware when any entry of the Function Arbitration Table is written to by software. This bit is Cleared by hardware when hardware finishes loading values stored in the Function Arbitration Table after software sets the Load FunctionArbitration Table bit. Default value of this bit is 0b | | ## 5.90 Virtual Channel 1 Resource Capability (V1VCRC) — Offset 29Ch Virtual Channel 1 Resource Capability **Note:** Bit definitions are the same as VOVCRC, offset 290h. ### 5.91 Virtual Channel 1 Resource Control (V1CTL) — Offset 2A0h Virtual Channel 1 Resource Control | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + 2A0h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW/L | Virtual Channel Enable (EN): Enables the VC when set. Disables the VC when cleared. Locked by: LPCR.SRL | | | 30:28 | 0h<br>RO | Reserved | | | 27:24 | 0h<br>RW/L | Virtual Channel Identifier (ID): Indicates the ID to use for this virtual channel Note: BIOS is required to program VCID[3] to 0 when operating at DMI2. Locked by: LPCR.SRL | | | Bit | Default & | | | |-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Range | Access | Field Name (ID): Description | | | 23:20 | 0h<br>RO | Reserved | | | 19:17 | Oh<br>RW | Function Arbitration Select (FAS): This field configures the VC resource to provide a particular Function Arbitration service. The permissible value of this field is a number corresponding to one of the asserted bits in the Function Arbitration Capability field of the VC resource. | | | 16 | Oh<br>RW | Load Function Arbitration Table (LFAT): When Set, this bit updates the Function Arbitration logic from the Function Arbitration Table for the VC resource. This bit is only valid when the Function Arbitration Table is used by the selected Function Arbitration scheme (that is indicated by a Set bit in the Function Arbitration Capability field selected by Function Arbitration Select). Software sets this bit to signal hardware to update Function Arbitration logic with new values stored in the Function Arbitration Table - clearing this bit has no effect. Software uses the Function Arbitration Table Status bit to confirm whether the new values of Function Arbitration Table are completely latched by the arbitration logic. This bit always returns 0b when read. Default value of this bit is 0b. | | | 15:10 | 00h<br>RW/L | Extended TC/VC Map (ETVM): Defines the upper 8-bits of the VC0 16-bit TC/VC mapping registers. These registers use the PCI Express reserved TC[3] traffic class bit. Locked by: LPCR.SRL | | | 9:8 | 0h<br>RO | Reserved | | | 7:1 | 00h<br>RW | Transaction Class / Virtual Channel Map (TVM): This field indicates the TCs that are mapped to the VC resource. Bit locations within this field correspond to TC values. For example, when bit 7 is Set in this field, TC7 is mapped to this VC resource. When more than 1 bit in this field is Set, it indicates that multiple TCs are mapped to the VC resource. In order to remove one or more TCs from the TC/VC Map of an enabled VC, software must ensure that no new or outstanding transactions with the TC labels are targeted at the given Link. Default value of this field is FFh for the first VC resource and is 00h for other VC resources. Note: Bit 0 of this field is read-only. It must be hardwired to 1b for the default VC0 and hardwired to 0b for all other enabled VCs. | | | 0 | 0h<br>RO | Reserved | | ## 5.92 Virtual Channel 1 Resource Status (V1STS) — Offset 2A6h Virtual Channel 1 Resource Status **Note:** Bit definitions are the same as VOSTS, offset 29Ah. ## 5.93 DPC Extended Capability Header (DPCECH) — Offset A00h DPC Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + A00h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): Points to the next capability. | | | 19:16 | 0h<br>RW/O | Capability Version (CV): For systems that support DPC Extended Capability, BIOS should write a 1h to this register else it should write 0. | | | 15:0 | 0000h<br>RW/O | Capability ID (CID): For systems that support DPC Extended Capability, BIOS should write a 001Dh to this register else it should write 0. | | ### 5.94 DPC Capability (DPCCAPR) — Offset A04h DPC Capability Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + A04h | 14E0h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:13 | 0h<br>RO | Reserved | | 12 | 1h<br>RW/O | DL_Active ERR_COR Signaling Supported (DLAECSS): This field when set, indicates that the Root Port supports the ability to signal with ERR_COR when the link transitions to the DL_Active state. Root Port that supports RP Extensions for DPC must set this bit. | | 11:8 | 4h<br>RW/O | RP PIO Log Size (RPPIOLS): This field indicates how many DWORDs are allocated for the RP PIO log registers, comprised by the RP PIO Header Log, RP PIO ImpSpec Log and RP PIO TLP Prefix Log. If the Root Port supports RP Extensions for DPC, the value of this field must be 4 or greater - otherwise the value of this field must be 0. | | 7 | 1h<br>RW/O | DPC Software Triggering Supported (DPCSTS): This field when set, indicates that the Root Port supports the ability for software to trigger DPC. Root Ports that support RP Extensions for DPC must set this bit. | | 6 | 1h<br>RW/O | Poisoned TLP Egress Blocking Supported (PTLPEBS): This field when set, indicates that the Root Port supports the ability to block the transmission of a poisoned TLP from its Egress port. Root Ports that support RP Extensions for DPC must set this bit. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | 1h<br>RW/O | RP Extensions For DPC (RPEFDPC): This field when set, indicates that a Root Port supports a defined set of DPC Extensions that are specific to Root Ports. | | 4:0 | 00h<br>RW/O | DPC Interrupt Message Number (DPCIMN): This field indicates which MSI/MSI-X vector is used for the interrupt message generated in association with the DPC Capability structure. For MSI, the value in this field indicates the offset between the base Message Data and the interrupt message that is generated. Hardware is required to update this field so that it is correct if the number of MSI Messages assigned to the Function changes when software writes to the Multiple Message Enable field in the MSI Message Control register. For MSI-X, the value in this field indicates which MSI-X Table entry is used to generate the interrupt message. The entry must be one of the first 32 entries even if the Function implements more than 32 entries. For a given MSI-X implementation, the entry must remain constant. If both MSI and MSI-X are implemented, they are permitted to use different vectors, though software is permitted to enable only one mechanism at a time. If MSI-X is enabled, the value in this field must indicate the vector for MSI-X. If MSI is enabled or neither is enabled, the value in this field must indicate the vector for MSI. If software enables both MSI and MSI-X at the same time, the value in this field is undefined. Note: BIOS is expected to update this field with the right value before enabling DPC interrupt. | ### 5.95 DPC Control (DPCCTLR) — Offset A06h DPC Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + A06h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 0h<br>RO | Reserved | | 7 | 0h<br>RW | DL_Active ERR_COR Enable (DLAECE): This bit when set, enables the downstream port to signal ERR_COR when the link transitions to the DL_Active state. | | 6 | 0h<br>RW/1S/V | DPC Software Trigger (DPCST): If DPC Trigger is enabled and the DPC Trigger Status bit is clear, software writing a 1b to this bit will cause DPC to be triggered. If DPC Trigger is not enabled or DPC Trigger Status is set, software writing a 1b to this bit has no effect. Note: It is permitted to write 1b to this bit while simultaneously writing updated values to other fields in this register, notably the DPC Trigger Enable field. For this case, the DPC Software Trigger semantics are based on the updated value of the DPC Trigger Enable field. *Note: This bit always return 0b when read. | | 5 | 0h<br>RW | Poisoned TLP Egress Blocking Enable (PTLPEBE): This bit, when set, enables the associated Egress Port to block the transmission of poisoned TLP. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 4 | 0h<br>RW | DPC ERR_COR Enable (DPCECE): When set, this bit enables the generation of an interrupt to indicate that DPC has been triggered. | | | 3 | 0h<br>RW | DPC Interrupt Enable (DPCIE): When set, this bit enables the generation of an interrupt to indicate that DPC has been triggered. | | | 2 | 0h<br>RW | DPC Completion Control (DPCCC): This bit controls the Completion Status for completions formed during DPC. 0b: Completer Abort (CA) Completion Status. 1b: Unsupported Request (UR) Completion Status. | | | 1:0 | 0h<br>RW | DPC Trigger Enable (DPCTE): This field enables DPC and controls the conditions that cause DPC to be triggered. 00b: DPC is disabled. 01b: DPC is enabled and is triggered when the Downstream Port detects an unmasked uncorrectable error or when the Downstream Port receives an ERR_FATAL message. 10b: DPC is enabled and is triggered when the Downstream Port detects an unmasked uncorrectable error or when the Downstream Port receives an ERR_NONFATAL or ERR_FATAL message. 11b: Reserved. | | ### 5.96 DPC Status (DPCSR) — Offset A08h **DPC Status Register** | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + A08h | 1F00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:13 | 0h<br>RO | Reserved | | | RP PIO First Error Pointer (RPPIOFEP): The value of this field identifies a bit position in the RP PIO Status register, a field is considered valid when that bit is set. When this field is valid, and soft writes a 1b to the indicated RP PIO Status bit (thus clearing it), this field must to its default value. This field is applicable only for Root Ports that support RP Extensions for DPC otherwise reserved. | | The value of this field identifies a bit position in the RP PIO Status register, and this field is considered valid when that bit is set. When this field is valid, and software writes a 1b to the indicated RP PIO Status bit (thus clearing it), this field must revert to its default value. This field is applicable only for Root Ports that support RP Extensions for DPC, and is | | | 7 | 0h<br>RO Reserved | | | | | 1 | | | |----------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit<br>Range | Default & Access | Field Name (ID): Description | | | 6:5 | 0h<br>RO/V/P | DPC Trigger Extension (DPCTE): This field serves as an extension to the DPC Trigger Reason field. When that field is valid and has a value of 11b, this field indicates why DPC has been triggered. Obb: DPC was triggered due to RP PIO error. O1b: DPC was triggered due to DPC Software Trigger bit. 10b: Reserved. 11b: Reserved. This field is valid only when the DPC Trigger Status bit is set and the value of the DPC Trigger Reason field is 11b. Otherwise the value of this field is undefined. | | | 4 | 0h<br>RO/V | DPC RP Busy (DPCRPB): When the DPC Trigger Status bit is Set and this bit is Set, the Root Port is busy with internal activity that must complete before software is permitted to clear the DPC Trigger Status bit. If software Clears the DPC Trigger Status bit while this bit is set, the behavior is undefined. This field is valid only when the DPC Trigger Status bit is Set - otherwise the value of this field is undefined. This bit is applicable only for Root Ports that support RP Extensions for DPC, and is Reserved otherwise. | | | 3 | 0h<br>RW/1C/V/<br>P | DPC Interrupt Status (DPCIS): This bit is set if DPC is triggered while the DPC Interrupt Enable bit is set. | | | 2:1 | Extension field. | This field indicates why DPC has been triggered. 00b: DPC was triggered due to an unmasked uncorrectable error. 01b: DPC was triggered due to receiving an ERR_NONFATAL. 10b: DPC was triggered due to receiving an ERR_FATAL. 11b: DPC was triggered due to a reason that is indicated by the DPC Trigger Reason Extension field. Note: This field is only valid when DPC Trigger Status bit is set - otherwise the value | | | 0h When set, ind bit is set, hard cleared before requirements software is pe associated with | | DPC Trigger Status (DPCTS): When set, indicates that DPC has been triggered. DPC is event triggered. While this bit is set, hardware must direct the LTSSM to the Disabled state. This bit must be cleared before the LTSSM can be released from Disabled state. Once the requirements for how long software must leave the downstream port in DPC is met, software is permitted to clear this bit regardless of the state of other status bits associated with the triggering event. Refer to PCIe Base specification 3.0 for more timing requirements pertaining to this bit. | | ### 5.97 DPC Error Source ID (DPCESIDR) — Offset A0Ah DPC Error Source ID Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + A0Ah | 0000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:0 | 0000h<br>RO/V/P | DPC Error Source ID (DPCESID): When the DPC Trigger Reason field indicates that DPC was triggered due to the reception of an ERR_NONFATAL or ERR_FATAL message, this register field contains the Requester ID of the received messages. Otherwise, the value of this register is undefined. | | ### 5.98 RP PIO Status (RPPIOSR) — Offset A0Ch RP PIO Status Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A0Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------|--| | 31:19 | 0h<br>RO | Reserved | | | 18 | 0h<br>RW/1C/V/<br>P | Memory Completion Timeout Status (MCTS): Non-posted memory request completion times out. | | | 17 | 0h<br>RW/1C/V/<br>P | Memory Completer Abort Completion Status (MCACS): Non-posted memory request received CA completion. | | | 16 | 0h<br>RW/1C/V/<br>P | Memory Unsupported Request Completion Status (MURCS): Non-posted Memory request received UR completion. | | | 15:11 | 0h<br>RO | Reserved | | | 10 | 0h<br>RW/1C/V/<br>P | I/O Completion Timeout Status (IOCTS): I/O request completion times out. | | | 9 | 0h<br>RW/1C/V/<br>P | I/O Completer Abort Completion Status (IOCACS): I/O request received CA completion. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------------------------------------|--| | 8 | 0h<br>RW/1C/V/<br>P | I/O Unsupported Request Completion Status (IOURCS): I/O request received UR completion. | | | 7:3 | 0h<br>RO | Reserved | | | 2 | 0h<br>RW/1C/V/<br>P | Configuration Completion Timeout Status (CCTS): Configuration request completion times out. | | | 1 | 0h<br>RW/1C/V/<br>P | Configuration Completer Abort Completion Status (CCACS): Configuration request received CA completion. | | | 0 | 0h<br>RW/1C/V/<br>P | Configuration Unsupported Request Completion Status (CURCS): Configuration request received UR completion. | | ### 5.99 RP PIO Mask (RPPIOMR) — Offset A10h RP PIO Mask Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A10h | 00070707h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------| | 31:19 | 0h<br>RO | Reserved | | 18 | 1h<br>RW/P | Memory Completion Timeout Mask (MCTM): Mask bit for Memory Completion Timeout Status. | | 17 | 1h<br>RW/P | Memory Completer Abort Completion Mask (MCACM): Mask bit for Memory Completer Abort Completion Status. | | 16 | 1h<br>RW/P | Memory Unsupported Request Completion Mask (MURCM): Mask bit for Memory Unsupported Request Completion Status. | | 15:11 | 0h<br>RO | Reserved | | 10 | 1h<br>RW/P | I/O Completion Timeout Mask (IOCTM): Mask bit for I/O Completion Timeout Status. | | 9 | 1h<br>RW/P | I/O Completer Abort Completion Mask (IOCACM): Mask bit for I/O Completer Abort Completion Status. | | 8 | 1h<br>RW/P | I/O Unsupported Request Completion Mask (IOURCM): Mask bit for I/O Unsupported Request Completion Status. | | 7:3 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------| | 2 | 1h<br>RW/P | Configuration Completion Timeout Mask (CCTM): Mask bit for Configuration Completion Timeout Status. | | 1 | 1h<br>RW/P | Configuration Completer Abort Completion Mask (CCACM): Mask bit for Configuration Completer Abort Status. | | 0 | 1h<br>RW/P | Configuration Unsupported Request Completion Mask (CURCM): Mask bit for Configuration Unsupported Request Completion Status. | ### 5.100 RP PIO Severity (RPPIOVR) — Offset A14h RP PIO Severity Register | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + A14h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------| | 31:19 | 0h<br>RO | Reserved | | 18 | 0h<br>RW/P | Memory Completion Timeout Severity (MCTSV): Severity bit for Memory Completion Timeout Status. | | 17 | 0h<br>RW/P | Memory Completer Abort Completion Severity (MCACSV): Severity bit for Memory Completer Abort Completion Status. | | 16 | 0h<br>RW/P | Memory Unsupported Request Completion Severity (MURCSV): Severity bit for Memory Unsupported Request Completion Status. | | 15:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW/P | I/O Completion Timeout Severity (IOCTSV): Severity bit for I/O Completion Timeout Status. | | 9 | 0h<br>RW/P | I/O Completer Abort Completion Severity (IOCACSV): Severity bit for I/O Completer Abort Completion Status. | | 8 | 0h<br>RW/P | I/O Unsupported Request Completion Severity (IOURCSV): Severity bit for I/O Unsupported Request Completion Status. | | 7:3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW/P | Configuration Completion Timeout Severity (CCTSV): Severity bit for Configuration Completion Timeout Status. | | 1 | 0h<br>RW/P | Configuration Completer Abort Completion Severity (CCACSV): Severity bit for Configuration Completer Abort Status. | | 0 | 0h<br>RW/P | Configuration Unsupported Request Completion Severity (CURCSV): Severity bit for Configuration Unsupported Request Completion Status. | ### 5.101 RP PIO SysError (RPPIOSER) — Offset A18h RP PIO SysError Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A18h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------| | 31:19 | 0h<br>RO | Reserved | | 18 | 0h<br>RW/P | Memory Completion Timeout SysErr (MCTSE): SysErr bit for Memory Completion Timeout Status. | | 17 | 0h<br>RW/P | Memory Completer Abort Completion SysErr (MCACSE): SysErr bit for Memory Completer Abort Completion Status. | | 16 | 0h<br>RW/P | Memory Unsupported Request Completion SysErr (MURCSE): SysErr bit for Memory Unsupported Request Completion Status. | | 15:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW/P | I/O Completion Timeout SysErr (IOCTSE): SysErr bit for I/O Completion Timeout Status. | | 9 | 0h<br>RW/P | I/O Completer Abort Completion SysErr (IOCACSE): SysErr bit for I/O Completer Abort Completion Status. | | 8 | 0h<br>RW/P | I/O Unsupported Request Completion SysErr (IOURCSE): SysErr bit for I/O Unsupported Request Completion Status. | | 7:3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW/P | Configuration Completion Timeout SysErr (CCTSE): SysErr bit for Configuration Completion Timeout Status. | | 1 | 0h<br>RW/P | Configuration Completer Abort Completion SysErr (CCACSE): SysErr bit for Configuration Completer Abort Status. | | 0 | 0h<br>RW/P | Configuration Unsupported Request Completion SysErr (CURCSE): SysErr bit for Configuration Unsupported Request Completion Status. | ### 5.102 RP PIO Exception (RPPIOER) — Offset A1Ch RP PIO Exception Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A1Ch | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 31:19 | 0h<br>RO | Reserved | | 18 | 0h<br>RW/P | Memory Completion Timeout Exception (MCTE): Exception bit for Memory Completion Timeout Status. | | 17 | 0h<br>RW/P | Memory Completer Abort Completion Exception (MCACE): Exception bit for Memory Completer Abort Completion Status. | | 16 | 0h<br>RW/P | Memory Unsupported Request Completion Exception (MURCE): Exception bit for Memory Unsupported Request Completion Status. | | 15:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW/P | I/O Completion Timeout Exception (IOCTE): Exception bit for I/O Completion Timeout Status. | | 9 | 0h<br>RW/P | I/O Completer Abort Completion Exception (IOCACE): Exception bit for I/O Completer Abort Completion Status. | | 8 | 0h<br>RW/P | I/O Unsupported Request Completion Exception (IOURCE): Exception bit for I/O Unsupported Request Completion Status. | | 7:3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW/P | Configuration Completion Timeout Exception (CCTE): Exception bit for Configuration Completion Timeout Status. | | 1 | 0h<br>RW/P | Configuration Completer Abort Completion Exception (CCACE): Exception bit for Configuration Completer Abort Status. | | 0 | 0h<br>RW/P | Configuration Unsupported Request Completion Exception (CURCE): Exception bit for Configuration Unsupported Request Completion Status. | ## 5.103 RP PIO Header Log DW1 (RPPIOHLR\_DW1) — Offset A20h RP PIO Header Log DW1 Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A20h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-------------------------|--------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 1st DWORD of TLP (DW1): Byte0 AND Byte1 AND Byte2 AND Byte3. | ## 5.104 RP PIO Header Log DW2 (RPPIOHLR\_DW2) — Offset A24h RP PIO Header Log DW2 Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A24h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-------------------------|--------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 2nd DWORD of TLP (DW2): Byte4 AND Byte5 AND Byte6 AND Byte7. | ## 5.105 RP PIO Header Log DW3 (RPPIOHLR\_DW3) — Offset A28h RP PIO Header Log DW3 Register | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + A28h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-------------------------|----------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 3rd DWORD of TLP (DW3): Byte8 AND Byte9 AND Byte10 AND Byte11. | ## 5.106 RP PIO Header Log DW4 (RPPIOHLR\_DW4) — Offset A2Ch RP PIO Header Log DW4 Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A2Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-------------------------|------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 4th DWORD of TLP (DW4): Byte12 AND Byte13 AND Byte14 AND Byte15. | ## 5.107 Secondary PCI Express Extended Capability Header (SPEECH) — Offset A30h Secondary PCI Express Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A30h | 00000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities. For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh. The bottom 2 bits of this offset are Reserved and must be implemented as 00b and software must mask them to allow for future uses of these bits. | | | 19:16 | 0h<br>RW/O | Capability Version (CV): This field is a PCI-SIG defined version number that indicates the version of the Capability structure present. For systems that support Secondary PCI Express Extended Capability, BIOS should write a 1h to this register else it should write 0. | | | 15:0 | 0000h<br>RW/O | PCI Express Extended Capability ID (PCIECID): This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability. PCI Express Extended Capability ID for the Secondary PCI Express Extended Capability is 0019h. For systems that support Secondary PCI Express Extended Capability, BIOS should write a 0019h to this register else it should write 0. | | ### 5.108 Link Control 3 (LCTL3) — Offset A34h Link Control 3 | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + A34h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 31:16 | 0h<br>RO | Reserved | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--| | 15:9 | Enable Lower SKP OS Generation Vector (ELSOSGV): When the Link is in L0 and the bit in this field corresponding to the currer is Set, SKP Ordered Sets are scheduled at the rate defined for SRNS, overate required based on the clock tolerance architecture. Bit definitions within this field are: Bit 0 2.5 GT/s Bit 1 5.0 GT/s Bit 2 8.0 GT/s Bit 3 16.0 GT/s Bits 6:4 Rsvd Behavior is undefined if a bit is Set in this field and the corresponding bit SKP OS Generation Supported Speeds Vector is not set. | | | | 8:2 | 0h<br>RO | Reserved | | | 1 Oh RW/P Link Equalization Request Interrupt Enable (LERIE): When set, this bit enables the generation of an interrupt to indicate the Equalization Request bit has been set. | | When set, this bit enables the generation of an interrupt to indicate that the Link | | | RW/1S/V GT/s, the Downstream Port must perform Link Equalization. | | When this bit is 1b and Link Retrain bit is set with the Target Link Speed field set to 8 | | ### 5.109 Lane Error Status (LES) — Offset A38h Lane Error Status | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + A38h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------| | 31:16 | 0h<br>RO | Reserved | | 15 | 0h<br>RW/1C/V/<br>P | Lane 15 Error Status (L15ES):<br>Lane 15 detected a Lane-based error. | | 14 | 0h<br>RW/1C/V/<br>P | Lane 14 Error Status (L14ES): Lane 14 detected a Lane-based error. | | 13 | 0h<br>RW/1C/V/<br>P | Lane 13 Error Status (L13ES): Lane 13 detected a Lane-based error. | | 12 | 0h<br>RW/1C/V/<br>P | Lane 12 Error Status (L12ES): Lane 12 detected a Lane-based error. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------| | 11 | 0h<br>RW/1C/V/<br>P | Lane 11 Error Status (L11ES): Lane 11 detected a Lane-based error. | | 10 | 0h<br>RW/1C/V/<br>P | Lane 10 Error Status (L10ES): Lane 10 detected a Lane-based error. | | 9 | 0h<br>RW/1C/V/<br>P | Lane 9 Error Status (L9ES): Lane 9 detected a Lane-based error. | | 8 | 0h<br>RW/1C/V/<br>P | Lane 8 Error Status (L8ES): Lane 8 detected a Lane-based error. | | 7 | 0h<br>RW/1C/V/<br>P | Lane 7 Error Status (L7ES): Lane 7 detected a Lane-based error. | | 6 | 0h<br>RW/1C/V/<br>P | Lane 6 Error Status (L6ES): Lane 6 detected a Lane-based error. | | 5 | 0h<br>RW/1C/V/<br>P | Lane 5 Error Status (L5ES): Lane 5 detected a Lane-based error. | | 4 | 0h<br>RW/1C/V/<br>P | Lane 4 Error Status (L4ES): Lane 4 detected a Lane-based error. | | 3 | 0h<br>RW/1C/V/<br>P | Lane 3 Error Status (L3ES): Lane 3 detected a Lane-based error. | | 2 | 0h<br>RW/1C/V/<br>P | Lane 2 Error Status (L2ES): Lane 2 detected a Lane-based error. | | 1 | 0h<br>RW/1C/V/<br>P | Lane 1 Error Status (L1ES): Lane 1 detected a Lane-based error. | | 0 | 0h<br>RW/1C/V/<br>P | Lane 0 Error Status (L0ES): Lane 0 detected a Lane-based error. | # 5.110 Lane 0 And Lane 1 Equalization Control (L01EC) — Offset A3Ch Lane 0 And Lane 1 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A3Ch | 7F7F7F7Fh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | Reserved | | | 30:28 | 7h<br>RW | Upstream Port Lane 1 Receiver Preset Hint (UPL1RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 27:24 | Fh<br>RW | Upstream Port Lane 1 Transmitter Preset (UPL1TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 23 | 0h<br>RO | Reserved | | | 22:20 | 7h<br>RW | Downstream Port Lane 1 Receiver Preset Hint (DPL1RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 19:16 | Fh<br>RW | <b>Downstream Port Lane 1 Transmitter Preset (DPL1TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 15 | 0h<br>RO | Reserved | | | 14:12 | 7h<br>RW | Upstream Port Lane O Receiver Preset Hint (UPLORPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 11:8 | Fh<br>RW | Upstream Port Lane 0 Transmitter Preset (UPLOTP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 7 | 0h<br>RO | Reserved | | | 6:4 | 7h<br>RW | Downstream Port Lane 0 Receiver Preset Hint (DPLORPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3:0 | Fh<br>RW | <b>Downstream Port Lane 0 Transmitter Preset (DPLOTP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 5.111 Lane 2 And Lane 3 Equalization Control (L23EC) — Offset A40h Lane 2 And Lane 3 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A40h | 7F7F7F7Fh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | Reserved | | | 30:28 | 7h<br>RW | Upstream Port Lane 3 Receiver Preset Hint (UPL3RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 27:24 | Fh<br>RW | Upstream Port Lane 3 Transmitter Preset Hint (UPL3TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EO. | | | 23 | 0h<br>RO | Reserved | | | 22:20 | 7h<br>RW | Downstream Port Lane 3 Receiver Preset Hint (DPL3RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 19:16 | Fh<br>RW | <b>Downstream Port Lane 3 Transmitter Preset (DPL3TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 15 | 0h<br>RO | Reserved | | | 14:12 | 7h<br>RW | Upstream Port Lane 2 Receiver Preset Hint (UPL2RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 11:8 | Fh<br>RW | Upstream Port Lane 2 Transmitter Preset (UPL2TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 7 | 0h<br>RO | Reserved | | | 6:4 | 7h<br>RW | Downstream Port Lane 2 Receiver Preset Hint (DPL2RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 3:0 | Fh<br>RW | <b>Downstream Port Lane 2 Transmitter Preset (DPL2TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 5.112 Lane 4 And Lane 5 Equalization Control (L45EC) — Offset A44h Lane 4 And Lane 5 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A44h | 7F7F7F7Fh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | Reserved | | | 30:28 | 7h<br>RW | Upstream Port Lane 5 Receiver Preset Hint (UPL5RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 27:24 | Fh<br>RW | Upstream Port Lane 5 Transmitter Preset (UPL5TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 23 | 0h<br>RO | Reserved | | | 22:20 | 7h<br>RW | Downstream Port Lane 5 Receiver Preset Hint (DPL5RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 19:16 | Fh<br>RW | Downstream Port Lane 5 Transmitter Preset (DPL5TP): Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 15 | 0h<br>RO | Reserved | | | 14:12 | 7h<br>RW | Upstream Port Lane 4 Receiver Preset Hint (UPL4RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 11:8 | Fh<br>RW | Upstream Port Lane 4 Transmitter Preset (UPL4TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 7 | 0h<br>RO | Reserved | | | 6:4 | 7h<br>RW | Downstream Port Lane 4 Receiver Preset Hint (DPL4RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 3:0 | Fh<br>RW | <b>Downstream Port Lane 4 Transmitter Preset (DPL4TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 5.113 Lane 6 And Lane 7 Equalization Control (L67EC) — Offset A48h Lane 6 And Lane 7 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A48h | 7F7F7F7Fh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description Reserved | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | | | | 30:28 | 7h<br>RW | Upstream Port Lane 7 Receiver Preset Hint (UPL7RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 27:24 | Fh<br>RW | Upstream Port Lane 7 Transmitter Preset (UPL7TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 23 | 0h<br>RO | Reserved | | | 22:20 | 7h<br>RW | Downstream Port Lane 7 Receiver Preset Hint (DPL7RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 19:16 | Fh<br>RW | Downstream Port Lane 7 Transmitter Preset (DPL7TP): Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 15 | 0h<br>RO | Reserved | | | 14:12 | 7h<br>RW | Upstream Port Lane 6 Receiver Preset Hint (UPL6RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 11:8 | Fh<br>RW | Upstream Port Lane 6 Transmitter Preset (UPL6TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 7 | 0h<br>RO | Reserved | | | 6:4 | 6:4 Downstream Port Lane 6 Receiver Preset Hint (DPL6RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization Port when the Port is operating as a Downstream Port. | | | | 3:0 | Fh<br>RW | <b>Downstream Port Lane 6 Transmitter Preset (DPL6TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 5.114 Lane 8 And Lane 9 Equalization Control (L89EC) — Offset A4Ch Lane 8 And Lane 9 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A4Ch | 7F7F7F7Fh | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | Reserved | | | 30:28 | 7h<br>RW | Upstream Port Lane 9 Receiver Preset Hint (UPL9RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EO. | | | 27:24 | Fh<br>RW | Upstream Port Lane 9 Transmitter Preset (UPL9TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 23 | 0h<br>RO | Reserved | | | 22:20 | 7h<br>RW | Downstream Port Lane 9 Receiver Preset Hint (DPL9RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 19:16 | Fh<br>RW | <b>Downstream Port Lane 9 Transmitter Preset (DPL9TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 15 | 0h<br>RO | Reserved | | | 14:12 | 7h<br>RW | Upstream Port Lane 8 Receiver Preset Hint (UPL8RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 11:8 | Fh<br>RW | Upstream Port Lane 8 Transmitter Preset (UPL8TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 7 | 0h<br>RO | Reserved | | | 6:4 | 7h<br>RW | <b>Downstream Port Lane 8 Receiver Preset Hint (DPL8RPH):</b> Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3:0 | Fh<br>RW | <b>Downstream Port Lane 8 Transmitter Preset (DPL8TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 5.115 Lane 10 And Lane 11 Equalization Control (L1011EC) — Offset A50h Lane 10 And Lane 11 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A50h | 7F7F7F7Fh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description Reserved | | |------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | | | | 30:28 | 7h<br>RW | Upstream Port Lane 11 Receiver Preset Hint (UPL11RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 27:24 | Fh<br>RW | Upstream Port Lane 11 Transmitter Preset (UPL11TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 23 | 0h<br>RO | Reserved | | | 22:20 | 7h<br>RW | Downstream Port Lane 11 Receiver Preset Hint (DPL11RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 19:16 | Fh<br>RW | Downstream Port Lane 11 Transmitter Preset (DPL11TP): Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 15 | 0h<br>RO | Reserved | | | 7h Field contains the Receiver Preset Hint value sent or re Equalization. Port Direction: Downstream Port Crosslink Supported: Any | | Port Direction: Downstream Port | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 11:8 | Fh<br>RW | Upstream Port Lane 10 Transmitter Preset (UPL10TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 7 | 0h<br>RO | Reserved | | | 6:4 | 7h<br>RW | Downstream Port Lane 10 Receiver Preset Hint (DPL10RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 3:0 | Fh<br>RW | <b>Downstream Port Lane 10 Transmitter Preset (DPL10TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 5.116 Lane 12 And Lane 13 Equalization Control (L1213EC) — Offset A54h Lane 12 And Lane 13 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A54h | 7F7F7F7Fh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | Reserved | | | 30:28 | 7h<br>RW | Upstream Port Lane 13 Receiver Preset Hint (UPL13RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 27:24 | Fh<br>RW | Upstream Port Lane 13 Transmitter Preset (UPL13TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 23 | 0h<br>RO | Reserved | | | 22:20 | 7h<br>RW | Downstream Port Lane 13 Receiver Preset Hint (DPL13RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |-------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 19:16 | Fh<br>RW | Downstream Port Lane 13 Transmitter Preset (DPL13TP): Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 15 | 0h<br>RO | Reserved | | | 14:12 | 7h<br>RW | Upstream Port Lane 12 Receiver Preset Hint (UPL12RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | Fh Full Contains the Transmitter Preset value sent or rec<br>Equalization.<br>Port Direction: Downstream Port<br>Crosslink Supported: Any | | Port Direction: Downstream Port | | | 7 | 0h<br>RO | Reserved | | | 6:4 | 7h<br>RW | Downstream Port Lane 12 Receiver Preset Hint (DPL12RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 3:0 Fh Transmitter Preset used for 8 GT/s e | | <b>Downstream Port Lane 12 Transmitter Preset (DPL12TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 5.117 Lane 14 And Lane 15 Equalization Control (L1415EC) — Offset A58h Lane 14 And Lane 15 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A58h | 7F7F7F7Fh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description Reserved | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | | | | 30:28 | 7h<br>RW | Upstream Port Lane 15 Receiver Preset Hint (UPL15RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EO. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 27:24 | Fh<br>RW | Upstream Port Lane 15 Transmitter Preset (UPL15TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 23 | 0h<br>RO | Reserved | | | 22:20 | 7h<br>RW | Downstream Port Lane 15 Receiver Preset Hint (DPL15RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 19:16 | Fh<br>RW | Downstream Port Lane 15 Transmitter Preset (DPL15TP): Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 15 | 0h<br>RO | Reserved | | | 14:12 | 7h<br>RW | Upstream Port Lane 14 Receiver Preset Hint (UPL14RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 11:8 | Fh<br>RW | Upstream Port Lane 14 Transmitter Preset (UPL14TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Lir Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 7 | 0h<br>RO | Reserved | | | 6:4 | 7h<br>RW | Downstream Port Lane 14 Receiver Preset Hint (DPL14RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 3:0 | Fh<br>RW | Downstream Port Lane 14 Transmitter Preset (DPL14TP): Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 5.118 Data Link Feature Extended Capability Header (DLFECH) — Offset A90h Data Link Feature Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A90h | 00000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | Next Capability Offset (NCO): This field contains the offset to the next PCI Express Capability structure or 000h if other items exist in the linked list of Capabilities. For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh. The bottom 2 bits of this offset are Reserved and must be implemented as 00b although software must mask them to allow for future uses of these bits. | | | | 19:16 | 16 Oh RW/O Capability Version (CV): This field is a PCI-SIG defined version number that indicates the version of the Capability structure present. | | | | 15:0 | 0000h<br>RW/O | PCI Express Extended Capability ID (PCIECID): This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability. | | # 5.119 Data Link Feature Capabilities (DLFCAP) — Offset A94h Data Link Feature Capabilities Register | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + A94h | 8000001h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 1h<br>RW/O | Data Link Feature Exchange Enable (DLFEE): If set, this bit indicates that this Port will enter the DL_Feature negotiation state. Default is 1b. | | 30:23 | 0h<br>RO | Reserved | | 22:1 | 000000h<br>RW/O | Local Feature Supported (LFS): These bits indicate that the Downstream Port supports the associated Data Link Feature. For this version of this specification, this field is hardwired to 0. | | 0 | 1h<br>RW/O | Local Scaled Flow Control Supported (LSFCS): This bit indicates that the Port supports the Scaled Flow Control Feature. | ### 5.120 Data Link Feature Status (DLFSTS) — Offset A98h Data Link Feature Status Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A98h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | Data Link Feature Status Valid (DLFSV): | | | 31 | 0h | This bit indicates that the Downstream Port has received a Data Link Feature DLLP after the Link entered L0. | | | | RO/V | When this bit is 1b, bits 23:0 are frozen. Software must clear this bit to re-enable capturing information. This bit is cleared on $DL_Down$ . | | | 30:23 | 0h<br>RO | Reserved | | | | | Remote Feature Supported (RFS): | | | 22:1 | 000000h<br>RO/V | These bits indicate that the Remote Port supports the corresponding Data Link Feature. These bits capture all information from the Data Link Feature DLLP even when this Port does not support the corresponding feature. | | | 0 | 0h<br>RO/V | Remote Scaled Flow Control Supported (RSFCS): This bit indicates that the Remote Port indicated it supports the Scaled Flow Control Feature | | ## 5.121 Physical Layer 16.0 GT/s Extended Capability Header (PL16GECH) — Offset A9Ch Physical Layer 16.0 GT/s Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + A9Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Next Capability Offset (NCO): | | 31:20 | 000h<br>RW/O | This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities. | | | | For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 19:16 | 0h<br>RW/O | Capability Version (CV): This field is a PCI-SIG defined version number that indicates the version of the Capability structure present. | | | 15:0 | 0000h<br>RW/O | PCI Express Extended Capability ID (PCIECID): This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability. Extended Capability ID for the Physical Layer 16.0 GT/s Capability | | ## 5.122 Physical Layer 16.0 GT/s Capability (PL16CAP) — Offset AA0h Physical Layer 16.0 GT/s Capability Register **Note:** Bit definitions are the same as DSTS2, offset 6Ah. ### 5.123 Physical Layer 16.0 GT/s Control (PL16CTL) — Offset AA4h Physical Layer 16.0 GT/s Control Register **Note:** Bit definitions are the same as DSTS2, offset 6Ah. ### 5.124 Physical Layer 16.0 GT/s Status (PL16S) — Offset AA8h Physical Layer 16.0 GT/s Status Register | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + AA8h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:5 | 0h<br>RO | Reserved | | 4 | 0h<br>RW/1C/V/<br>P | Link Equalization Request 16.0 GT/s (LERG4): This bit is Set by hardware to request the 16.0 GT/s Link equalization process to be performed on the Link. The default value of this bit is 0b. | | 3 | Oh RO/V/P | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | 2 Oh RO/V/P Equalization 16.0 GT/s Phase 2 Successful (EQP2SG4): When set to 1b, this bit indicates that Phase 2 of the 16.0 GT/s Transmitter Equalization procedure has successfully completed. The default value of this bit is 0b. | | | 1 | 0h<br>RO/V/P | Equalization 16.0 GT/s Phase 1 Successful (EQP1SG4): When set to 1b, this bit indicates that Phase 1 of the 16.0 GT/s Transmitter Equalization procedure has successfully completed. The default value of this bit is 0b. | | 0 | 0h<br>RO/V/P | Equalization 16.0 GT/s Complete (EQG4): When set to 1b, this bit indicates that the Transmitter Equalization procedure at the 16.0 GT/s data rate has completed. The default value of this bit is 0b. | ## 5.125 Physical Layer 16.0 GT/s Local Data Parity Mismatch Status (PL16LDPMS) — Offset AACh Physical Layer 16.0 GT/s Local Data Parity Mismatch Status Register | | Туре | Size | Offset | Default | |---|------|--------|------------------------|-----------| | ĺ | PCI | 32 bit | [B:0, D:1, F:0] + AACh | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | 0h<br>RO | Reserved | | 15:0 | 0000h<br>RW/1C/V/<br>P | Local Data Parity Mismatch Status (LDPMS): Each bit indicates if the corresponding Lane detected a Data Parity mismatch. A value of 1b indicates that a mismatch was detected on the corresponding Lane Number. The default value of each bit is 0b. | ## 5.126 Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status (PL16FRDPMS) — Offset AB0h Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status Register | | Туре | Size | Offset | Default | |---|------|--------|------------------------|----------| | Ī | PCI | 32 bit | [B:0, D:1, F:0] + AB0h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | 0h<br>RO | Reserved | | 15:0 | 0000h<br>RW/1C/V/<br>P | First Retimer Data Parity Mismatch Status (FRDPMS): Each bit indicates if the corresponding Lane detected a Data Parity mismatch. A value of 1b indicates that a mismatch was detected on the corresponding Lane Number. The default value of each bit is 0b. | # 5.127 Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status (PL16SRDPMS) — Offset AB4h Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status Register | Ty | уре | Size | Offset | Default | |----|-----|--------|------------------------|-----------| | F | CI | 32 bit | [B:0, D:1, F:0] + AB4h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | | Bit<br>ange | Default &<br>Access | Field Name (ID): Description | | |----|-------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3: | 1:16 | 0h<br>RO | Reserved | | | 1 | 15:0 | 0000h<br>RW/1C/V/<br>P | Second Retimer Data Parity Mismatch Status (SRDPMS): Each bit indicates if the corresponding Lane detected a Data Parity mismatch. A value of 1b indicates that a mismatch was detected on the corresponding Lane Number. The default value of each bit is 0b. | | ## 5.128 Physical Layer 16.0 GT/s Extra Status (PL16ES) — Offset AB8h Physical Layer 16.0 GT/s Extra Status Register **Note:** Bit definitions are the same as DSTS2, offset 6Ah. ### 5.129 Physical Layer 16.0 GT/s Lane 01 Equalization Control (PL16L01EC) — Offset ABCh Physical Layer 16.0 GT/s Lane 01 Equalization Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + ABCh | FFFFh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 1 Transmitter Preset (UP16L1TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 11:8 | Fh<br>RW | Downstream Port 16 GT/s Lane 1 Transmitter Preset (DP16L1TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 7:4 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 0 Transmitter Preset (UP16L0TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 3:0 | Fh<br>RW | <b>Downstream Port 16 GT/s Lane 0 Transmitter Preset (DP16L0TP):</b> Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | ## 5.130 Physical Layer 16.0 GT/s Lane 23 Equalization Control (PL16L23EC) — Offset ABEh Physical Layer 16.0 GT/s Lane 23 Equalization Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + ABEh | FFFFh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 3 Transmitter Preset (UP16L3TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 11:8 | Fh<br>RW | Downstream Port 16 GT/s Lane 3 Transmitter Preset (DP16L3TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 7:4 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 2 Transmitter Preset (UP16L2TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 3:0 | Fh<br>RW | Downstream Port 16 GT/s Lane 2 Transmitter Preset (DP16L2TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | ## 5.131 Physical Layer 16.0 GT/s Lane 45 Equalization Control (PL16L45EC) — Offset AC0h Physical Layer 16.0 GT/s Lane 45 Equalization Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + AC0h | FFFFh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 5 Transmitter Preset (UP16L5TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 11:8 | Fh<br>RW | Downstream Port 16 GT/s Lane 5 Transmitter Preset (DP16L5TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 7:4 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 4 Transmitter Preset (UP16L4TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 3:0 | Fh<br>RW | Downstream Port 16 GT/s Lane 4 Transmitter Preset (DP16L4TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | ## 5.132 Physical Layer 16.0 GT/s Lane 67 Equalization Control (PL16L67EC) — Offset AC2h Physical Layer 16.0 GT/s Lane 67 Equalization Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + AC2h | FFFFh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 7 Transmitter Preset (UP16L7TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 11:8 | Fh<br>RW | Downstream Port 16 GT/s Lane 7 Transmitter Preset (DP16L7TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 7:4 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 6 Transmitter Preset (UP16L6TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 3:0 | Fh<br>RW | Downstream Port 16 GT/s Lane 6 Transmitter Preset (DP16L6TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | ## 5.133 Physical Layer 16.0 GT/s Lane 89 Equalization Control (PL16L89EC) — Offset AC4h Physical Layer 16.0 GT/s Lane 89 Equalization Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + AC4h | FFFFh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |---------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 9 Transmitter Preset (UP16L9TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | Transmitter Preset used for 16 GT/s equalization by this Port when the Po | | Downstream Port 16 GT/s Lane 9 Transmitter Preset (DP16L9TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 7:4 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 8 Transmitter Preset (UP16L8TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 3:0 | Fh<br>RW | Downstream Port 16 GT/s Lane 8 Transmitter Preset (DP16L8TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | ## 5.134 Physical Layer 16.0 GT/s Lane 1011 Equalization Control (PL16L1011EC) — Offset AC6h Physical Layer 16.0 GT/s Lane 1011 Equalization Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + AC6h | FFFFh | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 11 Transmitter Preset (UP16L11TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 11:8 | Fh<br>RW | Downstream Port 16 GT/s Lane 11 Transmitter Preset (DP16L11TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 7:4 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 10 Transmitter Preset (UP16L10TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 3:0 | Fh<br>RW | Downstream Port 16 GT/s Lane 10 Transmitter Preset (DP16L10TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | ## 5.135 Physical Layer 16.0 GT/s Lane 1213 Equalization Control (PL16L1213EC) — Offset AC8h Physical Layer 16.0 GT/s Lane 1213 Equalization Control Register | | Туре | Size | Offset | Default | |---|------|--------|------------------------|---------| | ĺ | PCI | 16 bit | [B:0, D:1, F:0] + AC8h | FFFFh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 13 Transmitter Preset (UP16L13TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 11:8 | Fh RW Downstream Port 16 GT/s Lane 13 Transmitter Preset (DP16L13TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating Upstream Port. | | | 7:4 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 12 Transmitter Preset (UP16L12TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 3:0 | Fh<br>RW | Downstream Port 16 GT/s Lane 12 Transmitter Preset (DP16L12TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | ## 5.136 Physical Layer 16.0 GT/s Lane 1415 Equalization Control (PL16L1415EC) — Offset ACAh Physical Layer 16.0 GT/s Lane 1415 Equalization Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + ACAh | FFFFh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 15 Transmitter Preset (UP16L15TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 11:8 | Fh<br>RW | Downstream Port 16 GT/s Lane 15 Transmitter Preset (DP16L15TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 7:4 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 14 Transmitter Preset (UP16L14TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 3:0 | Fh<br>RW | Downstream Port 16 GT/s Lane 14 Transmitter Preset (DP16L14TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | ## 5.137 Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh Physical Layer 32.0 GT/s Extended Capability Header | • | Туре | Size | Offset | Default | |---|------|--------|------------------------|-----------| | | PCI | 32 bit | [B:0, D:1, F:0] + ADCh | 0000002Ah | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities. For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh. Note: Lock Key bit is located in the Personality Lock Key Control Register. Software will need to program this field appropriately for linked capabilities list if default is not supported. | | | 19:16 | 0h<br>RW/O | Capability Version (CV): This field is a PCI-SIG defined version number that indicates the version of the Capability structure present. Must be 1h for this version of the specification. | | | 15:0 | 002Ah<br>RW/O | PCI Express Extended Capability ID (ECID): This field is a PCISIG defined ID number that indicates the nature and format of Extended Capability. The Extended Capability ID for the Physical Layer 32.0 GT/s Capability is 002Ah. | | # 5.138 Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h Physical Layer 32.0 GT/s Capability | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + AE0h | 00000100h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Reserved Modified TS Reserved Usage Modes (MODTSUSGMDRSVRVD): This field is reserved for future Usage Modes defined by the PCISIG. Must be 0. Modified TS Usage Mode 2 Supported - Alternate Protocol (MODTSUSGMD2SUP): This bit indicates that this Port supports sending and recieving vendor specific Training Set Messages (Modified TS Usage 001b). | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | | | | 15:11 | 00h<br>RO | | | | 10 | 0h<br>RW/O | | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 9 | 0h<br>RW/O | Modified TS Usage Mode 1 Supported - Training Set Message (MODTSUSGMD1SUP): This bit indicates that this Port supports sending and recieving vendor specific Training Set Messages (Modified TS Usage 001b). Modified TS Usage Mode 0 Supported - PCI Express (MODTSUSGMDOSUP): his bit indicates that this Port supports PCI Express (Modified TS Usage 000b). This bit must be 1b. Reserved No Equalization Needed Supported (NOEQSUP): When Set, this Port supports controlling whether or not Equalization is needed. | | | 8 | 1h<br>RO | | | | 7:2 | 0h<br>RO | | | | 1 | 0h<br>RW/O | | | | 0 | 0h<br>RW/O | Equalization bypass to highest rate Supported (EQBYPSUP): When Set, this Port supports controlling whether the Port negotiates to skip equalization for speeds other than the highest common supported speed. Must be 1b for Ports that support 32.0 GT/s or higher data rates. | | ## 5.139 Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h Physical Layer 32.0 GT/s Control. | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + AE4h | 0000002h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:11 | 0h<br>RO | Reserved | | | 10:8 | Oh<br>RW/P | Modified TS Usage Mode Selected (MODTSUSGSEL): This field indicates which Usage Mode will be used by this Downstream Port the next time the Link enters LTSSM State. Behavior is undefined if this field indicates a Usage Mode that is not supported (i.e. associated Modified TS Usage Mode Supported bit is Clear). This field is present in Downstream Ports. In Upstream Ports, this field is RsvdP. | | | 7:2 | 0h<br>RO | Reserved | | | 1 | 1h<br>RW/P | No Equalization Needed Disable (NOEQDIS): When Clear, this Port is permitted to indicate that it does not require equalization. When Set, this Port must always indicate that it requires equalization. No Equalization Needed Supported is Set, this bit is RWS with a default value of 0b. No Equalization Needed Supported is Clear, this bit is permitted to be hardwired to 0b. If this bit is Set, Equalization bypass to highest rate Disable must also be Set. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | 0h<br>RW/P | Equalization bypass to highest rate Disable (EQBYPDIS): When Clear, this Port indicates during Link Training that is wishes to train to the highest common link data rate and skip equalization of intermediate data rates. Equalization bypass to highest rate Supported is Set, this bit is RWS with a default value of 0b. Equalization bypass to highest rate Supported is Clear, this bit is permitted to be hardwired to 0b. | | ## 5.140 Physical Layer 32.0 GT/s Status (G5STS) — Offset AE8h Physical Layer 32.0 GT/s Status. | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + AE8h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:11 | 0h<br>RO | Reserved | | | 10 | 0h<br>RO/V | No Equalization Needed Received (NOEQR): When Set, this Port either received a Modified TS1/TS2 with the No Equalization Needed bit Set or received a non-modified TS1/TS2 was recieved with the No Equalization Needed encoding (also reported in the Received Enhanced Link Behavior Control field). Default is 0b. | | | 9 | 0h<br>RO/V | Transmitter Precode Request (TXPRECODER): When Set, this Port will request the transmitter to use Precoding by setting the Precoding Request bit in the TS1s/TS2s it transmits prior to entry to Recovery. Speed Default is Implementation Specific. | | | 8 | 0h<br>RO/V | Transmitter Precoding On (TXPRECODEO): This field indicates whether the Receiver asked this transmitter to enable Precoding This bit is cleared on DL_Down. | | | 7:6 | 0h<br>RO/V | Received Enhanced Link Behavior Control (RCVDELBCTL): This field contains the Enhanced Link Behavior Control bits from the most recent TS1 or TS2 received in the Polling or Configuration states. This field is Cleared on DL_Down. | | | 5 | 0h<br>RO/V | Modified TS Received (MODTSRCVD): If Set, Received Modified TS Data 1 Register and Received Modified TS Data 2 Register contain meaningful data. This bit is Cleared when the Link is Down. This bit is Set when the Modified TS1/TS2 Ordered Set is received | | | 4 | Oh<br>RW/1C/V/<br>P | Link Equalization Request 32.0 GT/s (LERG5): This bit is Set by hardware to request the 32.0 GT/s Link equalization process t performed on the Link. For a Multi-Function Upstream Port, this bit must be implemented in Function 0 RsvdZ in other Functions. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3 | 0h<br>RO/V/P | Equalization 32.0 GT/s Phase 3 Successfu (EQ32PH3SUCC): When set to 1b, this bit indicates that Phase 3 of the 32.0 GT/s Transmitter Equalization procedure has successfully completed. For a Multi-Function Upstream Port, this bit must be implemented in Function 0 and RsvdZ in other Functions. Equalization 32.0 GT/s Phase 2 Successful (EQ32PH2SUCC): When set to 1b, this bit indicates that Phase 2 of the 32.0 GT/s Transmitter Equalization procedure has successfully completed. For a Multi-Function Upstream Port, this bit must be implemented in Function 0 and RsvdZ in other Functions. | | | 2 | 0h<br>RO/V/P | | | | 1 | 0h<br>RO/V/P | Equalization 32.0 GT/s Phase 1 Successful (EQ32PH1SUCC): When set to 1b, this bit indicates that Phase 1 of the 32.0 GT/s Transmitter Equalization procedure has successfully completed. he default value of this bit is 0b. For a Multi-Function Upstream Port, this bit must be implemented in Function 0 and RsvdZ in other Functions. | | | 0 Oh<br>RO/V/P | | Equalization 32.0 GT/s Complete (EQ32CMPLT): When Set, this bit indicates that the 32.0 GT/s Transmitter Equalization procedure has completed. For a Multi-Function Upstream Port, this bit must be implemented in Function 0 and RsvdZ in other Functions. | | ### 5.141 Receiver Modified TS Data 1 (RCVDMODTSDATA1) — Offset AECh Receiver Modified TS Data 1. | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + AECh | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0000h<br>RO/V | Received Modified TS Vendor ID (RCVDMTSVID): If Modified TS Received is Set, this field contains the Modified TS Vendor ID field from the Modified TS1/TS2 Ordered Set received If Modified TS Received is Clear, this field contains 0000h. Bits 15:8 contain the value of Symbol 10. Bits 7:0 contain the value of Symbol 11. If PCI Express (Usage Mode 0) is the only one supported, this field is permitted to be hardwired to 0000h. | | | 15:3 | 0000h<br>RO/V | Received Modified TS Information 1 (RCVDMTSINFO1): If Modified TS Received is Set, this field contains the Modified TS Information 1 field from the Modified TS1/TS2 Ordered Set If Modified TS Received is Clear, this field contains 0 0000 0000 0000b. Bits 15:8 contain the value of Symbol 12. Bits 16:8 contain the value of Symbol 13. Bits 7:0 contain the value of Symbol 14. If PCI Express (Usage Mode 0) is the only one supported, this field is permitted to be hardwired to 0 0000 0000 0000b. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 2:0 | 0h<br>RO/V | Received Modified TS Usage Mode (RCVDMTSUSAGEMD): If Modified TS Received is Set, this field contains the Modified TS Usage field from the Modified TS1/TS2 Ordered Set If Modified TS Received is Clear, this field contains 000b. Unused bits in this field are permitted to he hardwired to 0b. If PCI Express (Usage Mode 0) is the only one supported, this field is permitted to be hardwired to 000b. | | ## 5.142 Receiver Modified TS Data 2 (RCVDMODTSDATA2) — Offset AF0h Receiver Modified TS Data 2. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + AF0h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:26 | 0h<br>RO | Reserved | | | 25:24 | 0h<br>RO/V | Alternate Protocol Negotation Status (ALTPROTNEGSTS): Indicates the status of the Apternate Protocol Negotiaiton. Encodings are: Alternate Protocol Negotiation not supported Modified TS Usage Mode 2 Supported - Alternate Protocol is Clear. Alternate Protocol Negotiation disabled - Modified TS Usage Mode 2 Supported - Alternate Protoco is Set but Modified TS Usage Mode Selected was not 2 during the appropriate LTSSM State. Alternate Protocol Negotiation failed - Alternate Protocol Negotiation was attempted and did not locate a protocol that was supported on both ends of the Link. Alternate protocol Negotiation succeeded - Alternate Protocol Negotiation located one or more protocols that were supported on both ends of the Link and the ownstream Port selected one of those protocols for use. If Set, Alternate Protocol Negotiation completed succesfully. If Clear, alternate protocol negotiation negotiation has not completed succesfully. If Modified TS Usage Mode 1 Supported - Training Set Message and Modified TS Usage Mode 2 Supported - Alternate Protocol are both Clear, this register is permitted to be hardwired to 0000 0000h. If Modified TS Usage Mode 2 Supported - Alternate Protocol is Clear, this bit is hardwired to 0b. | | | | | If Modified TS Usage Mode Selected does not equal 2, this bit contains 0b. This bit is Cleared on XXX LTSSM State | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------| | | | Received Modified TS Information 2 (RCVDMTSINFO2): | | | 000000h<br>RO/V | If Modified TS Received is Set, this field contains the Modified TS Information 2 field from the received Modified TS1/TS2 Ordered Set | | | | If Modified TS Received is Clear, this field contains 00 0000h. | | 23:0 | | Bits 23:16 contain the value of Symbol 12. | | | | Bits 16:8 contain the value of Symbol 13. | | | | Bits 7:0 contain the value of Symbol 14. | | | | If PCI Express (Usage Mode 0) is the only one supported, this field is permitted to be hardwired to 00 0000h. | ## 5.143 Transmitted Modified TS Data 1 (TRNSMODTSDATA1) — Offset AF4h Transmitted Modified TS Data 1. | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + AF4h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0000h<br>RO/V | Transmitted Modified TS Vendor ID (TRNSMTSVID): If Modified TS Received is Set, this field contains the Modified TS Vendor ID field from the last Modified TS1/TS2 Ordered Set transmitted during the most recent LTSSM State. Bits 15:8 contain the value of Symbol 10. Bits 7:0 contain the value of Symbol 11. If PCI Express (Usage Mode 0) is the only one supported, this field is permitted to be hardwired to 0000h. | | | 15:3 | 0000h<br>RO/V | Transmitted Modified TS Information 1 (TRNSMTSINFO1): Transmitted Modified TS Information 1- If Modified TS Received is Set, this field contains the Modified TS Information 1 field from the last Modified TS1/TS2 Ordered Set transmitted during the most recent LTSSM State. Bits 15:8 contain the value of Symbol 12. Bits 16:8 contain the value of Symbol 13. Bits 7:0 contain the value of Symbol 14. If PCI Express (Usage Mode 0) is the only one supported, this field is permitted to be hardwired to 0 0000 0000 0000b. | | | 2:0 Oh RO/V last Modified TS1/TS2 Ordered Set transmitted during the most recent LTSSM State. Unused bits in this field are permitted to he hardwired to 0b. If PCI Express | | If Modified TS Received is Set, this field contains the Modified TS Usage field from the last Modified TS1/TS2 Ordered Set transmitted during | | ### 5.144 Transmitted Modified TS Data 2 (TRNSMODTSDATA2) — Offset AF8h Transmitted Modified TS Data 2. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + AF8h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:26 | 0h<br>RO | Reserved | | | 25:24 | 0h<br>RO/V | Alternate Protocol Negotation Status (ALTPROTNEGSTS): Alternate Protocol Negotation Status - Indicates the status of the Apternate Protocol Negotiaiton. Encodings are Alternate Protocol Negotiation not supported - Modified TS Usage Mode 2 Supported - Alternate Protocol is Clear. Alternate Protocol Negotiation disabled - Modified TS Usage Mode 2 Supported - Alternate Protocol is Set but Modified TS Usage Mode Selected was not 2 during the appropriate LTSSM State. Alternate Protocol Negotiation failed - Alternate Protocol Negotiation was attempted and did not locate a protocol that was supported on both ends of the Link. Alternate rotocol Negotiation succeeded - Alternate Protocol Negotiation located one or more protocols that were supported on both ends of the Link and the Downstream Port selected one of those protocols for use. If Set, Alternate Protocol Negotiation completed succesfully. If Clear, alternate protocol negotiation negotiation has not completed succesfully. If Modified TS Usage Mode 1 Supported - Training Set Message and Modified TS Usage Mode 2 Supported - Alternate Protocol are both Clear, this register is permitted to be hardwired to 0000 0000h. If Modified TS Usage Mode 2 Supported - Alternate Protocol is Clear, this bit is hardwired to 0b. If Modified TS Usage Mode Selected does not equal 2, this bit contains 0b. This bit is Cleared on XXX LTSSM State. | | | 23:0 | 000000h<br>RO/V | Transmitted Modified TS Information 2 (TRNSMTSINFO2): If Modified TS Received is Set, this field contains the Modified TS Information 2 field from the last Modified TS1/TS2 Ordered Set transmitted during the most recent LTSSM State. Bits 23:16 contain the value of Symbol 12. Bits 16:8 contain the value of Symbol 13. Bits 7:0 contain the value of Symbol 14. If PCI Express (Usage Mode 0) is the only one supported, this field is permitted to be hardwired to 00 0000h. | | ### 5.145 32.0 GT/s Lane 0123 Equalization Control (G5LANEEQCTL\_0) — Offset AFCh 32.0 GT/s Lane 0123 Equalization Control. | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + AFCh | FFFFFFFh | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:28 | Fh<br>RW | Lane 3 Upstream Port 32.0 GT/s Transmitter Preset (L3UPTP): Field contains the Transmit Preset value sent or received during 32.0 GT/s Link Equalization. Field usage varies as follows: Operating Crosslink Usage Port Supported Direction A Downstream Any Field Contains The Value Port I sent on the associated lane I during Link Equalization. B Upstream Ob Field is intended for debug Port and diagnostics. It Contains the value captured From the associated Lane during Link Equalization When Crosslink are supported, Case C (below) applies and this captured information is not visible to software. provide an alternate mechanism to obtain this informations. C Upstram 1b Field is not used or Port affectedby the current Link Equalization. Field value will be used if negotiation a future crosslink switches the operating port Direction so that case A (above) | | 27:24 | Fh<br>RW | Lane 3 Downstream Port 32.0 GT/s Transmitter Preset (L3DPTP): Transmitter Preset used for 32.0 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. For an Upstream Port if Crosslink Supported is 0b, this field is RsvdP. Otherwise, this field is HwInit | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23:20 | Fh | Lane 2 Upstream Port 32.0 GT/s Transmitter Preset (L2UPTP): Field contains the Transmit Preset value sent or received during 32.0 GT/s Link Equalization. Field usage varies as follows: Operating Crosslink Usage Port Supported Direction A Downstream Any Field Contains The Value Port sent on the associoated lane during Link Equalization. B Upstream Ob Field is intended for debug Port and diagnostics. It Contains the value captured From the associated Lane during Link Equalization When Crosslink are supported, Case C (below) applies and this captured information is not visible to software. provide an alternate provide an alternate mechanism to obtain this informations. C Upstram 1b Field is not used or Port affectedby the current Link Equalization. Field value will be used if rosslink switches the operating port Direction so that case A (above) | | 19:16 | Fh<br>RW | Lane 2 Downstream Port 32.0 GT/s Transmitter Preset (L2DPTP): Transmitter Preset used for 32.0 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. For an Upstream Port if Crosslink Supported is 0b, this field is RsvdP. Otherwise, this field is HwInit | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | Fh<br>RW | Lane 1 Upstream Port 32.0 GT/s Transmitter Preset (L1UPTP): Field contains the Transmit Preset value sent or received during 32.0 GT/s Link Equalization. Field usage varies as follows: Operating Crosslink Usage Port Supported Direction A Downstream Any Field Contains The Value Port sent on the associoated lane during Link Equalization. B Upstream 0b Field is intended for debug Port and diagnostics. It Contains the value captured From the associated Lane during Link Equalization When Crosslink are supported, Case C (below) applies and this captured information is not visible to software. provide an alternate mechanism to obtain this mechanism to obtain this Field value will be used if Fort affectedby the current Link Field value will be used if rosslink switches the operating port Direction so that case A (above) | | 11:8 | Fh<br>RW | Lane 1 Downstream Port 32.0 GT/s Transmitter Preset (L1DPTP): Transmitter Preset used for 32.0 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. For an Upstream Port if Crosslink Supported is 0b, this field is RsvdP. Otherwise, this field is HwInit | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Fh<br>RW | Lane 0 Upstream Port 32.0 GT/s Transmitter Preset (LOUPTP): Field contains the Transmit Preset value sent or received during 32.0 GT/s Link Equalization. Field usage varies as follows: Operating Crosslink Usage Port Supported Direction A Downstream Any Field Contains The Value Port sent on the associated lane Port sent on the associated lane during Link Equalization. B Upstream Ob Field is intended for debug Port and diagnostics. It Contains the value captured From the associated Lane during Link Equalization When Crosslink are supported, Case C (below) applies and this captured information is not visible to software. provide an alternate provide an alternate mechanism to obtain this informations. C Upstram 1b Field is not used or Port affectedby the current Link Equalization. Field value will be used if rosslink switches the operating port Direction s othat case A (above) | | 3:0 | Fh<br>RW | Lane 0 Downstream Port 32.0 GT/s Transmitter Preset (L0DPTP): Transmitter Preset used for 32.0 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. For an Upstream Port if Crosslink Supported is 0b, this field is RsvdP. Otherwise, this field is HwInit | ## 5.146 32.0 GT/s Lane 4567 Equalization Control (G5LANEEQCTL\_4) — Offset B00h 32.0 GT/s Lane 4567 Equalization Control. | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + B00h | FFFFFFFh | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:28 | Fh<br>RW | Lane 7 Upstream Port 32.0 GT/s Transmitter Preset (L7UPTP): Field contains the Transmit Preset value sent or received during 32.0 GT/s Link Equalization. Field usage varies as follows: Operating Crosslink Usage Port Supported Direction A Downstream Any Field Contains The Value Port sent on the associated lane Port sent on the associated lane Port and diagnostics. It Contains Port and diagnostics. It Contains the value captured From the associated Lane during Link Equalization When Crosslink are supported, Case C (below) applies and this captured information is not visible to software. provide an alternate provide an alternate mechanism to obtain this informations. C Upstram 1b Field is not used or Port affectedby the current Link Equalization. Field value will be used if negotiation a future rosslink switches the operating port Direction so that case A (above) | | 27:24 | Fh<br>RW | Lane 7 Downstream Port 32.0 GT/s Transmitter Preset (L7DPTP): Transmitter Preset used for 32.0 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. For an Upstream Port if Crosslink Supported is 0b, this field is RsvdP. Otherwise, this field is HwInit | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23:20 | Fh<br>RW | Lane 6 Upstream Port 32.0 GT/s Transmitter Preset (L6UPTP): Field contains the Transmit Preset value sent or received during 32.0 GT/s Link Equalization. Field usage varies as follows: Operating Crosslink Usage Port Supported Direction A Downstream Any Field Contains The Value Port sent on the associoated lane during Link Equalization. B Upstream Ob Field is intended for debug Port and diagnostics. It Contains the value captured From the associated Lane during Link Equalization When Crosslink are supported, Case C (below) applies and this captured information is not visible to software. provide an alternate mechanism to obtain this informations. C Upstram 1b Field is not used or Port affectedby the current Link Equalization. Field value will be used if rosslink switches the operating port Direction so that case A (above) | | 19:16 | Fh<br>RW | Lane 6 Downstream Port 32.0 GT/s Transmitter Preset (L6DPTP): Transmitter Preset used for 32.0 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. For an Upstream Port if Crosslink Supported is 0b, this field is RsvdP. Otherwise, this field is HwInit | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | Fh<br>RW | Lane 5 Upstream Port 32.0 GT/s Transmitter Preset (LSUPTP): Field contains the Transmit Preset value sent or received during 32.0 GT/s Link Equalization. Field usage varies as follows: Operating Crosslink Usage Port Supported Direction A Downstream Any Field Contains The Value Port sent on the associated lane during Link Equalization. B Upstream Ob Field is intended for debug Port and diagnostics. It Contains the value captured From the associated Lane during Link Equalization When Crosslink are supported, Case C (below) applies and this captured information s not visible to software. provide an alternate mechanism to obtain this mechanism to obtain this Field value will be used or Port affectedby the current Link Field value will be used if rosslink switches the operating port Direction s othat case A (above) | | 11:8 | Fh<br>RW | Lane 5 Downstream Port 32.0 GT/s Transmitter Preset (L5DPTP): Transmitter Preset used for 32.0 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. For an Upstream Port if Crosslink Supported is 0b, this field is RsvdP. Otherwise, this field is HwInit | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Fh | Lane 4 Upstream Port 32.0 GT/s Transmitter Preset (L4UPTP): Field contains the Transmit Preset value sent or received during 32.0 GT/s Link Equalization. Field usage varies as follows: Operating Crosslink Usage Port Supported Direction A Downstream Any Field Contains The Value Port sent on the associoated lane Port sent on the associoated lane Port and diagnostics. It Contains the value captured From the associated Lane during Link Equalization When Crosslink are supported, Case C (below) applies and this captured information is not visible to software. provide an alternate provide an alternate mechanism to obtain this finformations. C Upstram 1b Field is not used or Port affectedby the current Link Equalization a future rosslink switches the poerating port Direction so that case A (above) applies. | | 3:0 | Fh<br>RW | Lane 4 Downstream Port 32.0 GT/s Transmitter Preset (L4DPTP): Transmitter Preset used for 32.0 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. For an Upstream Port if Crosslink Supported is 0b, this field is RsvdP. Otherwise, this field is HwInit | # 5.147 32.0 GT/s Lane 891011 Equalization Control (G5LANEEQCTL\_8) — Offset B04h 32.0 GT/s Lane 891011 Equalization Control. | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + B04h | FFFFFFFh | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:28 | Fh<br>RW | Lane 11 Upstream Port 32.0 GT/s Transmitter Preset (L11UPTP): Field contains the Transmit Preset value sent or received during 32.0 GT/s Link Equalization. Field usage varies as follows: Operating Crosslink Usage Port Supported Direction A Downstream Any Field Contains The Value Port sent on the associoated lane I during Link Equalization. B Upstream Ob Field is intended for debug Port and diagnostics. It Contains the value captured From the associated Lane during Link Equalization When Crosslink are supported, Case C (below) applies and this captured information is not visible to software. provide an alternate mechanism to obtain this informations. C Upstram 1b Field is not used or Port affectedby the current Link Equalization. Field value will be used if rosslink switches the operating port Direction s othat case A (above) applies. | | 27:24 | Fh<br>RW | Lane 11 Downstream Port 32.0 GT/s Transmitter Preset (L11DPTP): Transmitter Preset used for 32.0 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. For an Upstream Port if Crosslink Supported is 0b, this field is RsvdP. Otherwise, this field is HwInit | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23:20 | Fh | Lane 10 Upstream Port 32.0 GT/s Transmitter Preset (L10UPTP): Field contains the Transmit Preset value sent or received during 32.0 GT/s Link Equalization. Field usage varies as follows: Operating Crosslink Usage Port Supported Direction A Downstream Any Field Contains The Value Port sent on the associated lane Port sent on the associated lane during Link Equalization. B Upstream Ob Field is intended for debug Port and diagnostics. It Contains the value captured From the associated Lane during Link Equalization When Crosslink are supported, Case C (below) applies and this captured information is not visible to software. provide an alternate provide an alternate mechanism to obtain this informations. C Upstram 1b Field is not used or Port affectedby the current Link Equalization. Field value will be used if rosslink switches the operating port Direction so that case A (above) | | 19:16 | Fh<br>RW | Lane 10 Downstream Port 32.0 GT/s Transmitter Preset (L10DPTP): Transmitter Preset used for 32.0 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. For an Upstream Port if Crosslink Supported is 0b, this field is RsvdP. Otherwise, this field is HwInit | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | Fh<br>RW | Lane 9 Upstream Port 32.0 GT/s Transmitter Preset (L9UPTP): Field contains the Transmit Preset value sent or received during 32.0 GT/s Link Equalization. Field usage varies as follows: Operating Crosslink Usage Port Supported Direction A Downstream Any Field Contains The Value Port sent on the associated lane Port sent on the associated lane Port and diagnostics. It Contains Port and diagnostics. It Contains the value captured From the associated Lane during Link Equalization When Crosslink are supported, Case C (below) applies and this captured information is not visible to software. provide an alternate mechanism to obtain this informations. C Upstram 1b Field is not used or Port affectedby the current Link Equalization. Field value will be used if negotiation a future crosslink switches the operating port Direction so that case A (above) | | 11:8 | Fh<br>RW | Lane 9 Downstream Port 32.0 GT/s Transmitter Preset (L9DPTP): Transmitter Preset used for 32.0 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. For an Upstream Port if Crosslink Supported is 0b, this field is RsvdP. Otherwise, this field is HwInit | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Fh<br>RW | Lane 8 Upstream Port 32.0 GT/s Transmitter Preset (L8UPTP): Field contains the Transmit Preset value sent or received during 32.0 GT/s Link Equalization. Field usage varies as follows: Operating Crosslink Usage Port Supported Direction A Downstream Any Field Contains The Value Port sent on the associated lane Port sent on the associated lane during Link Equalization. B Upstream Ob Field is intended for debug Port and diagnostics. It Contains the value captured From the associated Lane during Link Equalization When Crosslink are supported, Case C (below) applies and this captured information is not visible to software. vendor are encourage to provide an alternate mechanism to obtain this informations. C Upstram 1b Field is not used or Port affectedby the current Link Equalization. Field value will be used if rosslink switches the operating port Direction s othat case A (above) applies. | | 3:0 | Fh<br>RW | Lane 8 Downstream Port 32.0 GT/s Transmitter Preset (L8DPTP): Transmitter Preset used for 32.0 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. For an Upstream Port if Crosslink Supported is 0b, this field is RsvdP. Otherwise, this field is HwInit | ## 5.148 32.0 GT/s Lane 12131415 Equalization Control (G5LANEEQCTL\_12) — Offset B08h 32.0 GT/s Lane 12131415 Equalization Control. | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + B08h | FFFFFFFh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:28 | Fh<br>RW | Lane 15 Upstream Port 32.0 GT/s Transmitter Preset (L15UPTP): Field contains the Transmit Preset value sent or received during 32.0 GT/s Link Equalization. Field usage varies as follows: Operating Crosslink Usage Port Supported Direction A Downstream Any Field Contains The Value Port I sent on the associated lane I during Link Equalization. B Upstream Ob Field is intended for debug Port and diagnostics. It Contains the value captured From the associated Lane during Link Equalization When Crosslink are supported, Case C (below) applies and this captured information is not visible to software. provide an alternate mechanism to obtain this informations. C Upstram 1b Field is not used or Port affectedby the current Link Equalization. Field value will be used if negotiation a future crosslink switches the operating port Direction s that case A (above) applies. | | 27:24 | Fh<br>RW | Lane 15 Downstream Port 32.0 GT/s Transmitter Preset (L15DPTP): Transmitter Preset used for 32.0 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. For an Upstream Port if Crosslink Supported is 0b, this field is RsvdP. Otherwise, this field is HwInit | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23:20 | Fh | Lane 14 Upstream Port 32.0 GT/s Transmitter Preset (L14UPTP): Field contains the Transmit Preset value sent or received during 32.0 GT/s Link Equalization. Field usage varies as follows: Operating Crosslink Usage Port Supported Direction A Downstream Any Field Contains The Value Port sent on the associoated lane Port sent on the associoated lane Port and diagnostics. It Contains the value captured From the tassociated Lane during Link Equalization Case C (below) applies and this captured information is not visible to software. provide an alternate mechanism to obtain this informations. C Upstram 1b Field is not used or Port affectedby the current Link Equalization Field value will be used if rosslink switches the operating port Direction so that case A (above) | | 19:16 | Fh<br>RW | Lane 14 Downstream Port 32.0 GT/s Transmitter Preset (L14DPTP): Transmitter Preset used for 32.0 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. For an Upstream Port if Crosslink Supported is 0b, this field is RsvdP. Otherwise, this field is HwInit | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | Fh<br>RW | Lane 13 Upstream Port 32.0 GT/s Transmitter Preset (L13UPTP): Field contains the Transmit Preset value sent or received during 32.0 GT/s Link Equalization. Field usage varies as follows: Operating Crosslink Usage Port Supported Direction A Downstream Any Field Contains The Value Port sent on the associated lane Port sent on the associated lane Port and diagnostics. It Contains Port and diagnostics. It Contains the value captured From the associated Lane during Link Equalization When Crosslink are supported, Case C (below) applies and this captured information is not visible to software. provide an alternate mechanism to obtain this mechanism to obtain this ffectedby the current Link Equalization. Fort affectedby the current Link rosslink switches the operating port Direction so that case A (above) | | 11:8 | Fh<br>RW | Lane 13 Downstream Port 32.0 GT/s Transmitter Preset (L13DPTP): Transmitter Preset used for 32.0 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. For an Upstream Port if Crosslink Supported is 0b, this field is RsvdP. Otherwise, this field is HwInit | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Fh<br>RW | Lane 12 Upstream Port 32.0 GT/s Transmitter Preset (L12UPTP): Field contains the Transmit Preset value sent or received during 32.0 GT/s Link Equalization. Field usage varies as follows: Operating Crosslink Usage Port Supported Direction A Downstream Any Field Contains The Value Port sent on the associoated lane during Link Equalization. B Upstream Ob Field is intended for debug Port and diagnostics. It Contains the value captured From the associated Lane during Link Equalization When Crosslink are supported, Case C (below) applies and this captured information is not visible to software. provide an alternate mechanism to obtain this informations. C Upstram 1b Field is not used or Port affectedby the current Link Equalization. Field value will be used if negotiation a future crosslink switches the operating port Direction so that case A (above) | | 3:0 | Fh<br>RW | Lane 12 Downstream Port 32.0 GT/s Transmitter Preset (L12DPTP): Transmitter Preset used for 32.0 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. For an Upstream Port if Crosslink Supported is 0b, this field is RsvdP. Otherwise, this field is HwInit | ## 5.149 Alternate Protocol Extended Capability Header (APEC) — Offset B0Ch Alternate Protocol Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + B0Ch | 0000002Bh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities. For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI-compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh. | | 19:16 | 0h<br>RW/O | Capability Version (CV): This field is a PCI-SIG defined version number that indicates the version of the Capability structure present. | | 15:0 | 002Bh<br>RW/O | PCI Express Extended Capability ID (PCIECID): This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability. The Extended Capability ID for the Alternate Protocol Capability is 002Bh. | ## 5.150 Alternate Protocol Capabilities (APCAPR) — Offset B10h Alternate Protocol Capabilities. | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + B10h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:9 | 0h<br>RO | Reserved | | | | Alternate Protocol Selective Enable Supported (APSES): If Set, the Alternate Protocol Selective Enable Mask Register is present. | | 8 | 0h<br>RW/O | If Clear, the Alternate Protocol Selective Enable Mask Register is not present and alternate protocol negotiation is controlled soley by the Alternate Protocol Negotiation Global Enable bit. | | | | In Upstream Ports, this bit is hardwired to 0b. In Downstream Ports, this bit is HwInit with an implementation specific default value. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RW/L | Alternate Protocol Count (APC): Indicates the number of Alternate Protocols supported by one or more Lanes of this Link. Since support for PCI Express is mandatory, the value of this field must be greater than or equal to 1. Locked by: LPCRE.IPCL | ## 5.151 Alternate Protocol Control (APCTRLR) — Offset B14h Alternate Protocol Control. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + B14h | 000000FFh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |-----------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:8 | 0h<br>RO | Reserved | | | Alternate Protocol Index Select (APIS): | | Alternate Protocol Index Select (APIS): | | | | | This field determines which Lane and which Alternate Protocol of that Lane is visible in Alternate Protocol Data 1 Register and Alternate Protocol Data 2 Register. | | | 7:0 | FFh | The default value of this field is 00h. Unused bits in this field are permitted to be hardwired to 0b. | | | 7:0 | RW | If Alternate Protocol Count is 01h, this field is permitted to be hardwired to 00h. | | | | | Behavior is undefined if this field is greater than Alternate Protocol Count. | | | | | Specific Alternate Protocol Index Select values are permitted to be disabled without renumbering other protocol index values. Disabled entries return an Alternate Protocol Vendor ID of FFFFh. | | ### 5.152 Alternate Protocol Data 1 (APD1R) — Offset B18h Alternate Protocol Data 1. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + B18h | FFFF0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--| | Alternate Protocol | | Alternate Protocol Vendor ID (APVID): | | | | | This field contains the Vendor ID associated alternate protocol associated with the Alternate Protocol Index Select value. | | | | FFFFh | Bits 7:0 of this field contain bits 7:0 of Vendor ID (Symbol 10). | | | 31:16 | RW/O | Bits 15:8 of this field contain bits 15:8 of Vendor ID (Symbol 11). | | | | KW/O | If Alternate Protocol Index Select is greater than or equal to Alternate Protocol Count, this field contains FFFFh. | | | If Alternate Protocol Index Select is asso field contains FFFFh. | | If Alternate Protocol Index Select is associated with a disabled alternate protocol, this field contains FFFFh. | | | Alternate Protocol Details (APD): | | Alternate Protocol Details (APD): | | | 15:5 | 000h<br>RW/O | This field contains the Alternate Protocol Details associated alternate protocol associated with the Alternate Protocol Index Select value. | | | | | If Alternate Protocol Vendor ID is FFFFh, the value of this field is undefined. | | | 4:3 | 0h<br>RO | Reserved | | | 0h Alternate Protocol Usage Information (APUI): | | Alternate Protocol Usage Information (APUI): | | | 2:0 | RW/O | This field contains the Modified TS Usage Information associated alternate protocol associated with the Alternate Protocol Index Select value. | | ### 5.153 Alternate Protocol Data 2 (APD2R) — Offset B1Ch Alternate Protocol Data 2 Register | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + B1Ch | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description Reserved | | |--------------|---------------------|----------------------------------------|--| | 31:24 | 0h<br>RO | | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 23:0 | 000000h<br>RO | Modified TS Information 2 (MTSI2): This field contains the value for symbols 12 throught 14 for the alternate protocol associated with the Alternate Protocol Index Select value. If Alternate Protocol Vendor ID is FFFFh, the value of this field is undefined. Bits 7:0 contain the value of Symbol 12. Bits 16:8 contain the value of Symbol 13. Bits 23:16 contain the value of Symbol 14. | | ### 5.154 Alternate Protocol Selective Enable Mask (APSEMR) — Offset B20h Alternate Protocol Selective Enable Mask Register | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + B20h | 0000001h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | Alternate Protocol Selective Enable Mask - Others (APEMO): Other bits in this register represent protocols other than PCI Express. The default values of these other bits is implementation specific. The w of this field is shown here as 32 bits. The actual width derpends on Alternate Protocol Index values permitted to be hardwired to 0b. Bits in this field corresponding to Alternate Protocol Index Select values above Alternate Protocol Count are permitted to be hardwired 0b. | | | 0 | 1h<br>RW/P | Alternate Protocol Selective Enable Mask - PCI Express (APEMPCIE): The PCI Express Protocol is always index 00h. The default value of this bit is 1b (i.e., PCI Express is always enabled by default). This bit is permitted to be hardwired to 1b. | ## 5.155 Multicast Extended Capability Header (MCECH) — Offset C00h Multicast Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + C00h | 00000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): Points to the next capability. | | 19:16 | 0h<br>RW/O | Capability Version (CV): For system that supports Multicast, the Capability Version would show the value of 1h else the value of this register is 0 | | 15:0 | 0000h<br>RW/O | Capability ID (CID): For system that supports Multicast, the Capability ID would show the value of 0012h else the value of this register is 0 | # 5.156 Multicast Extended Capability (MCAPR) — Offset C04h Multicast Extended Capability Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + C04h | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 0h<br>RW/O | MC ECRC Regeneration Support (MCECRCRS): If set, indicates that ECRC regeneration is supported | | 14 | 0h<br>RO | Reserved | | 13:8 | 00h<br>RO | MC Window Size Request (MCWSR): This field is reserved in Switch and Root Port. For Endpoint, the log2 of the Multicast Window Size is requested | | 7:6 | 0h<br>RO | Reserved | | 5:0 | 00h<br>RW/O | MC Max Group (MCMG): Indicates the maximum number of Multicast Groups that the component supports, encoded as M-1. A value of 00h indicates that one Multicast Group is supported. | ## 5.157 Multicast Control (MCCTLR) — Offset C06h Multicast Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + C06h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 0h<br>RW | MC Enabled (MCE): When set, Multicast Capability is enabled for the port | | 14:6 | 0h<br>RO | Reserved | | 5:0 | 00h<br>RW | MC Number Group (MCNG): Indicates the number of multicast groups configured for use, encoded as N-1. THe default value of 00h indicates that one Multicast Group is configured for use. Behavior is undefined if value exceeds MCAPR.MCMG | # 5.158 Multicast Base Address Register 1 (MCBADRR1) — Offset C08h Multicast Base Address Register 1 | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + C08h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | 00000h<br>RW | MC Base Address Lower (MCBADRL): The base address (Lower) of the Multicast address range. The behavior is undefined if MC Enable is set and bits in this field corresponding to address bits that contain the Multicast Group number or address bits less than MC Index Position are non-zero | | 11:6 | 0h<br>RO | Reserved | | 5:0 | 00h<br>RW | MC Index Position (MCIP): The location of the LSB of the Multicast Group Number within the address. Behavior is undefined if this value is less than 12 and MC Enable is set | ## 5.159 Multicast Base Address Register 2 (MCBADRR2) — Offset COCh Multicast Base Address Register 2 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + C0Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | _ | Bit<br>nge | Default &<br>Access | Field Name (ID): Description | |----|------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3: | 1:0 | 00000000<br>h<br>RW | MC Base Address Higher (MCBADRH): The base address (Higher) of the Multicast address range. The behavior is undefined if MC Enable is set and bits in this field corresponding to address bits that contain the Multicast Group number or address bits less than MC Index Position are non-zero | ## 5.160 Multicast Receive (MCRR) — Offset C10h Multicast Receive Register | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + C10h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:0 | 0000h<br>RW | MC Receive (MCRR): For each bit that is set, this function gets a copy of any Multicast TLPs for the associated Multicast Group. Bits above MC Num Group are ignored by hardware | | ## 5.161 Multicast Block All (MCBAR) — Offset C18h Multicast Block All Register | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + C18h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:0 | 0000h<br>RW | MC Block All (MCBA): For each bit that is set, this function is blocked from sending TLPs to the associat Multicast Group. Bits above MC Num Group are ignored by hardware | | # 5.162 Multicast Block Untranslated (MCBUR) — Offset C20h Multicast Block Untranslated Register | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + C20h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:0 | 0000h<br>RW | MC Block Untranslated (MBU): For each bit that is set, this function is blocked from sending TLPs containing Untranslated Addresses to the associated Multicast Group. Bits above MC Num Group are ignored by hardware. | | ## 5.163 Multicast Overlay BAR 1 (MCOB1) — Offset C28h Multicast Overlay BAR 1 | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + C28h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:6 | 0000000h<br>RW | MC Overlay BAR Lower (MCOBL): Specifies the Base Address (Lower) of the window onto which MC TLPs passes through this function will be overlaid | | | 5:0 | 00h<br>RW | MC Overlay Size (MCOS): For 6 or greater, specifies the size in Bytes of the overlay aperture as a power of 2. If less than 6, disables the overlay mechanism | | ## 5.164 Multicast Overlay BAR 2 (MCOB2) — Offset C2Ch Multicast Overlay BAR 2 | Тур | Size | е | Offset | Default | |-----|------|-----|------------------------|-----------| | PC1 | 32 b | oit | [B:0, D:1, F:0] + C2Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | MC Overlay BAR Higher (MCOBH): Specifies the Base Address (Higher) of the window onto which MC TLPs passes through this function will be overlaid | # 5.165 VNN Removal Control (VNNREMCTL) — Offset C70h VNN Removal Control | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:1, F:0] + C70h | 0000001h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | None | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | Oh<br>RO | Receiver Eye Margin Error Tracking Mechanism Disable (REMETMD): When this bit is set MAC will not track Error count during Receiver Equalization (EQ Phase 2 - PDMI, EQ Phase 3 - PCIe). Preset/Coeff evaluation will be based on FOM returned by PHY alone. This bit must be configured before training to GEN3 data rate. | | | 30:9 | 0h<br>RO | Reserved | | | 8 | 0h<br>RW | Function Disable VNN Removal (FDVNNRE): When assert, controller will assert vnnremoval_en_b to SOC when link is function disable, so that VNN is allow to be remove when platform permitted. | | | 7 | 0h<br>RW | Hot Plug VNN Removal Enable (HPVNNRE): When assert, controller will assert vnnremoval_en_b to SOC when clkreq_b deassetion in Detect state, so that VNN is allow to be remove when platform permitted. | | | 6 | 0h<br>RW | Detect Not PCIe VNN Removal Enable (DNPVNNRE): When assert, controller will assert vnnremoval_en_b to SOC when link entering Detect Not PCIe when link is unown, so that VNN is allow to be remove when platform permitted. | | | 5 | The state of s | | | | 4 Oh When assert, controller will as | | Link Disable VNN Removal Enable (LDVNNRE): When assert, controller will assert vnnremoval_en_b to SOC when link entering Link Disable, so that VNN is allow to be remove when platform permitted. | | | 3:2 | 3:2 Internal States Propagation Latency For VNN Removal Exit (ISF This register configure internal delay of IP to allow boundary lock to de counter will start count after contexts propagation is done and early bo deassert. 0h RW 00 8 osc clocks 01 16 osc clocks 10 32 osc clocks 11 64 osc clocks Note: For each x4 instance, only the value from Port 1 is used. This is a per controller register | | | | 1:0 1h RW 1:0 1h RW 11:0 1h RW 11:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 10:0 | | Link Reset Suppression Latency For VNN Removal Exit (LRSLFVNNRE): This register configure the Link Reset Suppression latency after pmc had deassert restore_b during VNN Removal, and link clock pll had achieved lock. Link reset will be suppress upon IP Inaccessible exit with restore_b assertion, and the counter will start count when restore_b deassert with link clock had achieved lock. After timer expire, link reset will be deassert. 00 4 osc clocks 01 8 osc clocks 10 16 osc clocks 11 32 osc clocks Note: For each x4 instance, only the value from Port 1 is used. This is a per controller register | | # 5.166 VNN Removal Save And Restore Hardware Contexts 1 (VNNRSNRC1) — Offset C74h VNN Removal Save And Restore Hardware Contexts 1 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + C74h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | None | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW | VNN Spare 31 State Contexts (VNNS31SC): Spare Flag for VNN Removal | | | 30 | 0h<br>RW | VNN Spare 30 State Contexts (VNNS30SC):<br>Spare Flag for VNN Removal | | | 29 | 0h<br>RW | VNN Spare 29 State Contexts (VNNS29SC): Spare Flag for VNN Removal | | | 28 | 0h<br>RW | VNN Spare 28 State Contexts (VNNS28SC): Spare Flag for VNN Removal | | | 27 | 0h<br>RW | VNN Spare 27 State Contexts (VNNS27SC): Spare Flag for VNN Removal | | | 26 | 0h<br>RW | VNN Spare 26 State Contexts (VNNS26SC): Spare Flag for VNN Removal | | | 25 | 0h<br>RW | VNN Spare 25 State Contexts (VNNS25SC): Spare Flag for VNN Removal | | | 24 | 0h<br>RW | VNN Spare 24 State Contexts (VNNS24SC): Spare Flag for VNN Removal | | | 23 | 0h<br>RW | VNN Spare 23 State Contexts (VNNS23SC): Spare Flag for VNN Removal | | | 22 | 0h<br>RW | VNN Spare 22 State Contexts (VNNS22SC): Spare Flag for VNN Removal | | | 21 | 0h<br>RW | VNN Spare 21 State Contexts (VNNS21SC): Spare Flag for VNN Removal | | | 20 | 0h<br>RW | VNN Spare 20 State Contexts (VNNS20SC): Present Detect State Flag (PDS) information stored to this flag, so that link will restore back PDS upon VNN Removal restoration. Writing to this registers have no effect unless restore_b is assert. | | | 19 Oh RW Spare 19 State Contexts (VNNS19SC): Spare Flag for VNN Removal | | | | | 18 | 0h | | | | 17 | 0h<br>RW | VNN Spare 17 State Contexts (VNNS17SC): Spare Flag for VNN Removal | | | 16 Oh RW Spare 16 State Contexts (VNNS16SC): Spare Flag for VNN Removal | · | | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RW | VNN Spare 15 State Contexts (VNNS15SC): Spare Flag for VNN Removal | | | 14 | 0h<br>RW | VNN Spare 14 State Contexts (VNNS14SC): Spare Flag for VNN Removal | | | 13 | 0h<br>RW | VNN Spare 13 State Contexts (VNNS13SC): Spare Flag for VNN Removal | | | 12 | 0h<br>RW | VNN Spare 12 State Contexts (VNNS12SC): Spare Flag for VNN Removal | | | 11 | 0h<br>RW | VNN Spare 11 State Contexts (VNNS11SC): Spare Flag for VNN Removal | | | 10 | 0h<br>RW | VNN Spare 10 State Contexts (VNNS10SC): Spare Flag for VNN Removal | | | 9 | 0h<br>RW | VNN Spare 9 State Contexts (VNNS9SC): Spare Flag for VNN Removal | | | 8 | 0h<br>RW | VNN Spare 8 State Contexts (VNNS8SC): Spare Flag for VNN Removal | | | 7 | 0h<br>RW | VNN Spare 7 State Contexts (VNNS7SC): Spare Flag for VNN Removal | | | 6 | 0h<br>RW | VNN Spare 6 State Contexts (VNNS6SC): Spare Flag for VNN Removal | | | 5 | 0h<br>RW | VNN Spare 5 State Contexts (VNNS5SC): Link Down indicaton will be reflected here. VNN Spare 4 State Contexts (VNNS4SC): DL_ACTIVE (LA) information stored to this flag, so that link will restore back LA upon VNN Removal restoration. Writing to this registers have no effect unless restore_b is assert. VNN Spare 3 State Contexts (VNNS3SC): Legacy Present Detect State Flag (PDS) information stored to this flag, so that link will restore back Legacy PDS Flag upon VNN Removal restoration. Based on PCIEALC.PDSP, this information or New PDS Implementation Context[20] will be selected. Writing to this registers have no effect unless restore_b is assert. Legacy Present Detect State Flag (PDS) information stored to this flag, so that link will restore back Legacy PDS Flag upon VNN Removal restoration. Based on PCIEALC.PDSP, this information or New PDS Implementation Context[20] will be selected. Writing to this registers have no effect unless restore_b is assert. VNN Detect Not PCIe State Contexts (VNNDNPSC): When Link entered Detect Not PCIe state, LTSSM will push the link Detect Not PCIe state behavior upon VNN Removal restoration. Writing to this registers have no effect unless restore_b is assert. VNN L23 State Contexts (VNNL23SC): When Link entered L23 state, LTSSM will push the link L23 state information to this flag, so that link will restore back to L23 state restore to Detect Quiet PG) upon VNN Removal restoration. Writing to this registers have no effect unless restore_b is assert. VNN Link Disable State Contexts (VNNLDSC): When Link entered Link Disable state, LTSSM will push the link disable state information to this flag, so that link will restore back to disable state behavior (Actual State restore to Detect Quiet PG) upon VNN Removal restoration. | | | 4 | 0h<br>RW | | | | 3 | Oh<br>RW | | | | 2 | Oh<br>RW | | | | 1 | Oh<br>RW | | | | 0 | 0h<br>RW | | | # 5.167 Physical Layer 16.0 GT/s Margining Extended Capability Header (PL16MECH) — Offset EDCh Physical Layer 16.0 GT/s Margining Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + EDCh | 00010027h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-----------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities. For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh. The bottom 2 bits of this offset are Reserved and must be implemented as 00b although software must mask them to allow for future uses of these bits. | | | 19:16 1h RW/O Capability Version (CV): This field is a PCI-SIG defined version number that indica Capability structure present. | | This field is a PCI-SIG defined version number that indicates the version of the | | | 15:0 | 0027h<br>RW/O | PCI Express Extended Capability ID (PCIECID): This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability. Extended Capability ID for the Physical Layer 16.0 GT/s Margining Capability | | # 5.168 Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status Byte 0 & 1 (PL16MPCPSB01) — Offset EE0h Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status Byte 0 & 1. | | Туре | Size | Offset | Default | |---|------|--------|------------------------|---------| | Ī | PCI | 16 bit | [B:0, D:1, F:0] + EE0h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 15:1 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | 0h<br>RW/O | Margining uses Driver Software (MARGINDRISW): If Set, indicates that Margining is partially implemented using Device Driver software. Margining Software Ready indicates when this software is initialized. If Clear, Margining does not require device driver software. In this case the value read from Margining Software Ready is undefined | | # 5.169 Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status Byte 2 & 3 (PL16MPCPSB23) — Offset EE2h Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status Byte 2 & 3. | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:1, F:0] + EE2h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:2 | 0h<br>RO | Reserved | | | 1 | 0h<br>RO/V | Margining Software Ready (MARGINSWRDY): When Margining uses Driver Software is Set, then this bit, when Set, indicates that the required software has performed the required initialization. The value of this bit is Undefined if Margining users Driver Software is Clear. | | | 0 | 0h<br>RO/V | Margining Ready (MARGINRDY): Indicates when the Margining feature is ready to accept margining commands. Behavior is undefined if this bit is Clear and, for any Lane, any of the Receiver Number, Margin Type, Usage Model, or Margin Payload fields are written. If Margining uses Driver Software is Set, Margining Ready must be Set no later than 100 ms after the later of Margining Software Ready becoming Set or the link training to 16.0 GT/s. If Margining uses Driver Software is Clear, Margining Ready must be Set no later than 100 ms after the Link trains to 16.0 GT/s. | | # 5.170 Physical Layer 16.0 GT/s Lane0 Margin Control and Status (PL16L0MCS) — Offset EE4h Physical Layer 16.0 GT/s Lane0 Margin Control and Status Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:1, F:0] + EE4h | 00009C38h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 00h<br>RO/V | Margin Payload Status (MPSTS): This field is only meaningful, when the Margin Type This field must be reset to the default value if the Port goes to DL_Down status. | | | 23 | 0h<br>RO | Reserved | | | 22 | 0h<br>RO/V | Usage Model Status (UMS): This field must be reset to the default value if the Port goes to DL_Down status. | | | 21:19 | 0h<br>RO/V | Margin Type Status (MTS): This field must be reset to the default value if the Port goes to DL_Down status. | | | 18:16 | 0h<br>RO/V | Receiver Number Status (RNS): This field must be reset to the default value if the Port goes to DL_Down status. | | | 15:8 | 9Ch<br>RW | Margin Payload (MP): This fields value is used in conjunction with the Margin Type field. The default value is 9Ch. This field must be reset to the default value if the Port goes to DL_Down status. | | | 7 | 0h<br>RO | Reserved | | | 6 | 0h<br>RW | Usage Model (UM): The default value is 0b. This field must be reset to the default value if the Port goes to DL_Down status. | | | 5:3 | 7h<br>RW | Margin Type (MT): The default value is 111b. This field must be reset to the default value if the Port goes to DL_Down status. | | | 2:0 | 0h<br>RW | Receiver Number (RN): The default value is 000b. This field must be reset to the default value if the Port goes to DL_Down status. | | # 5.171 Physical Layer 16.0 GT/s Lane1 Margin Control and Status (PL16L1MCS) — Offset EE8h Physical Layer 16.0 GT/s Lane1 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. ## 5.172 Physical Layer 16.0 GT/s Lane2 Margin Control and Status (PL16L2MCS) — Offset EECh Physical Layer 16.0 GT/s Lane2 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 5.173 Physical Layer 16.0 GT/s Lane3 Margin Control and Status (PL16L3MCS) — Offset EF0h Physical Layer 16.0 GT/s Lane3 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 5.174 Physical Layer 16.0 GT/s Lane4 Margin Control and Status (PL16L4MCS) — Offset EF4h Physical Layer 16.0 GT/s Lane4 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 5.175 Physical Layer 16.0 GT/s Lane5 Margin Control and Status (PL16L5MCS) — Offset EF8h Physical Layer 16.0 GT/s Lane5 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 5.176 Physical Layer 16.0 GT/s Lane6 Margin Control and Status (PL16L6MCS) — Offset EFCh Physical Layer 16.0 GT/s Lane6 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 5.177 Physical Layer 16.0 GT/s Lane7 Margin Control and Status (PL16L7MCS) — Offset F00h Physical Layer 16.0 GT/s Lane7 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 5.178 Physical Layer 16.0 GT/s Lane8 Margin Control and Status (PL16L8MCS) — Offset F04h Physical Layer 16.0 GT/s Lane8 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 5.179 Physical Layer 16.0 GT/s Lane9 Margin Control and Status (PL16L9MCS) — Offset F08h Physical Layer 16.0 GT/s Lane9 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 5.180 Physical Layer 16.0 GT/s Lane10 Margin Control and Status (PL16L10MCS) — Offset F0Ch Physical Layer 16.0 GT/s Lane10 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 5.181 Physical Layer 16.0 GT/s Lane11 Margin Control and Status (PL16L11MCS) — Offset F10h Physical Layer 16.0 GT/s Lane11 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 5.182 Physical Layer 16.0 GT/s Lane12 Margin Control and Status (PL16L12MCS) — Offset F14h Physical Layer 16.0 GT/s Lane12 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 5.183 Physical Layer 16.0 GT/s Lane13 Margin Control and Status (PL16L13MCS) — Offset F18h Physical Layer 16.0 GT/s Lane13 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 5.184 Physical Layer 16.0 GT/s Lane14 Margin Control and Status (PL16L14MCS) — Offset F1Ch Physical Layer 16.0 GT/s Lane14 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 5.185 Physical Layer 16.0 GT/s Lane15 Margin Control and Status (PL16L15MCS) — Offset F20h Physical Layer 16.0 GT/s Lane15 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. # 6 PCI Express\* Controller Registers (D6:F0,2) This chapter documents the registers of the processor PCIe Gen4 Controller devices (x4). The processor contains multiple Gen4 PCIe controller devices: Bus: 0, Device: 6, Function: 0 (PCIe0 x4)Bus: 0, Device: 6, Function: 2 (PCIe2 x4) **Note:** Register default values are taken from device PCIe0 only. Consult Volume 1 of this document for Device IDs Table 6-1. Summary of Bus: 0, Device: 6, Function: 0 Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|--------------------------------------------------|---------------| | 0h | 4 | Device Identifiers (ID) | 00008086h | | 4h | 2 | Device Command (CMD) | 0000h | | 6h | 2 | Primary Status (PSTS) | 0010h | | 8h | 4 | Revision ID (RID_CC) | 060400F0h | | Ch | 1 | Cache Line Size (CLS) | 00h | | Dh | 1 | Primary Latency Timer (PLT) | 00h | | Eh | 1 | Header Type (HTYPE) | 81h | | 18h | 4 | Bus Numbers (BNUM_SLT) | 0000000h | | 1Ch | 2 | I/O Base And Limit (IOBL) | 0000h | | 1Eh | 2 | Secondary Status (SSTS) | 0000h | | 20h | 4 | Memory Base And Limit (MBL) | 0000000h | | 24h | 4 | Prefetchable Memory Base And Limit (PMBL) | 00010001h | | 28h | 4 | Prefetchable Memory Base Upper 32 Bits (PMBU32) | 0000000h | | 2Ch | 4 | Prefetchable Memory Limit Upper 32 Bits (PMLU32) | 0000000h | | 34h | 1 | Capabilities List Pointer (CAPP) | 40h | | 3Ch | 2 | Interrupt Information (INTR) | 0100h | | 3Eh | 2 | Bridge Control (BCTRL) | 0000h | | 40h | 2 | Capabilities List (CLIST) | 8010h | | 42h | 2 | PCI Express Capabilities (XCAP) | 0042h | | 44h | 4 | Device Capabilities (DCAP) | 00008001h | | 48h | 2 | Device Control (DCTL) | 0020h | | 4Ah | 2 | Device Status (DSTS) | 0010h | | 4Ch | 4 | Link Capabilities (LCAP) | 01714C10h | | 50h | 2 | Link Control (LCTL) | 0000h | | 52h | 2 | Link Status (LSTS) | 1011h | | 54h | 4 | Slot Capabilities (SLCAP) | 00040060h | | 58h | 2 | Slot Control (SLCTL) | 0000h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|---------------------------------------------------|---------------| | 5Ah | 2 | Slot Status (SLSTS) | 0000h | | 5Ch | 2 | Root Control (RCTL) | 0000h | | 60h | 4 | Root Status (RSTS) | 00000000h | | 64h | 4 | Device Capabilities 2 (DCAP2) | 00080837h | | 68h | 2 | Device Control 2 (DCTL2) | 0000h | | 6Ah | 2 | Device Status 2 (DSTS2) | 0000h | | 6Ch | 4 | Link Capabilities 2 (LCAP2) | 0000000Eh | | 70h | 2 | Link Control 2 (LCTL2) | 0001h | | 72h | 2 | Link Status 2 (LSTS2) | 0000h | | 74h | 4 | Slot Capabilities 2 (SLCAP2) | 0000000h | | 78h | 2 | Slot Control 2 (SLCTL2) | 0000h | | 7Ah | 2 | Slot Status 2 (SLSTS2) | 0000h | | 80h | 2 | Message Signaled Interrupt Identifiers (MID) | 9005h | | 82h | 2 | Message Signaled Interrupt Message (MC) | 0000h | | 84h | 4 | Message Signaled Interrupt Message Address (MA) | 00000000h | | 88h | 2 | Message Signaled Interrupt Message Data (MD) | 0000h | | 90h | 2 | Subsystem Vendor Capability (SVCAP) | A00Dh | | 94h | 4 | Subsystem Vendor IDs (SVID) | 0000000h | | A0h | 2 | Power Management Capability (PMCAP) | 0001h | | A2h | 2 | PCI Power Management Capabilities (PMC) | C803h | | A4h | 4 | PCI Power Management Control (PMCS) | 00000008h | | 100h | 4 | Advanced Error Extended (AECH) | 0000000h | | 104h | 4 | Uncorrectable Error Status (UES) | 0000000h | | 108h | 4 | Uncorrectable Error Mask (UEM) | 0000000h | | 10Ch | 4 | Uncorrectable Error Severity (UEV) | 00060010h | | 110h | 4 | Correctable Error Status (CES) | 0000000h | | 114h | 4 | Correctable Error Mask (CEM) | 00002000h | | 118h | 4 | Advanced Error Capabilities And Control (AECC) | 0000000h | | 11Ch | 4 | Header Log (HL_DW1) | 0000000h | | 120h | 4 | Header Log (HL_DW2) | 00000000h | | 124h | 4 | Header Log (HL_DW3) | 0000000h | | 128h | 4 | Header Log (HL_DW4) | 0000000h | | 12Ch | 4 | Root Error Command (REC) | 0000000h | | 130h | 4 | Root Error Status (RES) | 00000000h | | 134h | 4 | Error Source Identification (ESID) | 0000000h | | 150h | 4 | PTM Extended Capability Header (PTMECH) | 0000000h | | 154h | 4 | PTM Capability (PTMCAPR) | 00000410h | | 158h | 4 | PTM Control (PTMCTLR) | 00000000h | | 200h | 4 | L1 Sub-States Extended Capability Header (L1SECH) | 0000000h | | 204h | 4 | L1 Sub-States Capabilities (L1SCAP) | 0028281Fh | | 208h | 4 | L1 Sub-States Control 1 (L1SCTL1) | 0000000h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|-----------------------------------------------------------|---------------| | 20Ch | 4 | L1 Sub-States Control 2 (L1SCTL2) | 00000028h | | 220h | 4 | ACS Extended Capability Header (ACSECH) | 00000000h | | 224h | 2 | ACS Capability (ACSCAPR) | 001Fh | | 226h | 2 | ACS Control (ACSCTLR) | 0000h | | 284h | 4 | Port VC Capability Register 1 (PVCCR1) | 00000000h | | 288h | 4 | Port VC Capability 2 (PVCC2) | 00000000h | | 28Ch | 2 | Port VC Control (PVCC) | 0000h | | 28Eh | 2 | Port VC Status (PVCS) | 0000h | | 290h | 4 | Virtual Channel 0 Resource Capability (V0VCRC) | 00000000h | | 294h | 4 | Virtual Channel 0 Resource Control (V0CTL) | 80000001h | | 29Ah | 2 | Virtual Channel 0 Resource Status (V0STS) | 0000h | | 29Ch | 4 | Virtual Channel 1 Resource Capability (V1VCRC) | 00000000h | | 2A0h | 4 | Virtual Channel 1 Resource Control (V1CTL) | 00000000h | | 2A6h | 2 | Virtual Channel 1 Resource Status (V1STS) | 0000h | | A00h | 4 | DPC Extended Capability Header (DPCECH) | 00000000h | | A04h | 2 | DPC Capability (DPCCAPR) | 14E0h | | A06h | 2 | DPC Control (DPCCTLR) | 0000h | | A08h | 2 | DPC Status (DPCSR) | 1F00h | | A0Ah | 2 | DPC Error Source ID (DPCESIDR) | 0000h | | A0Ch | 4 | RP PIO Status (RPPIOSR) | 00000000h | | A10h | 4 | RP PIO Mask (RPPIOMR) | 00070707h | | A14h | 4 | RP PIO Severity (RPPIOVR) | 00000000h | | A18h | 4 | RP PIO SysError (RPPIOSER) | 00000000h | | A1Ch | 4 | RP PIO Exception (RPPIOER) | 00000000h | | A20h | 4 | RP PIO Header Log DW1 (RPPIOHLR_DW1) | 00000000h | | A24h | 4 | RP PIO Header Log DW2 (RPPIOHLR_DW2) | 00000000h | | A28h | 4 | RP PIO Header Log DW3 (RPPIOHLR_DW3) | 00000000h | | A2Ch | 4 | RP PIO Header Log DW4 (RPPIOHLR_DW4) | 00000000h | | A30h | 4 | Secondary PCI Express Extended Capability Header (SPEECH) | 00000000h | | A34h | 4 | Link Control 3 (LCTL3) | 00000000h | | A38h | 4 | Lane Error Status (LES) | 00000000h | | A3Ch | 4 | Lane 0 And Lane 1 Equalization Control (L01EC) | 7F7F7F7Fh | | A40h | 4 | Lane 2 And Lane 3 Equalization Control (L23EC) | 7F7F7F7Fh | | A44h | 4 | Lane 4 And Lane 5 Equalization Control (L45EC) | 7F7F7F7Fh | | A48h | 4 | Lane 6 And Lane 7 Equalization Control (L67EC) | 7F7F7F7Fh | | A4Ch | 4 | Lane 8 And Lane 9 Equalization Control (L89EC) | 7F7F7F7Fh | | A50h | 4 | Lane 10 And Lane 11 Equalization Control (L1011EC) | 7F7F7F7Fh | | A54h | 4 | Lane 12 And Lane 13 Equalization Control (L1213EC) | 7F7F7F7Fh | | A58h | 4 | Lane 14 And Lane 15 Equalization Control (L1415EC) | 7F7F7F7Fh | | A90h | 4 | Data Link Feature Extended Capability Header (DLFECH) | 00000000h | | A94h | 4 | Data Link Feature Capabilities (DLFCAP) | 80000000h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|----------------------------------------------------------------------------------|---------------| | A98h | 4 | Data Link Feature Status (DLFSTS) | 00000000h | | A9Ch | 4 | Physical Layer 16.0 GT/s Extended Capability Header (PL16GECH) | 00000000h | | AA0h | 4 | Physical Layer 16.0 GT/s Capability (PL16CAP) | 00000000h | | AA4h | 4 | Physical Layer 16.0 GT/s Control (PL16CTL) | 00000000h | | AA8h | 4 | Physical Layer 16.0 GT/s Status (PL16S) | 00000000h | | AACh | 4 | Physical Layer 16.0 GT/s Local Data Parity Mismatch Status (PL16LDPMS) | 00000000h | | AB0h | 4 | Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status (PL16FRDPMS) | 00000000h | | AB4h | 4 | Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status (PL16SRDPMS) | 00000000h | | AB8h | 4 | Physical Layer 16.0 GT/s Extra Status (PL16ES) | 00000000h | | ABCh | 2 | Physical Layer 16.0 GT/s Lane 01 Equalization Control (PL16L01EC) | FFFFh | | ABEh | 2 | Physical Layer 16.0 GT/s Lane 23 Equalization Control (PL16L23EC) | FFFFh | | AC0h | 2 | Physical Layer 16.0 GT/s Lane 45 Equalization Control (PL16L45EC) | FFFFh | | AC2h | 2 | Physical Layer 16.0 GT/s Lane 67 Equalization Control (PL16L67EC) | FFFFh | | AC4h | 2 | Physical Layer 16.0 GT/s Lane 89 Equalization Control (PL16L89EC) | FFFFh | | AC6h | 2 | Physical Layer 16.0 GT/s Lane 1011 Equalization Control (PL16L1011EC) | FFFFh | | AC8h | 2 | Physical Layer 16.0 GT/s Lane 1213 Equalization Control (PL16L1213EC) | FFFFh | | ACAh | 2 | Physical Layer 16.0 GT/s Lane 1415 Equalization Control (PL16L1415EC) | FFFFh | | C70h | 4 | VNN Removal Control (VNNREMCTL) | 00000001h | | C74h | 4 | VNN Removal Save And Restore Hardware Contexts 1 (VNNRSNRC1) | 00000000h | | EDCh | 4 | Physical Layer 16.0 GT/s Margining Extended Capability Header (PL16MECH) | 00010027h | | EE0h | 4 | Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status (PL16MPCPS) | 00000000h | | EE4h | 4 | Physical Layer 16.0 GT/s Lane0 Margin Control and Status (PL16L0MCS) | 00009C38h | | EE8h | 4 | Physical Layer 16.0 GT/s Lane1 Margin Control and Status (PL16L1MCS) | 00009C38h | | EECh | 4 | Physical Layer 16.0 GT/s Lane2 Margin Control and Status (PL16L2MCS) | 00009C38h | | EF0h | 4 | Physical Layer 16.0 GT/s Lane3 Margin Control and Status (PL16L3MCS) | 00009C38h | | EF4h | 4 | Physical Layer 16.0 GT/s Lane4 Margin Control and Status (PL16L4MCS) | 00009C38h | | EF8h | 4 | Physical Layer 16.0 GT/s Lane5 Margin Control and Status (PL16L5MCS) | 00009C38h | | EFCh | 4 | Physical Layer 16.0 GT/s Lane6 Margin Control and Status (PL16L6MCS) | 00009C38h | | F00h | 4 | Physical Layer 16.0 GT/s Lane7 Margin Control and Status (PL16L7MCS) | 00009C38h | | F04h | 4 | Physical Layer 16.0 GT/s Lane8 Margin Control and Status (PL16L8MCS) | 00009C38h | | F08h | 4 | Physical Layer 16.0 GT/s Lane9 Margin Control and Status (PL16L9MCS) | 00009C38h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|------------------------------------------------------------------------|---------------| | F0Ch | 4 | Physical Layer 16.0 GT/s Lane10 Margin Control and Status (PL16L10MCS) | 00009C38h | | F10h | 4 | Physical Layer 16.0 GT/s Lane11 Margin Control and Status (PL16L11MCS) | 00009C38h | | F14h | 4 | Physical Layer 16.0 GT/s Lane12 Margin Control and Status (PL16L12MCS) | 00009C38h | | F18h | 4 | Physical Layer 16.0 GT/s Lane13 Margin Control and Status (PL16L13MCS) | 00009C38h | | F1Ch | 4 | Physical Layer 16.0 GT/s Lane14 Margin Control and Status (PL16L14MCS) | 00009C38h | | F20h | 4 | Physical Layer 16.0 GT/s Lane15 Margin Control and Status (PL16L15MCS) | 00009C38h | | 1330h | 4 | Feature Control 2 (FCTL2) | 00000000h | ## 6.1 Device Identifiers (ID) — Offset 0h Device ID and Vendor ID | Туре | Size | Offset | Default | |------|--------|----------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 0h | 00008086h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------| | 31:16 | 0000h<br>RO/V | Device Identification (DID): See the Device ID table in the first volume of this document. | | 15:0 | 8086h<br>RO | Vendor Identification (VID): Indicates Intel. | ## 6.2 Device Command (CMD) — Offset 4h **Device Command** | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 4h | 0000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW/V2 | Interrupt Disable (ID): This disables pin-based INTx# interrupts on enabled hot plug and power management events. This bit has no effect on MSI operation. When set, internal INTx# messages will not be generated. When cleared, internal INTx# messages are generated if there is an interrupt for hot plug or power management and MSI is not enabled. This bit does not affect interrupt forwarding from devices connected to the root port. Assert_INTx and Deassert_INTx messages will still be forwarded to the internal interrupt controllers if this bit is set. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is RO and returns a value of 0 when read, else it is RW with the functionality described above. | | 9 | 0h<br>RO | Fast Back to Back Enable (FBE): This field is reserved per PCI-Express spec. | | 8 | 0h<br>RW | SERR# Enable (SEE): When set, enables the root port to generate an SERR# message when PSTS.SSE is set. | | 7 | 0h<br>RO | Wait Cycle Control (WCC): This field is reserved per PCI-Express spec. | | 6 | 0h<br>RW | Parity Error Response Enable (PERE): Indicates that the device is capable of reporting parity errors as a master on the backbone. | | 5 | 0h<br>RO | VGA Palette Snoop (VGA_PSE): This field is reserved per PCI-Express spec. | | 4 | 0h<br>RO | Memory Write and Invalidate Enable (MWIE): This field is reserved per PCI-Express spec. | | 3 | 0h<br>RO | Special Cycle Enable (SCE): This field is reserved per PCI-Express and PCI bridge spec. | | 2 | 0h<br>RW | Bus Master Enable (BME): When set, allows the root port to forward Memory and I/O Read/Write cycles onto the backbone from a PCI-Express device. When this bit is 0b, Memory and I/O requests received at a Root Port must be handled as Unsupported Requests (UR). This bit does not affect forwarding of Completions in either the Upstream or Downstream direction. The forwarding of Requests other than Memory or I/O requests is not controlled by this bit. | | 1 | 0h<br>RW | Memory Space Enable (MSE): When set, memory cycles within the range specified by the memory base and limit registers can be forwarded to the PCI-Express device. When cleared, these memory cycles are master aborted on the backbone. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | 0h<br>RW | I/O Space Enable (IOSE): When set, I/O cycles within the range specified by the I/O base and limit registers can be forwarded to the PCI-Express device. When cleared, these cycles are master aborted on the backbone. | | ## 6.3 Primary Status (PSTS) — Offset 6h ## **Primary Status** | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 6h | 0010h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 0h<br>RW/1C/V | <b>Detected Parity Error (DPE):</b> Set when the root port receives a command or data from the backbone with a parity error. This is set even if PCMD.PERE is not set. | | 14 | 0h<br>RW/1C/V | Signaled System Error (SSE): Set when the root port signals a system error to the internal SERR# logic. | | 13 | 0h<br>RW/1C/V | Received Master Abort (RMA): Set when the root port receives a completion with unsupported request status from the backbone. | | 12 | 0h<br>RW/1C/V | Received Target Abort (RTA): Set when the root port receives a completion with completer abort from the backbone. | | 11 | 0h<br>RW/1C/V | Signaled Target Abort (STA): Set whenever the root port forwards a target abort received from the downstream device onto the backbone. | | 10:9 | 0h<br>RO | Primary DEVSEL# Timing Status (PDTS): This field is reserved per PCI-Express spec | | 8 | 0h<br>RW/1C/V | Master Data Parity Error Detected (DPD): Set when the root port receives a completion with a data parity error on the backbone and PCMD.PERE is set. | | 7 | 0h<br>RO | Primary Fast Back to Back Capable (PFBC): This field is reserved per PCI-Express spec. | | 6 | 0h<br>RO | Reserved | | 5 | 0h<br>RO | Primary 66 MHz Capable (PC66): This field is reserved per PCI-Express spec. | | 4 | 1h<br>RO | Capabilities List (CLIST): Indicates the presence of a capabilities list. | | 3 | 0h<br>RO/V | Interrupt Status (IS): Indicates status of hot plug and power management interrupts on the root port that result in INTx# message generation. This bit is not set if MSI is enabled. If MSI is not enabled, this bit is set regardless of the state of CMD.ID. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 2:0 | 0h<br>RO | Reserved | ## 6.4 Revision ID (RID\_CC) — Offset 8h #### Revision ID | Туре | Size | Offset | Default | |------|--------|----------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 8h | 060400F0h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 06h<br>RO | Base Class Code (BCC): Indicates the device is a bridge device. | | 23:16 | 04h<br>RO/V | Sub-Class Code (SCC): The default indicates the device is a PCI-to-PCI bridge. If the MPC.Bridge Type register is set to a 1 for a Host Bridge, this register reads 00h. | | 15:8 | 00h<br>RO/V | Programming Interface (PI): PCI-to-PCI bridge. | | 7:0 | F0h<br>RO/V | Revision ID (RID): Indicates the revision of the bridge. | ## 6.5 Cache Line Size (CLS) — Offset Ch #### Cache Line Size | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:6, F:0] + Ch | 00h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------| | 7:0 | 00h<br>RW | Line Size (LS): This is read/write but contains no functionality, per PCI-Express spec | ## 6.6 Primary Latency Timer (PLT) — Offset Dh Primary Latency Timer | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:6, F:0] + Dh | 00h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------|--| | 7:3 | 00h<br>RO | Latency Count (CT): This field is reserved per PCI-Express spec | | | 2:0 | 0h<br>RO | Reserved | | ## 6.7 Header Type (HTYPE) — Offset Eh Header Type | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:6, F:0] + Eh | 81h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 1h<br>RO | Multi-function Device (MFD): This bit is 1 to indicate a multi-function device. | | 6:0 | 01h<br>RO/V | Header Type (HTYPE): The default mode identifies the header layout of the configuration space, which is a PCI-to-PCI bridge. If the MPC.Bridge Type register is set to a 1 for a Host Bridge, this register reads 00h. | ## 6.8 Bus Numbers (BNUM\_SLT) — Offset 18h **Bus Numbers** | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 18h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 00h<br>RW/V2 | Secondary Latency Timer (SLT): For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is a RW register - else this register is RO and returns 0. This register does not affect the behavior of any HW logic. | | 23:16 | 00h<br>RW | Subordinate Bus Number (SBBN): Indicates the highest PCI bus number below the bridge. | | 15:8 | 00h<br>RW | Secondary Bus Number (SCBN): Indicates the bus number the port. | | 7:0 | 00h<br>RW | Primary Bus Number (PBN): Indicates the bus number of the backbone. | ## 6.9 I/O Base And Limit (IOBL) — Offset 1Ch I/O Base And Limit | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 1Ch | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | 0h<br>RW | I/O Address Limit (IOLA): I/O Base bits corresponding to address lines 15:12 for 4KB alignment. Bits 11:0 are assumed to be padded to FFFh. | | 11:8 | 0h<br>RO | I/O Limit Address Capability (IOLC): Indicates that the bridge does not support 32-bit I/O addressing. | | 7:4 | 0h<br>RW | I/O Base Address (IOBA): I/O Base bits corresponding to address lines 15:12 for 4KB alignment. Bits 11:0 are assumed to be padded to 000h. | | 3:0 | 0h<br>RO | I/O Base Address Capability (IOBC): Indicates that the bridge does not support 32-bit I/O addressing. | ## 6.10 Secondary Status (SSTS) — Offset 1Eh Secondary Status | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 1Eh | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RW/1C/V | Detected Parity Error (DPE): Set when the port receives a poisoned TLP. | | | 14 | 0h<br>RW/1C/V | Received System Error (RSE): Set when the port receives an ERR_FATAL or ERR_NONFATAL message from the device. | | | 13 | 0h<br>RW/1C/V | Received Master Abort (RMA): Set when the port receives a completion with Unsupported Request status from the device. | | | 12 | 0h<br>RW/1C/V | Received Target Abort (RTA): Set when the port receives a completion with Completion Abort status from the device. | | | 11 | 0h<br>RW/1C/V | Signaled Target Abort (STA): Set when the port generates a completion with Completion Abort status to the device. | | | 10:9 | 0h<br>RO/V | Secondary DEVSEL# Timing Status (SDTS): This field is reserved per PCI-Express spec For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register returns a value of 01b when read, else this register returns a value of 00b. | | | 8 | 0h<br>RW/1C/V | Data Parity Error Detected (DPD): Set when the BCTRL.PERE, and either of the following two conditions occurs: Port receives completion marked poisoned. Port poisons a write request to the secondary side. | | | 7 | 0h<br>RO/V | Secondary Fast Back to Back Capable (SFBC): This field is reserved per PCI Express spec For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register returns a value of 1b when read, else this register returns a value of 0b. | | | 6 | 0h<br>RO | Reserved | | | 5 | 0h<br>RO | Secondary 66 MHz Capable (SC66): This field is reserved per PCI Express spec | | | 4:0 | 0h<br>RO | Reserved | | ## 6.11 Memory Base And Limit (MBL) — Offset 20h Memory Base And Limit | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 20h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RW | Memory Limit (ML): These bits are compared with bits 31:20 of the incoming address to determine the upper 1MB aligned value of the range. | | 19:16 | 0h<br>RO | Reserved | | 15:4 | 000h<br>RW | Memory Base (MB): These bits are compared with bits 31:20 of the incoming address to determine the lower 1MB aligned value of the range. | | 3:0 | 0h<br>RO | Reserved | # 6.12 Prefetchable Memory Base And Limit (PMBL) — Offset 24h Prefetchable Memory Base And Limit | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 24h | 00010001h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RW | Prefetchable Memory Limit (PML): These bits are compared with bits 31:20 of the incoming address to determine the upper 1MB aligned value of the range. | | 19:16 | 1h<br>RO | <b>64-bit Indicator (I64L):</b> Indicates support for 64-bit addressing. | | 15:4 | 000h<br>RW | Prefetchable Memory Base (PMB): These bits are compared with bits 31:20 of the incoming address to determine the lower 1MB aligned value of the range. | | 3:0 | 1h<br>RO | <b>64-bit Indicator (I64B):</b> Indicates support for 64-bit addressing. | # 6.13 Prefetchable Memory Base Upper 32 Bits (PMBU32) — Offset 28h Prefetchable Memory Base Upper 32 Bits | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 28h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Prefetchable Memory Base Upper Portion (PMBU): Upper 32-bits of the prefetchable address base. | # 6.14 Prefetchable Memory Limit Upper 32 Bits (PMLU32) — Offset 2Ch Prefetchable Memory Limit Upper 32 Bits | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:6, F:0] + 2Ch | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Prefetchable Memory Limit Upper Portion (PMLU): Upper 32-bits of the prefetchable address limit. | ## 6.15 Capabilities List Pointer (CAPP) — Offset 34h Capabilities List Pointer | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:6, F:0] + 34h | 40h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 40h<br>RW/O | Capabilities Pointer (PTR): Indicates that the pointer for the first entry in the capabilities list. BIOS can determine which capabilities will be exposed by including or removing them from the capability linked list. As this register is RWO, BIOS must write a value to this register, even if it is to rewrite the default value. Capability Linked List (Default Settings) Offset Capability Next Pointer 40h PCI Express 80h 80h Message Signaled Interrupt (MSI) 90h 90h Subsystem Vendor A0h A0h PCI Power Management 00h Extended PCIE Capability Linked List Offset Capability Next Pointer 100h Advanced Error Reporting 000h 140h Access Control Services 000h 200h L1 Sub-states 000h 220h Secondary PCI Express Capability 000h | ## 6.16 Interrupt Information (INTR) — Offset 3Ch Interrupt Information | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 3Ch | 0100h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 01h<br>RO/V | Interrupt Pin (IPIN): Indicates the interrupt pin driven by the root port. At reset, this register takes on the following values, which reflect the reset state of the STRPFUSECFG.PxIP field: Port Bits[15:12] Bits[11:08] 1 0h STRPFUSECFG.P1IP 2 0h STRPFUSECFG.P2IP 3 0h STRPFUSECFG.P2IP 3 0h STRPFUSECFG.P3IP X 0h STRPFUSECFG.PxIP The value that is programmed into STRPFUSECFG.PxIP is always reflected in this register. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register returns a value of 00h when read, else this register returns the value from the table above. Note: Depending on the platform, the number of Root Ports supported may vary. In this case, the encodings defined in this register will be scaled accordingly. | | 7:0 | 00h<br>RW | Interrupt Line (ILINE): Software written value to indicate which interrupt line (vector) the interrupt is connected to. No hardware action is taken on this register. | ## 6.17 Bridge Control (BCTRL) — Offset 3Eh ## Bridge Control | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 3Eh | 0000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description Reserved | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:12 | 0h<br>RO | | | | 11 | Oh<br>RW/V2 | Discard Timer SERR# Enable (DTSE): This field is reserved per PCI-Express spec. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is RW else it is RO. This register is only maintained for SW compatibility and has no functionality within the port. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 10 | 0h<br>RO | Discard Timer Status (DTS): This field is reserved per PCI-Express spec. For PCI Bus Emulation Mode compatibility, this register can remain RO as no secondary discard timer exists that will ever cause it to be set. | | | 9 | 0h<br>RW/V2 | Secondary Discard Timer (SDT): This field is reserved per PCI-Express spec. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is RW else it is RO. This register is only maintained for SW compatibility and has no functionality within the port. | | | 8 | 0h<br>RW/V2 | Primary Discard Timer (PDT): This field is reserved per PCI-Express spec. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is RW else it is RO. This register is only maintained for SW compatibility and has no functionality within the port. | | | 7 | 0h<br>RO | Fast Back to Back Enable (FBE): This field is reserved per PCI-Express spec. | | | 6 | 0h<br>RW | Secondary Bus Reset (SBR): Triggers a Hot Reset on the PCI-Express port. | | | 5 | 0h<br>RW/V2 | Master Abort Mode (MAM): This field is reserved per PCI-Express spec. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is RW else it is RO. This register is only maintained for SW compatibility and has no functionality within the port. | | | 4 | 0h<br>RW | VGA 16-Bit Decode (V16): When set, indicates that the I/O aliases of the VGA range (see BCTRL:VE definition below), are not enabled. 0: Execute 10-bit address decode on VGA I/O accesses. 1: Execute 16-bit address decode on VGA I/O accesses. | | | 3 | 0h<br>RW | VGA Enable (VE): When set, the following ranges will be claimed off the backbone by the root port: Memory ranges A0000h-BFFFFh I/O ranges 3B0h - 3BBh and 3C0h - 3DFh, and all aliases of bits 15:10 in any combination of 1's | | | 2 | Oh<br>RW | ISA Enable (IE): This bit only applies to I/O addresses that are enabled by the I/O Base and I/O Limit registers and are in the first 64KB of PCI I/O space. If this bit is set, the root port will block any forwarding from the backbone to the device of I/O transactions addressing the last 768 bytes in each 1KB block (offsets 100h to 3FFh). | | | | | SERR# Enable (SE): When set, ERR_COR, ERR_NONFATAL, and ERR_FATAL messages received are forwarded to the backbone. When cleared, they are not. | | | 0 Oh RW Parity Error Response Enable (PERE): When set, poisoned write TLPs and completions indicating poisoned TLPs will SSTS.DPD. | | When set, poisoned write TLPs and completions indicating poisoned TLPs will set the | | ## 6.18 Capabilities List (CLIST) — Offset 40h Capabilities List | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 40h | 8010h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 80h<br>RW/O | Next Capability (NEXT): Indicates the location of the next capability. The default value of this register is 80h which points to the MSI Capability structure. BIOS can determine which capabilities will be exposed by including or removing them from the capability linked list. As this register is RWO, BIOS must write a value to this register, even if it is to rewrite the default value. | | 7:0 | 10h<br>RO | Capability ID (CID): Indicates this is a PCI Express capability | ## 6.19 PCI Express Capabilities (XCAP) — Offset 42h PCI Express Capabilities | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 42h | 0042h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:14 | 0h<br>RO | Reserved | | | 13:9 | 00h<br>RO | Interrupt Message Number (IMN): The Root Port does not have multiple MSI interrupt numbers. | | | 8 | 0h<br>RW/O | Slot Implemented (SI): Indicates whether the root port is connected to a slot. Slot support is platform specific. BIOS programs this field, and it is maintained until a platform reset. | | | 7:4 | 4h<br>RO | Device / Port Type (DT): Indicates this is a PCI-Express root port | | | 3:0 | 2h<br>RO | Capability Version (CV): Version 2.0 indicates devices compliant to the PCI Express 2.0 and 3.0 specification which incorporates the Register Expansion ECN. | | ## 6.20 Device Capabilities (DCAP) — Offset 44h ## **Device Capabilities** | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 44h | 00008001h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:29 | 0h<br>RO | Reserved | | | 28 | 0h<br>RO | Function Level Reset Capable (FLRC): Not supported in Root Ports | | | 27:26 | 0h<br>RO | Captured Slot Power Limit Scale (CSPS): Not supported. | | | 25:18 | 00h<br>RO | Captured Slot Power Limit Value (CSPV): Not supported. | | | 17:16 | 0h<br>RO | Reserved | | | 15 | 1h<br>RO | Role Based Error Reporting (RBER): Indicates that this device implements the functionality defined in the Error Reporting ECN as required by the PCI Express 1.1 spec. | | | 14:12 | 0h<br>RO | Reserved | | | 11:9 | 0h<br>RO | Endpoint L1 Acceptable Latency (E1AL): This field is reserved for root ports. | | | 8:6 | 0h<br>RO | Endpoint L0s Acceptable Latency (E0AL): This field is reserved for root ports. | | | 5 | 0h<br>RW/O | Extended Tag Field Supported (ETFS): The Root Port never needs to initiate a transaction as a Requester with the Extended Tag bits being set. This bit does not affect the root port's ability to forward requests as a bridge as the root port always supports forwarding requests with extended tags. | | | 4:3 | 0h<br>RO | Phantom Functions Supported (PFS): No phantom functions supported | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 2:0 | 1h<br>RW/O | Max Payload Size Supported (MPS): BIOS should write to this field during system initialization. Max Payload Size of up to 256B is supported. Programming this field to any values other than 128B or 256B max payload size will result in aliasing to 128B max payload size. 000b: 128 bytes max payload size. 001b: 256 bytes max payload size. 010b: 512 bytes max payload size. 011b: 1024 bytes max payload size. 100b: 2048 bytes max payload size. 101b: 4096 bytes max payload size. 110b: Reserved. 111b: Reserved. This field applies only to the PCIe link interface. | | ## 6.21 Device Control (DCTL) — Offset 48h ### **Device Control** | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 48h | 0020h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RO | Reserved | | | 14:12 | 0h<br>RO | Max Read Request Size (MRRS): Hardwired to 0. This field applies only to the PCIe link interface. | | | 11 | 0h<br>RO | Enable No Snoop (ENS): Not supported. The root port will never issue non-snoop requests. | | | 10 | 0h<br>RW/P | Aux Power PM Enable (APME): Must be RW for OS testing. The OS will set this bit to 1 if the device connected has detected aux power. It has no effect on the root port otherwise. | | | 9 | 0h<br>RO | Phantom Functions Enable (PFE): Not supported | | | 8 | 0h<br>RO | Extended Tag Field Enable (ETFE): Not supported | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:5 | 1h<br>RW | Max Payload Size (MPS): The root port supports up to 256B max payload. Programming this field to any values greater than DCAP.MPS will result in aliasing to 128B max payload size. 000b: 128 bytes max payload size. 001b: 256 bytes max payload size. 010b: 512 bytes max payload size. 011b: 1024 bytes max payload size. 100b: 2048 bytes max payload size. 100b: 4096 bytes max payload size. 110b: Reserved. 111b: Reserved. This field applies only to the PCIe link interface. Note: Software should ensure that the system is quiescent and no TLP is in progress prior to changing this field. BIOS should program this field prior to enabling BME. | | | 4 | 0h<br>RO | Enable Relaxed Ordering (ERO): Not supported | | | 3 | 0h<br>RW | Unsupported Request Reporting Enable (URE): When set, allows signaling ERR_NONFATAL, ERR_FATAL, or ERR_COR to the Root Control register when detecting an unmasked Unsupported Request (UR). An ERR_COR is signaled when a unmasked Advisory Non-Fatal UR is received. An ERR_FATAL, ERR_or NONFATAL, is sent to the Root Control Register when an uncorrectable non-advisory UR is received with the severity set by the Uncorrectable Error Severity register. | | | 2 | 0h<br>RW | Fatal Error Reporting Enable (FEE): Enables signaling of ERR_FATAL to the Root Control register due to internally detected errors or error messages received across the link. Other bits also control the full scope of related error reporting. | | | 1 | 0h<br>RW | Non-Fatal Error Reporting Enable (NFE): When set, enables signaling of ERR_NONFATAL to the Root Control register due to internally detected errors or error messages received across the link. Other bits also control the full scope of related error reporting. | | | 0 | 0h<br>RW | Correctable Error Reporting Enable (CEE): When set, enables signaling of ERR_CORR to the Root Control register due to internally detected errors or error messages received across the link. Other bits also control the full scope of related error reporting. | | ## 6.22 Device Status (DSTS) — Offset 4Ah **Device Status** | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 4Ah | 0010h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:6 | 0h<br>RO | Reserved | | | 5 | 0h<br>RO | Transactions Pending (TDP): This bit has no meaning for the root port since it never initiates a non-posted request with its own Requester ID. | | | 4 | 1h AUX Power Detected (APD): RO The root port contains AUX power for wakeup | | | | 3 | 0h<br>RW/1C/V | Unsupported Request Detected (URD): Indicates an unsupported request was detected. | | | 2 | 0h RW/1C/V Fatal Error Detected (FED): Indicates a fatal error was detected. Set when a fatal error occurred on from a clink protocol error, buffer overflow, or malformed TLP | | | | 1 | 0h<br>RW/1C/V | Non-Fatal Error Detected (NFED): Indicates a non-fatal error was detected. Set when an received a non-fatal error occurred from a poisoned TLP, unexpected completions, unsupported requests, completer abort, or completer timeout | | | 0 | 0h<br>RW/1C/V | Correctable Error Detected (CED): Indicates a correctable error was detected. Set when received an internal correctable error from receiver errors / framing errors, TLP CRC error, DLLP CRC error, replay num rollover, replay timeout. | | ## 6.23 Link Capabilities (LCAP) — Offset 4Ch Link Capabilities | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 4Ch | 01714C10h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 01h<br>RO/V | Port Number (PN): Indicates the port number for the root port. This value is different for each implemented port: Port# Value of PN field 1 01h 2 02h 3 03h : : : X 0Xh Note: Depending on the platform, the number of Root Ports supported may vary. In this case, the encodings defined in this register will be scaled accordingly. | | | 23 | 0h<br>RO | Reserved | | | 22 | 1h<br>RW/O | ASPM Optionality Compliance (ASPMOC): This bit must be set to 1b for PCIe 3.0 compliant port. Components implemented against certain earlier versions of this specification will have this bit set to 0b. Software is permitted to use the value of this bit to help determine whether to enable ASPM or whether to run ASPM compliance tests. | | | 21 | 1h<br>RO | Link Bandwidth Notification Capability (LBNC): This port supports Link Bandwidth Notification status and interrupt mechanisms. | | | 20 | 1h<br>RO | Link Active Reporting Capable (LARC): This port supports the optional capability of reporting the DL_Active state of the Data Link Control and Management State Machine. | | | 19 | 0h<br>RO | Surprise Down Error Reporting Capable (SDERC): Set to 0 to indicate the Root Port does not support Surprise Down Error Reporting | | | 18 | 0h<br>RO | Clock Power Management (CPM): 0' Indicates that root ports do not support the CLKREQ# mechanism. | | | 17:15 | 2h<br>RW/O | L1 Exit Latency (EL1): Indicates an exit latency of 2us to 4us. 000b: Less than 1 us 001b: 1 us to less than 2 us 010b: 2 us to less than 4 us 011b: 4 us to less than 8 us 100b: 8 us to less than 16 us 101b: 16 us to less than 32 us 110b: 32 us to 64 us 111b: More than 64 us Note: If power management (e.g PLL shutdown) is enabled, BIOS should program this latency to comprehend PLL lock latency. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 14:12 | 4h<br>RO/V | LOs Exit Latency (ELO): Indicates an exit latency based upon common-clock configuration: LCTL.CCC Value 0 MPC.UCEL 1 MPC.CCEL | | | 11:10 | 3h<br>RW/O | Active State Link PM Support (APMS): Indicates the level of active state power management on this link Bits Definition 00b: No ASPM Support 01b: L0s Supported 10b: L1 Supported 11b: L0s and L1 Supported | | | 9:4 | 01h<br>RO/V | Maximum Link Width (MLW): Indicates the maximum link width of the link 0x1: x1 Link Width 0x2: x2 Link Width 0x4: x4 Link Width 0x8: x8 Link Width | | | 3:0 | 0h<br>RO/V | Max Link Speed (MLS): This field indicates the maximum Link speed of the associated Port. The encoded value specifies a bit location in the Supported Link Speeds Vector (in the Link Capabilities 2 register) that corresponds to the maximum Link speed. Defined encodings are: 0001b: Supported Link Speeds Vector field bit 0. 0010b: Supported Link Speeds Vector field bit 1. 0011b: Supported Link Speeds Vector field bit 2. 0100b: Supported Link Speeds Vector field bit 3. 0101b: Supported Link Speeds Vector field bit 4. 0110b: Supported Link Speeds Vector field bit 5. 0111b: Supported Link Speeds Vector field bit 6. All other encodings are reserved. This field reports a value of 0001b if GEN1 data rate is supported but both GEN2 and GEN3 data rate support are disabled through PCI Express Speed Limit setting or MPC.PCIESD register. This field reports a value of 0010b if both GEN1 and GEN2 data rate are supported but GEN3 data rate support is disabled through PCI Express Speed Limit setting or MPC.PCIESD register. Otherwise, this field reports a value of 0011b. | | ## 6.24 Link Control (LCTL) — Offset 50h Link Control | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 50h | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:12 | 0h<br>RO | Reserved | | | 11 | 0h<br>RW | Link Autonomous Bandwidth Interrupt Enable (LABIE): Link Autonomous Bandwidth Interrupt Enable - When Set, this bit enables the generation of an interrupt to indicate that the Link Autonomous Bandwidth Status bit has been Set. | | | 10 | 0h<br>RW | Link Bandwidth Management Interrupt Enable (LBMIE): When Set, this bit enables the generation of an interrupt to indicate that the Link Bandwidth Management Status bit has been Set. This bit is not applicable and is reserved for Endpoints, PCI Express-to-PCI/PCI-X bridges, and Upstream Ports of Switches. Functions that do not implement the Link Bandwidth Notification Capability must hardwire this bit to 0b. Default value of this bit is 0b. | | | 9 | 0h<br>RW | Hardware Autonomous Width Disable (HAWD): When Set, this bit disables hardware from changing the Link width for reasons other than attempting to correct unreliable Link operation by reducing Link width. Note: When operating as PCI Express, this bit defines the value of the Link Upconfigure Capability in TS2 Ordered Sets. Default value of this bit is 0b. | | | 8 | 0h<br>RO | Enable Clock Power Management (ECPM): Not supported on Root Ports. | | | 7 | 0h<br>RW | Extended Sync (ES): When set, forces extended transmission of FTS ordered sets in FTS and extra TS2 at exit from L1 prior to entering L0. | | | 6 | 0h<br>RW | Common Clock Configuration (CCC): When set, indicates that the Root Port and device are operating with a distributed common reference clock. | | | 5 | 0h<br>WO | Retrain Link (RL): When set, the root port will train its downstream link. This bit always returns 0 when read. Software uses LSTS.LT and LSTS.LTE to check the status of training. It is permitted to write 1b to this bit while simultaneously writing modified values to other fields in this register. If the LTSSM is not already in Recovery or Configuration, the resulting Link training must use the modified values. If the LTSSM is already in Recovery or Configuration, the modified values are not required to affect the Link training that's already in progress. | | | 4 | 0h<br>RW | Link Disable (LD): When set, the root port will disable the link by directing the LTSSM to the Disabled state. | | | 3 | 0h<br>RW/O | Read Completion Boundary Control (RCBC): Indicates the read completion boundary is 64 bytes. | | | 2 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1:0 | 0h<br>RW | Active State Link PM Control (ASPM): Indicates whether the root port should enter L0s or L1 or both. Bits Definition 00 Disabled 01 L0s Entry Enabled 10 L1 Entry Enabled 11 L0s and L1 Entry Enabled The value of this register is used unless the Root Port ASPM Control Override Enable register is set, in which case the Root Port ASPM Control Override value is used. Note: If STRPFUSECFG.ASPMDIS is 1, hardware will always see 00 as an output from this register. BIOS reading this register should always return the correct value. | | ### 6.25 Link Status (LSTS) — Offset 52h #### Link Status | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 52h | 1011h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | Link Autonomous Bandwidth Status (LABS): | | | 15 | 0h | This bit is Set by hardware to indicate that hardware has autonomously changed Link speed or width, without the Port transitioning through DL_Down status, for reasons other than to attempt to correct unreliable Link operation. | | | 13 | RW/1C/V | This bit must be set if the Physical Layer reports a speed or width change was initiated by the Downstream component that was indicated as an autonomous change. | | | | | The default value of this bit is 0b. | | | | | Link Bandwidth Management Status (LBMS): | | | | 0h<br>RW/1C/V | This bit is Set by hardware to indicate that either of the following has occurred without the Port transitioning through DL_Down status: | | | | | A Link retraining has completed following a write of 1b to the Retrain Link bit | | | 14 | | Note: This bit is Set following any write of 1b to the Retrain Link bit, including when the Link is in the process of retraining for some other reason. | | | 17 | | Hardware has changed Link speed or width to attempt to correct unreliable Link operation, either through an LTSSM timeout or a higher level process | | | | | This bit must be set if the Physical Layer reports a speed or width change was initiated by the Downstream component that was not indicated as an autonomous change. | | | | | The default value of this bit is 0b. | | | 13 Oh RO/V Link Active (LA): Set to 1b when the Data Link Control and Management State Machin DL_Active state, 0b otherwise. | | Set to 1b when the Data Link Control and Management State Machine is in the | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 12 | 1h<br>RO/V | Slot Clock Configuration (SCC): In normal mode, Root Port uses the same reference clock as on the platform and does not generate its own clock. Note: When operating in PCI Express mode, the default of this register bit is dependent on the PCIe Non-Common Clock With SSC Mode Enable Strap. If the strap enables non-common clock with SSC support, this bit shall default to 0. Otherwise, this bit shall default to 1. | | | 11 | 0h<br>RO/V | Link Training (LT): The root port sets this bit whenever link training is occurring, or that 1b was written to the Retrain Link bit but Link training has not yet begun. It clears the bit upon completion of link training. | | | 10 | 0h<br>RO | Reserved | | | 9:4 | Negotiated Link Width (NLW): Negotiated link width. 0x1: x1 Link Width 01h 0x2: x2 Link Width RO/V 0x4: x4 Link Width 0x8: x8 Link Width 0x10: x16 Link Width The value of this register is undefined if the link has not successfully trained | | | | 3:0 | 1h<br>RO/V | Current Link Speed (CLS): This field indicates the negotiated Link speed of the given link. The encoded value specifies a bit location in the Supported Link Speeds Vector (in the Link Capabilities 2 register) that corresponds to the current Link speed. Defined encodings are: 0001b: Supported Link Speeds Vector field bit 0. 0010b: Supported Link Speeds Vector field bit 1. 0011b: Supported Link Speeds Vector field bit 2. 0100b: Supported Link Speeds Vector field bit 3. 0101b: Supported Link Speeds Vector field bit 4. 0110b: Supported Link Speeds Vector field bit 5. 0111b: Supported Link Speeds Vector field bit 6. All other encodings are reserved. The value of this field is undefined if the link is not up. | | ### 6.26 Slot Capabilities (SLCAP) — Offset 54h Slot Capabilities | | Туре | Size | Offset | Default | |---|------|--------|-----------------------|-----------| | ĺ | PCI | 32 bit | [B:0, D:6, F:0] + 54h | 00040060h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:19 | 0000h<br>RW/O | Physical Slot Number (PSN): This is a value that is unique to the slot number. BIOS sets this field and it remains set until a platform reset. | | | 18 | 1h<br>RO | No Command Completed Support (NCCS): Set to 1 as this port does not implement a Hot Plug controller and can handle back-2-back writes to all fields of the slot control register without delay between successive writes. | | | 17 | 0h<br>RO | Electromechanical Interlock Present (EMIP): Set to 0 to indicate that no electro-mechanical interlock is implemented. | | | 16:15 | 0h<br>RW/O | Slot Power Limit Scale (SLS): specifies the scale used for the slot power limit value. BIOS sets this field and it remains set until a platform reset. | | | 14:7 | 00h<br>RW/O | Slot Power Limit Value (SLV): Specifies the upper limit (in conjunction with SLS value), on the upper limit on power supplied by the slot. The two values together indicate the amount of power in watts allowed for the slot. BIOS sets this field and it remains set until a platform reset. | | | 6 | 1h<br>RW/O | Hot Plug Capable (HPC): When set, Indicates that hot plug is supported. | | | 5 | 1h<br>RW/O | Hot Plug Surprise (HPS): When set, indicates the device may be removed from the slot without prior notification. | | | 4 | 0h<br>RO | Power Indicator Present (PIP): Indicates that a power indicator LED is not present for this slot. | | | 3 | 0h<br>RO | Attention Indicator Present (AIP): Indicates that an attention indicator LED is not present for this slot. | | | 2 | 0h<br>RO | MRL Sensor Present (MSP): Indicates that an MRL sensor is not present | | | 1 | 0h<br>RO | Power Controller Present (PCP): Indicates that a power controller is not implemented for this slot | | | 0 | 0h<br>RO | Attention Button Present (ABP): Indicates that an attention button is not implemented for this slot. | | ### 6.27 Slot Control (SLCTL) — Offset 58h Slot Control | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 58h | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:14 | 0h<br>RO | Reserved | | | 13 | 0h<br>RW | Auto Slot Power Limit Disable (ASPLD): When set, this bit disables automatic sending of Set_Slot_Power_Limit message when the link transitions from non-DL_Up status to DL_Up status. | | | 12 | 0h<br>RW | Data Link Layer State Changed Enable (DLLSCE): When set, this field enables generation of a hot plug interrupt when the Data Link Layer Link Active field is changed. | | | 11 | 0h<br>RO | Electromechanical Interlock Control (EMIC): This port does not support an Electromechanical Interlock. | | | 10 | 0h<br>RO | Power Controller Control (PCC): This bit has no meaning for module based hot plug. | | | 9:8 | 0h<br>RO | Power Indicator Control (PIC): This register is RO as this port does not implement a Hot Plug Controller. | | | 7:6 | 0h<br>RO | Attention Indicator Control (AIC): This register is RO as this port does not implement a Hot Plug Controller. | | | 5 | 0h<br>RW | Hot Plug Interrupt Enable (HPE): When set, enables generation of a hot plug interrupt on enabled hot plug events. | | | 4 | 0h<br>RO | Command Completed Interrupt Enable (CCE): This register is RO as this port does not implement a Hot Plug Controller. | | | 3 | 0h<br>RW | Presence Detect Changed Enable (PDE): When set, enables the generation of a hot plug interrupt or wake message when the presence detect logic changes state. | | | 2 | 0h<br>RO | MRL Sensor Changed Enable (MSE): This register is RO as this port does not implement a Hot Plug Controller. | | | 1 | 0h<br>RO | Power Fault Detected Enable (PFE): This register is RO as this port does not implement a Hot Plug Controller. | | | 0 | 0h<br>RO | Attention Button Pressed Enable (ABE): This register is RO as this port does not implement a Hot Plug Controller. | | ### 6.28 Slot Status (SLSTS) — Offset 5Ah Slot Status | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 5Ah | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:9 | 0h<br>RO | Reserved | | 8 | Oh<br>RW/1C/V | Data Link Layer State Changed (DLLSC): This bit is set when the value reported in Data Link Layer Link Active field of the Link Status register is changed. In response to a Data Link Layer State Changed event, software must read Data Link Layer Link Active field of the Link Status register to determine if the link is active before initiating configuration cycles to the hot plugged device. | | 7 | 0h<br>RO | Electromechanical Interlock Status (EMIS): This port does not support and electromechanical interlock. | | 6 | 0h<br>RO/V | Presence Detect State (PDS): If XCAP.SI is set (indicating that this root port spawns a slot), then this bit indicates whether a device is connected (1) or empty (0). If XCAP.SI is cleared, this bit is a 1. | | 5 | 0h<br>RO | MRL Sensor State (MS): MRL sensor is not implemented. | | 4 | 0h<br>RO | Command Completed (CC): This register is RO as this port does not implement a Hot Plug Controller. | | 3 | 0h<br>RW/1C/V | Presence Detect Changed (PDC): This bit is set by the root port when the PD bit changes state. | | 2 | 0h<br>RO | MRL Sensor Changed (MSC): MRL sensor is not implemented. | | 1 | 0h<br>RO | Power Fault Detected (PFD): Power controller is not implemented. | | 0 | 0h<br>RO | Attention Button Pressed (ABP): This register is RO as this port does not implement an attention button. | ### 6.29 Root Control (RCTL) — Offset 5Ch **Root Control** | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 5Ch | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:4 | 0h<br>RO | Reserved | | 3 | 0h<br>RW | PME Interrupt Enable (PIE): When set, enables interrupt generation when RSTS.PS is in a set state (either due to a 0 to 1 transition, or due to this bit being set with RSTS.PS already set). | | 2 | 0h<br>RW | System Error on Fatal Error Enable (SFE): When set, an SERR# will be generated if a fatal error is reported by any of the devices in the hierarchy of this root port, including fatal errors in this root port. This register is not dependent on CMD.SEE being set. | | 1 | 0h<br>RW | System Error on Non-Fatal Error Enable (SNE): When set, an SERR# will be generated if a non-fatal error is reported by any of the devices in the hierarchy of this root port, including non-fatal errors in this root port. This register is not dependent on CMD.SEE being set. | | 0 | 0h<br>RW | System Error on Correctable Error Enable (SCE): When set, an SERR# will be generated if a correctable error is reported by any of the devices in the hierarchy of this root port, including correctable errors in this root port. This register is not dependent on CMD.SEE being set. | ### 6.30 Root Status (RSTS) — Offset 60h #### Root Status | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 60h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:18 | 0h<br>RO | Reserved | | 17 | 0h<br>RO/V | PME Pending (PP): Indicates another PME is pending when the PME status bit is set. When the original PME is cleared by software, it will be set again, the requester ID will be updated, and this bit will be cleared. Root Ports have a one deep PME pending queue. | | 16 | 0h<br>RW/1C/V | PME Status (PS): Indicates that PME was asserted by the requester ID in RID. Subsequent PMEs are kept pending until this bit is cleared. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RO/V | PME Requester ID (RID): Indicates the PCI requester ID of the last PME requester. Valid only when PS is set. Root ports are capable of storing the requester ID for two PM_PME messages, with one active (this register) and a one deep pending queue. Subsequent PM_PME messages will be dropped. | ### 6.31 Device Capabilities 2 (DCAP2) — Offset 64h Device Capabilities 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 64h | 00080837h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 0h<br>RO | Reserved | | 19:18 | 2h<br>RW/O | Optimized Buffer Flush/Fill Supported (OBFFS): 00b: OBFF is not supported. 01b: OBFF is supported using Message signaling only. 10b: OBFF is supported using WAKE# signaling only. 11b: OBFF is supported using WAKE# and Message signaling. BIOS should program this field to 00b or 10b during system initialization to advertise the level of hardware OBFF support to software. BIOS should never program this field to 01b or 11b since OBFF messaging is not supported. Note: OBFF is not supported. BIOS should program this field to 00b. | | 17 | 0h<br>RW/O | 10-Bit Tag Requester Supported (PX10BTRS): If this bit is Set, the Function supports 10-Bit Tag Requester capability - otherwise, the Function does not. This bit must not be Set if the 10-Bit Tag Completer Supported bit is Clear. | | 16 | 0h<br>RW/O | 10-Bit Tag Completer Supported (PX10BTCS): If this bit is Set, the Function supports 10-Bit Tag Completer capability - otherwise, the Function does not. | | 15:12 | 0h<br>RO | Reserved | | 11 | 1h<br>RW/O | LTR Mechanism Supported (LTRMS): A value of 1b indicates support for the optional Latency Tolerance Reporting (LTR) mechanism capability. BIOS must write to this register with either a 1 or a 0 to enable/disable the root port from declaring support for the LTR capability. | | 10 | 0h<br>RO | Reserved | | 9 | 0h<br>RW/O | CAS Completer 128-bit Supported (AC128BS): Applicable to Functions with Memory Space BARs as well as all Root Ports - must be 0b otherwise. This bit must be set to 1b if the Function supports this optional capability. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |-----------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | 0h<br>RW/O | AtomicOp Completer 64-bit Supported (AC64BS): Applicable to Functions with Memory Space BARs as well as all Root Ports - must be 0b otherwise. Includes FetchAdd, Swap, and CAS AtomicOps. This bit must be set to 1b if the Function supports this optional capability | | | | Applicable to Functions with Memory Space BARs as well as all Root Ports - must be 0b otherwise. Includes FetchAdd, Swap, and CAS AtomicOps. This bit must be set to | | 6 | 0h<br>RW/O | Atomic Routing Supported (ARS): This bit must be set to 1b if the Port supports this optional capability | | 5 | 1h<br>RO | ARI Forwarding Supported (AFS): Applicable only to Switch Downstream Ports and Root Ports - must be 0b for other Function types. This bit must be set to 1b if a Switch Downstream Port or Root Port supports this optional capability. Note: This bit is not made RWO to simplify implementation, since there is a requirement that the ARI Forwarding Enable bit must be hardwired to 0b if ARI Forwarding Supported bit is 0b. It is low risk to keep this bit 1b. | | 4 Ih RO Completion Timeout Disable Supported (CTDS): A value of 1b indicates support for the Completion Timeout Disable med | | Completion Timeout Disable Supported (CTDS): A value of 1b indicates support for the Completion Timeout Disable mechanism. | | 3:0 | 7h<br>RO | Completion Timeout Ranges Supported (CTRS): This field indicates device support for the optional Completion Timeout programmability mechanism. This mechanism allows system software to modify the Completion Timeout value. This field is applicable only to Root Ports, Endpoints that issue requests on their own behalf, and PCI Express to PCI/PCI-X Bridges that take ownership of requests issued on PCI Express. For all other devices this field is reserved and must be hardwired to 0000b. Four time value ranges are defined: Range A: 50us to 10ms Range B: 10ms to 250ms Range C: 250ms to 4s Range D: 4s to 64s Bits are set according to the table below to show timeout value ranges supported. 0000b Completion Timeout programming not supported. 0001b Range A 0010b Range B 0011b Ranges A & B 0110b Ranges B & C 0111b Ranges A, B & C < This is what Root Port supports 1110b Ranges B, C & D 1111b Ranges A, B, C & D All other values are reserved. | ### 6.32 Device Control 2 (DCTL2) — Offset 68h Device Control 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 68h | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RO | Reserved | | | 14:13 | 0h<br>RW | Optimized Buffer Flush/Fill Enable (OBFFEN): Optimized Buffer Flush/Fill Enable (OBFFEN): 00b: Disable OBFF mechanism. 01b: Enable OBFF mechanism using Message signaling (Variation A). 10b: Enable OBFF mechanism using Message signaling (Variation B). 11b: Enable OBFF using WAKE# signaling. Note: Only encoding 00b and 11b are supported. The encoding of 01b or 10b would be aliased to 00b. If DCAP2.OBFFS is clear, programming this field to any non-zero values will have no effect. | | | 12 | 0h<br>RW/V2 | 10-Bit Tag Requester Enable (PX10BTRE): This bit, in combination with the Extended Tag Field Enable bit in the Device Control register, determines how many Tag field bits a Requester is permitted to use. When the 10-Bit Tag Requester Enable bit is Set, the Requester is permitted to use 10-Bit Tags. Software should not change the value of this bit while the Function has outstanding Non-Posted Requests - otherwise, the result is undefined. Functions that do not implement 10-Bit Tag Requester capability must hardwire this bit to 0b. | | | 11 | 0h<br>RO | Reserved | | | 10 | 0h<br>RW | LTR Mechanism Enable (LTREN): When Set to 1b, this bit enables the Latency Tolerance Reporting (LTR) mechanism. For Downstream Ports, this bit must be reset to the default value if the Port goes to DL_Down status. If DCAP2.LTRMS is clear, programming this field to any non-zero values will have no effect. | | | 9:8 | 0h<br>RO | Reserved | | | 7 | 0h<br>RW | AtomicOp Egress Blocking (AEB): Applicable and mandatory for Switch Upstream Ports, Switch Downstream Ports, and Root Ports that implement AtomicOp routing capability - otherwise must be hardwired to 0b. When this bit is Set, AtomicOp Requests that target going out this Egress Port must be blocked. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | 0h<br>RW | AtomicOp Requester Enable (ARE): Applicable only to Endpoints and Root Ports - must be hardwired to 0b for other Function types. The Function is allowed to initiate AtomicOp Requests only if this bit and the Bus Master Enable bit in the Command register are both Set. This bit is required to be RW if the Endpoint or Root Port is capable of initiating AtomicOp Requests, but otherwise is permitted to be hardwired to 0b. This bit does not serve as a capability bit. This bit is permitted to be RW even if no AtomicOp Requester capabilities are supported by the Endpoint or Root Port. | | 5 | Oh<br>RW | ARI Forwarding Enable (AFE): When set, the Downstream Port disables its traditional Device Number field being 0b enforcement when turning a Type 1 Configuration Request into a Type 0 Configuration Request, permitting access to Extended Functions in an ARI Device immediately below the Port. | | 4 | 0h<br>RW | Completion Timeout Disable (CTD): When set to 1b, this bit disables the Completion Timeout mechanism. This field is required for all devices that support the Completion Timeout Disable Capability. Software is permitted to set or clear this bit at any time. When set, the Completion Timeout detection mechanism is disabled. If there are outstanding requests when the bit is cleared, it is permitted but not required for hardware to apply the completion timeout mechanism to the outstanding requests. If this is done, it is permitted to base the start time for each request on either the time this bit was cleared or the time each request was issued. | | 3:0 | Oh<br>RW | Completion Timeout Value (CTV): In Devices that support Completion Timeout programmability, this field allows system software to modify the Completion Timeout value. This field is applicable to Root Ports, Endpoints that issue requests on their own behalf, and PCI Express to PCI/PCI-X Bridges that take ownership of requests issued on PCI Express. For all other devices this field is reserved and must be hardwired to 0000b. A Device that does not support this optional capability must hardwire this field to 0000b and is required to implement a timeout value in the range 50us to 50ms. Devices that support Completion Timeout programmability must support the values given below corresponding to the programmability ranges indicated in the Completion Timeout Values Supported field. The Root Port targeted configurable ranges are listed below, along with the range allowed by the PCI Express 2.0 specification. Defined encodings: 0000b Default range: 40-50ms (spec range 50us to 50ms) Values available if Range A (50us to 10 ms) programmability range is supported: 0001b 90-100us (spec range is 50us to 100us) 0010b 9-10ms (spec range is 1ms to 10 ms) Values available if Range B (10ms to 250ms) values available if Range B (10ms to 250ms) values available if Range C (250ms to 4s) programmability range is supported: 1001b 40-50ms (spec range is 65ms to 210ms) Values available if Range C (250ms to 4s) programmability range is supported: 1001b 1.6-1.7s (spec range is 1s to 3.5s) Values not defined above are Reserved. Software is permitted to change the value in this field at any time. For requests already pending when the Completion Timeout Value is changed, hardware is permitted to base the start time for each request either on when this value was changed or on when each request was issued. | ### 6.33 Device Status 2 (DSTS2) — Offset 6Ah Device Status 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 6Ah | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------| | 15:0 | 0h<br>RO | Reserved | ### 6.34 Link Capabilities 2 (LCAP2) — Offset 6Ch Link Capabilities 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 6Ch | 0000000Eh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:25 | 0h<br>RO | Reserved | | | 24 | 0h<br>RW/O | Two Retimers Presence Detect Supported (TRPDS): When set to 1b, this bit indicates that the associated Port supports detection and reporting of two Retimers presence. This bit must be set to 1b in a Downstream Port when the Supported Link Speeds Vector of the Link Capabilities 2 register indicates support for a Link speed of 16.0 GT/s or higher. It is permitted to be set to 1b regardless of the supported Link speeds, and in Upstream Ports, if the Retimer Presence Detect Supported bit is also set to 1b. | | | 23 | 0h<br>RW/O | Retimer Presence Detect Supported (RPDS): When set to 1b, this bit indicates that the associated Port supports detection and reporting of Retimer presence. This bit must be set to 1b in a Downstream Port when the Supported Link Speeds Vector of the Link Capabilities 2 register indicates support for a Link speed of 16.0 GT/s or higher. It is permitted to be set to 1b regardless of the supported Link speeds and in Upstream Ports. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 22:16 | 00h<br>RW/O | Lower SKP OS Reception Supported Speeds Vector (LSOSRSS): If this field is non-zero, it indicates that the Port, when operating at the indicated speed(s) supports SRIS and also supports receiving SKP OS at the rate defined for SRNS while running in SRIS. Bit definitions within this field are: Bit 0 2.5 GT/s Bit 1 5.0 GT/s Bit 2 8.0 GT/s Bit 3 16.0 GT/s Bits 6:4 RsvdP Behavior is undefined if a bit is set in this field and the corresponding bit is not set in the Supported Link Speeds Vector. This register is Read-Only if LPCR.SRL field is set. Locked by: LPCR.SRL | | | 15:9 | 00h<br>RW/O | Lower SKP OS Generation Supported Speeds Vector (LSOSGSSV): If this field is non-zero, it indicates that the Port, when operating at the indicated speed(s) supports SRIS and also supports software control of the SKP Ordered Set transmission scheduling rate. Bit definitions within this field are: Bit 0 2.5 GT/s Bit 1 5.0 GT/s Bit 2 8.0 GT/s Bit 3 16.0GT/s Bits 6:4 RsvdP Behavior is undefined if a bit is set in this field and the corresponding bit is not set in the Supported Link Speeds Vector. This register is Read-Only if LPCR.SRL field is set. Locked by: LPCR.SRL | | | 8 | 0h<br>RO | Crosslink Supported (CS): No support for Crosslink. | | | 7:1 | 07h<br>RO/V | Supported Link Speeds Vector (SLSV): This field indicates the supported Link speed of the associated Port. For each bit, a value of 1b indicates that the corresponding Link speed is supported - otherwise, the Link speed is not supported. Bit definitions within this field for PCI Express are: Bit 0: 2.5 GT/s. Bit 1: 5.0 GT/s. Bit 2: 8.0 GT/s. Bit 3: 16.0 GT/s. Bits 4-6: Reserved. | | | 0 | 0h<br>RO | Reserved | | ### 6.35 Link Control 2 (LCTL2) — Offset 70h Link Control 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 70h | 0001h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:12 | Oh<br>RW/P | Compliance Preset/De-emphasis (CD): For 8.0 GT/s and higher Data Rate: This field sets the Transmitter Preset in Polling.Compliance state if the entry occurred due to the Enter Compliance bit being 1b. Results are undefined if a reserved preset encoding is used when entering Polling.Compliance in this way. For 5.0 GT/s Data Rate: This bit sets the de-emphasis level in Polling.Compliance state if the entry occurred due to the Enter Compliance bit being 1b. Encodings: 0001b - 3.5 dB 0000b - 6 dB When the Link is operating at 2.5 GT/s, the setting of this field has no effect. The default value of this field is 0000b. This bit is intended for debug, compliance testing purposes. System firmware and software is allowed to modify this bit only during debug or compliance testing. In all other cases, the system must ensure that this field is set to the default value. | | | 11 | 0h<br>RW/P | Compliance SOS (CSOS): When set to 1b, the LTSSM is required to send SKP Ordered Sets periodically in between the (modified) compliance patterns. The default value of this bit is 0b. This bit is applicable when the Link is operating at 2.5 GT/s or 5.0 GT/s data rates only. | | | 10 | 0h<br>RW/P | Enter Modified Compliance (EMC): When this bit is set to 1b, the device transmits Modified Compliance Pattern if the LTSSM enters Polling.Compliance substate. Default value of this bit is 0b. This register is intended for debug, compliance testing purposes only. System firmware and software is allowed to modify this register only during debug or compliance testing. In all other cases, the system must ensure that this register is set to the default value. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9:7 | Oh<br>RW/P | Transmit Margin (TM): This field controls the value of the non-deemphasized voltage level at the Transmitter pins. This field is reset to 000b on entry to the LTSSM Polling. Configuration substate (see PCI Express Chapter 4 for details of how the Transmitter voltage level is determined in various states). Encodings: 000b Normal operating range 001b 800-1200 mV for full swing and 400-700 mV for half-swing 010b - (n-1) Values must be monotonic with a non-zero slope. The value of n must be greater than 3 and less than 7. At least two of these must be below the normal operating range of n: 200-400 mV for full-swing and 100-200 mV for half-swing n - 111b reserved For a Multi-Function device associated with an Upstream Port, the field in Function 0 is of type RWS, and only Function 0 controls the component's Link behavior. In all other Functions of that device, this field is of type RsvdP. Default value of this field is 000b. Components that support only the 2.5 GT/s speed are permitted to hardwire this bit to 000b. This register is intended for debug, compliance testing purposes only. System firmware and software is allowed to modify this register only during debug or compliance testing. In all other cases, the system must ensure that this register is set to the default value. | | 6 Oh RW/P Selectable De-emphasis (SD): When the Link is operating at 5.0 GT/s speed, this bit select emphasis for an Upstream component. Encodings: 1b -3.5 dB 0b -6 dB | | When the Link is operating at 5.0 GT/s speed, this bit selects the level of de-<br>emphasis for an Upstream component.<br>Encodings:<br>1b -3.5 dB | | 5 | 0h<br>RO | Reserved | | 4 | Oh<br>RW/P | Enter Compliance (EC): Software is permitted to force a Link to enter Compliance mode at the speed indicated in the Target Link Speed field by setting this bit to 1b in both components on a Link and then initiating a hot reset on the Link. Default value of this bit following Fundamental Reset is 0b. This bit is intended for debug, compliance testing purposes only. System firmware and software is allowed to modify this bit only during debug or compliance testing. In all other cases, the system must ensure that this bit is set to the default value. | | 3:0 | 1h<br>RW/V/P | Target Link Speed (TLS): This field sets an upper limit on Link operational speed by restricting the values advertised by the upstream component in its training sequences. The encoded value specifies a bit location in the Supported Link Speeds Vector (in the Link Capabilities 2 register) that corresponds to the current Link speed. Defined encodings are: 0001b: Supported Link Speeds Vector field bit 0. 0010b: Supported Link Speeds Vector field bit 1. 0011b: Supported Link Speeds Vector field bit 2. 0100b: Supported Link Speeds Vector field bit 3. 0101b: Supported Link Speeds Vector field bit 4. 0110b: Supported Link Speeds Vector field bit 5. 0111b: Supported Link Speeds Vector field bit 6. All other encodings are reserved. If a value is written to this field that does not correspond to a supported speed, as indicated by the Supported Link Speeds Vector, the result is undefined. The default value of this field is GEN1. Note: This register field could be used by REUT software to limit the link speed to 2.5 GT/s or 5 GT/s data rate. | ### 6.36 Link Status 2 (LSTS2) — Offset 72h Link Status 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 72h | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:8 | 0h<br>RO | Reserved | | | 7 Oh RO/V/P When set to 1b, this bit is recent Link negotiation. The default value of this This bit is required for Pobit of the Link Capabilitie Ports that have the Two | | Two Retimers Presence Detected (PX2RPD): When set to 1b, this bit indicates that two Retimers were present during the most recent Link negotiation. The default value of this bit is 0b. This bit is required for Ports that have the Two Retimers Presence Detect Supported bit of the Link Capabilities 2 register set to 1b. Ports that have the Two Retimers Presence Detect Supported bit set to 0b are permitted to hardwire this bit to 0b. | | | 6 | 0h<br>RO/V/P | Retimer Presence Detected (RPD): When set to 1b, this bit indicates that a Retimer was present during the most recent Link negotiation. The default value of this bit is 0b. This bit is required for Ports that have the Retimer Presence Detect Supported bit Set. Ports that have the Retimer Presence Detect Supported bit of the Link Capabilities 2 register set to 0b are permitted to hardwire this bit to 0b. | | | 5 | 0h<br>RW/1C/V/<br>P | Link Equalization Request (LER): This bit is set by hardware to request the 8.0 GT/s Link equalization process to be performed on the Link. | | | 4 | 0h<br>RO/V/P | <b>Equalization Phase 3 Successful (EQP3S):</b> When set to 1, this bit indicates that Phase 3 of the 8.0 GT/s Transmitter Equalization procedure has successfully completed. | | | 3 | 0h<br>RO/V/P | <b>Equalization Phase 2 Successful (EQP2S):</b> When set to 1, this bit indicates that Phase 2 of the 8.0 GT/s Transmitter Equalization procedure has successfully completed. | | | 2 | 2 0h RO/V/P Equalization Phase 1 Successful (EQP1S): When set to 1, this bit indicates that Phase 1 of the 8.0 GT/s Transmitter Eq procedure has successfully completed. | | | | 1 | 0h<br>RO/V/P | <b>Equalization Complete (EQC):</b> When set to 1, this bit indicates that the Transmitter Equalization procedure at the 8.0GT/s data rate has completed. | | | 0 | 0h<br>RO/V | Current De-emphasis Level (CDL): When the Link is operating at 5.0 GT/s speed, this bit reflects the level of de-emphasis. Encodings: 1b -3.5 dB 0b -6 dB The value in this bit is undefined when the Link is not operating at 5.0 GT/s speed. | | ### 6.37 Slot Capabilities 2 (SLCAP2) — Offset 74h Slot Capabilities 2 **Note:** Bit definitions are the same as DSTS2, offset 6Ah. ### 6.38 Slot Control 2 (SLCTL2) — Offset 78h Slot Control 2 **Note:** Bit definitions are the same as DSTS2, offset 6Ah. ### 6.39 Slot Status 2 (SLSTS2) — Offset 7Ah Slot Status 2 **Note:** Bit definitions are the same as DSTS2, offset 6Ah. ## 6.40 Message Signaled Interrupt Identifiers (MID) — Offset 80h Message Signaled Interrupt Identifiers | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 80h | 9005h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:8 | 90h<br>RW/O | Next Pointer (NEXT): Indicates the location of the next capability in the list. The default value of this register is 90h which points to the Subsystem Vendor capability structure. BIOS can determine which capabilities will be exposed by including or removing them from the capability linked list. As this register is RWO, BIOS must write a value to this register, even if it is to rewrite the default value. | | | 7:0 | 05h<br>RO | Capability ID (CID): Capabilities ID indicates MSI. | | ## 6.41 Message Signaled Interrupt Message (MC) — Offset 82h Message Signaled Interrupt Message | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 82h | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--| | 15:8 | 0h<br>RO | Reserved | | | 7 | 0h<br>RO | Bit Address Capable (C64): pable of generating a 32-bit message only. | | | 6:4 | 0h<br>RW | Multiple Message Enable (MME): These bits are RW for software compatibility, but only one message is ever sent by the root port. | | | 3:1 | 0h<br>RO | Multiple Message Capable (MMC): Only one message is required. | | | 0 | 0h RW MSI Enable (MSIE): If set, MSI is enabled and traditional interrupt pins are not used to generate interrupts. CMD.BME must be set for an MSI to be generated. If CMD.BME is cl and this bit is set, no interrupts (not even pin based) are generated. | | | # 6.42 Message Signaled Interrupt Message Address (MA) — Offset 84h Message Signaled Interrupt Message Address | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:6, F:0] + 84h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------| | 31:2 | 00000000<br>h<br>RW | ADDR: Lower 32 bits of the system specified message address, always DW aligned. | | 1:0 | 0h<br>RO | Reserved | ## 6.43 Message Signaled Interrupt Message Data (MD) — Offset 88h Message Signaled Interrupt Message Data | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 88h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Rang | Default & Access | Field Name (ID): Description | | |-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:0 | 0000h<br>RW | <b>DATA:</b> This 16-bit field is programmed by system software if MSI is enabled. Its content is driven onto the lower word (PCI AD[15:0]) during the data phase of the MSI memory write transaction. | | ## 6.44 Subsystem Vendor Capability (SVCAP) — Offset 90h Subsystem Vendor Capability | | Туре | Size | Offset | Default | |---|------|--------|-----------------------|---------| | ľ | PCI | 16 bit | [B:0, D:6, F:0] + 90h | A00Dh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | A0h<br>RW/O | Next Capability (NEXT): Indicates the location of the next capability in the list. The default value of this register is A0h which points to the PCI Power Management capability structure. BIOS can determine which capabilities will be exposed by including or removing them from the capability linked list. As this register is RWO, BIOS must write a value to this register, even if it is to rewrite the default value. | | 7:0 ODh RO Capability Identifier (CID): Value of 0Dh indicates this is a PCI bridge subsystem vendor capability. | | | ### 6.45 Subsystem Vendor IDs (SVID) — Offset 94h Subsystem Vendor IDs | | Туре | Size | Offset | Default | |---|------|--------|-----------------------|----------| | Ī | PCI | 32 bit | [B:0, D:6, F:0] + 94h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0000h<br>RW/O | Subsystem Identifier (SID): Indicates the subsystem as identified by the vendor. This field is write once and is locked down until a bridge reset occurs (not the PCI bus reset). | | | 15:0 | 0000h<br>RW/O | Subsystem Vendor Identifier (SVID): Indicates the manufacturer of the subsystem. This field is write once and is locked down until a bridge reset occurs (not the PCI bus reset). | | ## 6.46 Power Management Capability (PMCAP) — Offset A0h Power Management Capability | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + A0h | 0001h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------|--| | 15:8 | 00h<br>RO | Next Capability (NEXT): Indicates this is the last item in the list. | | | 7:0 | 01h<br>RO | Capability Identifier (CID): Value of 01h indicates this is a PCI power management capability. | | ## 6.47 PCI Power Management Capabilities (PMC) — Offset A2h PCI Power Management Capabilities | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + A2h | C803h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:11 | 19h<br>RO | PMES: Indicates PME# is supported for states D0, D3HOT and D3COLD. The root port does not generate PME#, but reporting that it does is necessary for legacy Windows operating systems to enable PME# in devices connected behind this root port. | | | 10 | 0h<br>RO | D2S: The D2 state is not supported. | | | 9 | 0h<br>RO | D1S: The D1 state is not supported. | | | 8:6 | 0h<br>RO | AC: Reports 375mA maximum suspend well current required when in the D3COLD state. | | | 5 | 0h<br>RO | Device Specific Initialization (DSI): Indicates that no device-specific initialization is required. | | | 4 | 0h<br>RO | Reserved | | | 3 | 0h<br>RO | PME Clock (PMEC): Indicates that PCI clock is not required to generate PME#. | | | 2:0 | 3h<br>RO | VS: Indicates support for Revision 1.2 of the PCI Power Management Specification. | | # 6.48 PCI Power Management Control (PMCS) — Offset A4h ### PCI Power Management Control | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A4h | 00000008h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------|--| | 31:24 | 00h<br>RO | DTA: Reserved | | | 23 | 0h<br>RO | Bus Power / Clock Control Enable (BPCE): This field is reserved per PCI Express specification | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 22 | 0h<br>RO | B2/B3 Support (B23S): This field is reserved per PCI Express specification. | | | 21:16 | 0h<br>RO | Reserved | | | 15 | 0h<br>RO | PME Status (PMES): Indicates a PME was received on the downstream link. | | | 14:13 | 0h<br>RO | Data Scale (DSC): Reserved | | | 12:9 | 0h<br>RO | Data Select (DSEL):<br>Reserved | | | 8 | 0h<br>RW/P | PME Enable (PMEE): Indicates PME is enabled. The root port takes no action on this bit, but it must be RW for legacy Windows operating systems to enable PME# on devices connected to this root port. | | | 7:4 | 0h<br>RO | Reserved | | | 3 | 1h<br>RW/O | No Soft Reset (NSR): When set to 1 this bit indicates that devices transitioning from D3hot to D0 because of Power State commands do not perform an internal reset. Configuration context is preserved. Upon transition from D3hot to D0 Initialized state, no additional operating system intervention is required to preserve Configuration Context beyond writing the Power State bits. When clear, devices do perform an internal reset upon transitioning from D3hot to D0 via software control of the Power State bits. Configuration Context is lost when performing the soft reset. Upon transition from D3hot to D0 state, full reinitialization sequence is needed to return the device to D0 Initialized. Regardless of this bit, devices that transition from D3hot to D0 by a system or bus segment reset will return to the device state D0 Uninitialized with only PME context preserved if PME is supported and enabled. | | | 2 | 0h<br>RO | Reserved | | | 1:0 | Power State (PS): This field is used both to determine the current power state of the root port a set a new power state. The values are: 00: D0 state 11: D3HOT state When in the D3HOT state, the controllers configuration space is available, but and memory spaces are not. Type 1 configuration cycles are also not accepted interrupts are not required to be blocked as software will disable interrupts placing the port into D3HOT. If software attempts to write a 10 or 01 to these bits, the write will be ignored. | | | ### 6.49 Advanced Error Extended (AECH) — Offset 100h Advanced Error Extended | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:6, F:0] + 100h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): Points to the next capability. | | | 19:16 | 0h<br>RW/O | Capability Version (CV): For systems that support AER, BIOS should write a 1h to this register else it should write 0 | | | 15:0 | 0000h<br>RW/O | Capability ID (CID): For systems that support AER, BIOS should write a 0001h to this register else it should write 0 | | ### 6.50 Uncorrectable Error Status (UES) — Offset 104h Uncorrectable Error Status | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:6, F:0] + 104h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:27 | 0h<br>RO | Reserved | | 26 | 0h<br>RW/1C/V/<br>P | Poisoned TLP Egress Blocked Status (PTLPEBS): Indicates that poisoned TLP Egress Blocked error has occurred. Note: This bit can only be set if DPCCAPR.PTLPEBS = 1 and DPCCTLR.PTLPEBE = 1. | | 25 | 0h<br>RO | Reserved | | 24 | 0h<br>RW/1C/V/<br>P | AtomicOp Egress Blocked Status (AEBS): AtomicOp Egress Blocked Status | | 23:22 | 0h<br>RO | Reserved | | 21 | 0h<br>RW/1C/V/<br>P | ACS Violation Status (AVS): Indicates an ACS Violation is logged. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 20 | 0h<br>RW/1C/V/<br>P | Unsupported Request Error Status (URE): Indicates an unsupported request was received. | | | 19 | 0h<br>RO | ECRC Error Status (EE): ECRC is not supported. | | | 18 | 0h<br>RW/1C/V/<br>P | Malformed TLP Status (MT): Indicates a malformed TLP was received. | | | 17 | 0h<br>RW/1C/V/<br>P | Receiver Overflow Status (RO): Indicates a receiver overflow occurred. | | | 16 | 0h<br>RW/1C/V/<br>P | Unexpected Completion Status (UC): Indicates an unexpected completion was received. | | | 15 | 0h<br>RW/1C/V/<br>P | Completer Abort Status (CA): Indicates a completer abort was received | | | 14 | 0h<br>RW/1C/V/<br>P | Completion Timeout Status (CT): Indicates a completion timed out. This is signaled if Completion Timeout is enabled and a completion fails to return within the amount of time specified by the Completion Timeout Value | | | 13 | 0h<br>RO | Flow Control Protocol Error Status (FCPE): Not supported. | | | 12 | 0h<br>RW/1C/V/<br>P | Poisoned TLP Status (PT): Indicates a poisoned TLP was received. | | | 11:6 | 0h<br>RO | Reserved | | | 5 | 0h<br>RO | Surprise Down Error Status (SDE): Surprise Down is not supported. | | | 4 | 0h<br>RW/1C/V/<br>P | Data Link Protocol Error Status (DLPE): Indicates a data link protocol error occurred. | | | 3:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RO | Training Error Status (TE): Not supported. | | ### 6.51 Uncorrectable Error Mask (UEM) — Offset 108h Uncorrectable Error Mask | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 108h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------| | 31:27 | 0h<br>RO | Reserved | | 26 | 0h<br>RW/P | Poisoned TLP Egress Blocked Mask (PTLPEBM): Mask for Poisoned TLP Egress Blocked error. | | 25 | 0h<br>RO | Reserved | | 24 | 0h<br>RW/P | AtomicOp Egress Blocked Mask (AEBM): Mask for AtomicOp Egress Blocked | | 23:22 | 0h<br>RO | Reserved | | 21 | 0h<br>RW/P | ACS Violation Mask (AVM): Mask for ACS Violation errors. | | 20 | 0h<br>RW/P | Unsupported Request Error Mask (URE): Mask for uncorrectable errors. | | 19 | 0h<br>RO | ECRC Error Mask (EE): ECRC is not supported. | | 18 | 0h<br>RW/P | Malformed TLP Mask (MT): Mask for malformed TLPs | | 17 | 0h<br>RW/P | Receiver Overflow Mask (RO): Mask for receiver overflows. | | 16 | 0h<br>RW/P | Unexpected Completion Mask (UC): Mask for unexpected completions. | | 15 | 0h<br>RW/P | Completer Abort Mask (CM): Mask for completer abort. | | 14 | 0h<br>RW/P | Completion Timeout Mask (CT): Mask for completion timeouts. | | 13 | 0h<br>RO | Flow Control Protocol Error Mask (FCPE): Not supported. | | 12 | 0h<br>RW/P | Poisoned TLP Mask (PT): Mask for poisoned TLPs. | | 11:6 | 0h<br>RO | Reserved | | 5 | 0h<br>RO | Surprise Down Error Mask (SDE): Surprise Down is not supported. | | 4 | 0h<br>RW/P | Data Link Protocol Error Mask (DLPE): Mask for data link protocol errors. | | 3:1 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---|--------------|------------------|------------------------------------------|--| | Ī | 0 | 0h<br>RO | Training Error Mask (TE): Not supported. | | ### 6.52 Uncorrectable Error Severity (UEV) — Offset 10Ch Uncorrectable Error Severity | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 10Ch | 00060010h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------| | 31:27 | 0h<br>RO | Reserved | | 26 | 0h<br>RW/P | Poisoned TLP Egress Blocked Severity (PTLPEBS): Severity for Poisoned TLP Egress Blocked error. | | 25 | 0h<br>RO | Reserved | | 24 | 0h<br>RW/P | AtomicOp Egress Blocked Severity (AEBS): AtomicOp Egress Blocked Severity | | 23:22 | 0h<br>RO | Reserved | | 21 | 0h<br>RW/P | ACS Violation Severity (AVS): Severity for ACS Violation. | | 20 | 0h<br>RW/P | Unsupported Request Error Severity (URE): Severity for unsupported request reception. | | 19 | 0h<br>RO | ECRC Error Severity (EE): ECRC is not supported. | | 18 | 1h<br>RW/P | Malformed TLP Severity (MT): Severity for malformed TLP reception. | | 17 | 1h<br>RW/P | Receiver Overflow Severity (RO): Severity for receiver overflow occurrences. | | 16 | 0h<br>RW/P | Unexpected Completion Severity (UC): Severity for unexpected completion reception. | | 15 | 0h<br>RW/P | Completer Abort Severity (CA): Severity for completer abort. | | 14 | 0h<br>RW/P | Completion Timeout Severity (CT): Severity for completion timeout. | | 13 | 0h<br>RO | Flow Control Protocol Error Severity (FCPE): Not supported. | | 12 | 0h<br>RW/P | Poisoned TLP Severity (PT): Severity for poisoned TLP reception. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------| | 11:6 | 0h<br>RO | Reserved | | 5 | 0h<br>RO | Surprise Down Error Severity (SDE): Surprise Down is not supported. | | 4 | 1h<br>RW/P | Data Link Protocol Error Severity (DLPE): Severity for data link protocol errors. | | 3:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RO | Training Error Severity (TE): TE not supported. | ### 6.53 Correctable Error Status (CES) — Offset 110h Correctable Error Status | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:6, F:0] + 110h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------| | 31:14 | 0h<br>RO | Reserved | | 13 | 0h<br>RW/1C/V/<br>P | Advisory Non-Fatal Error Status (ANFES): When set, indicates that an Advisory Non-Fatal Error occurred. | | 12 | 0h<br>RW/1C/V/<br>P | Replay Timer Timeout Status (RTT): Indicates the replay timer timed out. | | 11:9 | 0h<br>RO | Reserved | | 8 | 0h<br>RW/1C/V/<br>P | Replay Number Rollover Status (RNR): Indicates the replay number rolled over. | | 7 | 0h<br>RW/1C/V/<br>P | Bad DLLP Status (BD): Indicates a bad DLLP was received. | | 6 | 0h<br>RW/1C/V/<br>P | Bad TLP Status (BT): Indicates a bad TLP was received. | | 5:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RW/1C/V/<br>P | Receiver Error Status (RE): Indicates a receiver error occurred. | ### 6.54 Correctable Error Mask (CEM) — Offset 114h Correctable Error Mask | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 114h | 00002000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:14 | 0h<br>RO | Reserved | | | 13 | 1h<br>RW/P | Advisory Non-Fatal Error Mask (ANFEM): When set, masks Advisory Non-Fatal errors from (a) signaling ERR_COR to the device control register and (b) updating the Uncorrectable Error Status register. This register is set by default to enable compatibility with software that does not comprehend Role-Based Error Reporting. | | | 12 | 0h<br>RW/P | Replay Timer Timeout Mask (RTT): Mask for replay timer timeout. | | | 11:9 | 0h<br>RO | Reserved | | | 8 | 0h<br>RW/P | Replay Number Rollover Mask (RNR): Mask for replay number rollover. | | | 7 | 0h<br>RW/P | Bad DLLP Mask (BD): Mask for bad DLLP reception. | | | 6 | 0h<br>RW/P | Bad TLP Mask (BT): Mask for bad TLP reception. | | | 5:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RW/P | Receiver Error Mask (RE): Mask for receiver errors. | | # 6.55 Advanced Error Capabilities And Control (AECC) — Offset 118h Advanced Error Capabilities And Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 118h | 00000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:13 | 0h<br>RO | Reserved | | | 12 | Oh<br>RO | Completion Timeout Prefix/Header Log Capable (CTPHLC): If set, this bit indicates that port records the prefix/header of Request TLPs that experience a Completion Timeout error. Note: BIOS should program this bit before enable the Completion Timeout mechanism. | | | 11:9 | 0h<br>RO | Reserved | | | 8 | 0h<br>RO | ECRC Check Enable (ECE): ECRC is not supported. | | | 7 | 0h<br>RO | ECRC Check Capable (ECC): ECRC is not supported. | | | 6 | 0h<br>RO | ECRC Generation Enable (EGE): ECRC is not supported. | | | 5 | 0h<br>RO | ECRC Generation Capable (EGC): ECRC is not supported. | | | 4:0 | 00h<br>RO/V/P | First Error Pointer (FEP): Identifies the bit position of the first error reported in the Uncorrectable Error Status Register. | | ### 6.56 Header Log (HL\_DW1) — Offset 11Ch #### Header Log | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:6, F:0] + 11Ch | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-------------------------|-------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 1st DWORD of TLP (DW1):<br>Byte0 && Byte1 && Byte2 && Byte3 | ### 6.57 Header Log (HL\_DW2) — Offset 120h Header Log | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 120h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-------------------------|----------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 2nd DWORD of TLP (DW2): Byte4 && Byte5 && Byte6 && Byte7 | ### 6.58 Header Log (HL\_DW3) — Offset 124h Header Log | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 124h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-------------------------|------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 3rd DWORD of TLP (DW3): Byte8 && Byte9 && Byte10 && Byte11 | ### 6.59 Header Log (HL\_DW4) — Offset 128h Header Log | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:6, F:0] + 128h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Ran | _ | Default &<br>Access | Field Name (ID): Description | |------------|---|-------------------------|--------------------------------------------------------------| | 31: | 0 | 00000000<br>h<br>RO/V/P | 4th DWORD of TLP (DW4): Byte12 && Byte13 && Byte14 && Byte15 | ### 6.60 Root Error Command (REC) — Offset 12Ch Root Error Command | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 12Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:3 | 0h<br>RO | Reserved | | | 2 | 0h<br>RW | Fatal Error Reporting Enable (FERE): When set, the root port will generate an interrupt when a fatal error is reported by he attached device. | | | 1 | 0h<br>RW | Non-fatal Error Reporting Enable (NERE): When set, the root port will generate an interrupt when a non-fatal error is reported by the attached device. | | | 0 | 0h<br>RW | Correctable Error Reporting Enable (CERE): When set, the root port will generate an interrupt when a correctable error is reported by the attached device. | | ### 6.61 Root Error Status (RES) — Offset 130h Root Error Status | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 130h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|--| | 31:27 | 00h<br>RO | Advanced Error Interrupt Message Number (AEMN): Reserved | | | 26:7 | 0h<br>RO | Reserved | | | 6 | 0h<br>RW/1C/V/<br>P | Fatal Error Messages Received (FEMR): Set when one or more Fatal Uncorrectable Error Messages have been received. | | | 5 | 0h<br>RW/1C/V/<br>P | Non-Fatal Error Messages Received (NFEMR): Set when one or more Non-Fatal Uncorrectable error messages have been received | | | 4 | 0h<br>RW/1C/V/<br>P | First Uncorrectable Fatal (FUF): Set when the first Uncorrectable Error message received is for a fatal error. | | | 3 | 0h<br>RW/1C/V/<br>P | Multiple ERR_FATAL/NONFATAL Received (MENR): Set when either a fatal or a non-fatal error is received and the ENR bit is already set. | | | 2 | 0h<br>RW/1C/V/<br>P | ERR_FATAL/NONFATAL Received (ENR): Set when either a fatal or a non-fatal error message is received. | | | 1 | 0h<br>RW/1C/V/<br>P | Multiple ERR_COR Received (MCR): Set when a correctable error message is received and the CR bit is already set. | | | 0 | 0h<br>RW/1C/V/<br>P | ERR_COR Received (CR): Set when a correctable error message is received. | | ### 6.62 Error Source Identification (ESID) — Offset 134h Error Source Identification | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 134h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0000h<br>RO/V/P | ERR_FATAL/NONFATAL Source Identification (EFNFSID): Loaded with the requester ID indicated in the received ERR_FATAL or ERR_NONFATAL message when RES.ENR is first set, or the internal requester ID if an internally detected error. | | | 15:0 | 0000h<br>RO/V/P | ERR_COR Source Identification (ECSID): Loaded with the requester ID indicated in the received ERR_COR message when RES.CR is first set, or the internal requester ID if an internally detected error. | | # 6.63 PTM Extended Capability Header (PTMECH) — Offset 150h PTM Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 150h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): Points to the next capability. | | 19:16 | 0h<br>RW/O | Capability Version (CV): For systems that support PTM Extended Capability, BIOS should write a 1h to this register else it should write 0. | | 15:0 | 0000h<br>RW/O | Capability ID (CID): For systems that support PTM Extended Capability, BIOS should write a 001Fh to this register else it should write 0. | ### 6.64 PTM Capability (PTMCAPR) — Offset 154h PTM Capability Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 154h | 00000410h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | 0h<br>RO | Reserved | | 15:8 | 04h<br>RW/O | Local Clock Granularity (LCG): 0000 0000b: Time Source does not implement a local clock. It simply propagates timing information obtained from further Upstream in the PTM Hierarchy when responding to PTM Request messages. 0000 0001b - 1111 1110b: Indicates the period of this Time Source's local clock in ns. 1111 1111b: Indicates the period of this Time Source's local clock is greater than 254 ns. If the PTM Root Select bit is Set, this local clock is used to provide PTM Master Time. Otherwise, the Time Source uses this local clock to locally track PTM Master Time received from further Upstream within a PTM Hierarchy. | | 7:5 | 0h<br>RO | Reserved | | 4 | 1h<br>RW/O | PTM Propagation Delay Adaptation Capable (PTMPDAC): When Set, this field indicates the Port supports the PTM Propagation Delay Adaptation Capability. | | 3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW/O | PTM Root Capable (PTMRC): Root Ports must set this bit to 1b. | | 1 | 0h<br>RW/O | PTM Responder Capable (PTMRSPC): Root Ports are permitted to set this bit to 1b to indicate that they implement the PTM Responder role. | | 0 | 0h<br>RO | PTM Requester Capable (PTMREQC): PTM Requester Role is not supported by Root Port. | ### 6.65 PTM Control (PTMCTLR) — Offset 158h PTM Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 158h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | 0h<br>RO | Reserved | | 15:8 | 00h<br>RO | Effective Granularity (EG): Root Port does not support PTM Requester role. | | 7:3 | 0h<br>RO | Reserved | | 2 | Oh<br>RW | PTM Propagation Delay Adaptation Interpretation B (PTMPDAIB): If PTM Propagation Delay Adaptation Capable is set, then this bit, when set, selects interpretation B of the Propagation Delay[31:0] field in the PTM ResponseD Message. For a Switch, if a specific Port is permanently attached such that this control is not required, it is permitted for that Port for this bit to be RsvdP. | | 1 | 0h<br>RW | Root Select (RS): When Set, if the PTM Enable bit is also Set, this Time Source is the PTM Root. Within each PTM Hierarchy, it is recommended that system software select only the furthest Upstream Time Source to be the PTM Root. | | 0 | 0h<br>RW | PTM Enable (PTME): When Set, this Function is permitted to participate in the PTM mechanism according to its selected role. Software must not have the PTM Enable bit Set in the PTM Control register on a Function associated with an Upstream Port unless the associated Downstream Port on the Link already has the PTM Enable bit Set in its associated PTM Control register. | # 6.66 L1 Sub-States Extended Capability Header (L1SECH) — Offset 200h L1 Sub-States Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 200h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities. For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh. The bottom 2 bits of this offset are Reserved and must be implemented as 00b and software must mask them to allow for future uses of these bits. | | 19:16 | 0h<br>RW/O | Capability Version (CV): This field is a PCI-SIG defined version number that indicates the version of the Capability structure present. Must be 1h for this version of the specification. For systems that support L1 Sub-State Extended Capability, BIOS should set this field to 1h. | | 15:0 | 0000h<br>RW/O | PCI Express Extended Capability ID (PCIEC): This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability. For systems that support L1 Sub-State Extended Capability, BIOS should set this field to 001Eh. | # 6.67 L1 Sub-States Capabilities (L1SCAP) — Offset 204h ### L1 Sub-States Capabilities | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 204h | 0028281Fh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 31:24 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 23:19 | 05h<br>RW/O | Port Tpower_on Value (PTV): Along with the Port Tpower_on Scale field in the L1 Sub-states Capabilities register sets the time (in us) that this Port requires the port on the opposite side of Link to wait in L1.OFF_EXIT after sampling CLKREQ# asserted before actively driving the interface. Port Tpower_on is calculated by multiplying the value in this field by the value in the Port Tpower_on scale field in the L1 Sub-States Capabilities register. Required for all Ports that support L1.OFF. | | | 18 | 0h<br>RO | Reserved | | | 17:16 | 0h<br>RW/O | Port Tpower_on Scale (PTPOS): Specifies the scale used for Tpower_on value field in the L1 Sub-states Capabilities register. 00b: 2 us 01b: 10 us 10b: 100 us 11b: Reserved Required for all Ports that support L1.OFF. | | | 15:8 | 28h<br>RW/O | Port Common Mode Restore Time (PCMRT): This is the time (in us) required for this Port to re-establish common mode. Required for all ports that support L1.OFF. | | | 7 | 0h<br>RO | Reserved | | | 6 | 0h<br>RW/1C/V | CLKREQ# Acceleration Interrupt Status (L1SSEIS): For a Downstream Port that has both the CLKREQ# Acceleration Supported and CLKREQ# Acceleration Interrupt Enable bits Set, when set this bit indicates that the Port has completed the CLKREQ# Acceleration Link Activation process, and that the Link has reached L0. Software must then clear this bit by writing a 1b to this bit. Must be hardwired to 0b for Upstream Ports. Default value is 0b. | | | 5 | 0h<br>RW/O | CLKREQ# Acceleration Supported (L1SSES): When set this bit indicates that this Port supports CLKREQ# acceleration. | | | 4 | 1h<br>RW/O | L1 PM Sub-states Supported (L1PSS): When Set this bit indicates that this Port supports L1 PM Sub-states. For compatibility with possible future extensions, software must not enable L1 PM Sub-states unless this bit is set. This RWO field must be programmed prior to enabling ASPM. Required for both Upstream and Downstream Ports. | | | 3 | 1h<br>RW/O | ASPM L1.1 Supported (AL11S): When set, this bit indicates ASPM L1.SNOOZ is supported. Required for both Upstream and Downstream ports. This RWO field must be programmed prior to enabling ASPM. | | | 2 | 1h<br>RW/O | ASPM L1.2 Supported (AL12S): When set, this bit indicates that ASPM L1.OFF is supported. Required for both Upstream and Downstream ports. This RWO field must be programmed prior to enabling ASPM. | | | 1 | 1h<br>RW/O | PCI-PM L1.1 Supported (PPL11S): When set, this bit indicates that PCI-PM L1.SNOOZ is supported and this bit must be set by all ports implementing L1 Sub-States. A port that supports L1.OFF must support L1.SNOOZ. Required for both upstream and downstream ports. This RWO field must be programmed prior to enabling ASPM. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | 1h<br>RW/O | PCI-PM L1.2 Supported (PPL12S): When set, this bit indicates that PCI-PM L1.OFF is supported. Required for both upstream and downstream ports. This RWO field must be programmed prior to enabling ASPM. | | ## 6.68 L1 Sub-States Control 1 (L1SCTL1) — Offset 208h ### L1 Sub-States Control 1 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 208h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:29 | 0h<br>RW | L1.2 LTR Threshold Latency Scale Value (L12LTRTLSV): This field contains the L1.0FF LTR Threshold Latency Scale Value for this particular Root Port. The value in this field, together with L12LTRTLV is compared against both the snoop and non-snoop LTR values of the device. 000: L12LTRSTLV times 1 ns 001: L12LTRSTLV times 32 ns 010: L12LTRSTLV times 1024 ns 011: L12LTRSTLV times 32768 ns 100: L12LTRSTLV times 1048576 ns 101: L12LTRSTLV times 33554432 ns Others: Not Permitted. This field must be programmed prior to enabling L1.0FF. | | | 28:26 | 0h<br>RO | Reserved | | | 25:16 | 25:16 L1.2 LTR Threshold Latency Value (L12LTRTLV): This field contains the L1.2 LTR Threshold Latency Value for this particular F The value in this field, together with L12LTRTLSV is compared against both t and non-snoop LTR values of the device. This field must be programmed prior to enabling L1.0FF. | | | | 15:8 | 00h<br>RW | Lestablished prior to sending TS2. The timer starts from the time when the first TS1 | | | 7:6 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 5 | 0h<br>RW | L1 Substate Exit Control (L1SSEC): L1.Substate the Port must initiate the CLKREQ# Acceleration Link Activation process. Apart from that, once the Link reaches L0, the Port must continue to attempt to maintain the Link in L0 for as long as this bit remains Set. However if the Upstream Port request for L1 entry, the Downstream Port will proceed to allow L1 entry but will not re-enter L1.1 or L1.2. | | | 4 | 0h<br>RW | CLKREQ# Acceleration Interrupt Enable (L1SSEIE): When set this bit enables the generation of an interrupt to indicate the completion of the CLKREQ# acceleration Link Activation process | | | 3 | Oh<br>RW | ASPM L1.1 Enable (AL11E): When set, this bit indicates that ASPM L1.SNOOZ sub-states are enabled. Required for both upstream and downstream ports. Note: If STRPFUSECFG.mPHYIOPMDIS is 1, hardware will always see 0 as an output from this register. BIOS reading this register should always return the correct value. | | | 2 Oh When set, this bit indicate Required for both upstrea Note: If STRPFUSECFG.m | | ASPM L1.2 Enable (AL12E): When set, this bit indicates that ASPM L1.OFF sub-states are enabled. Required for both upstream and downstream ports. Note: If STRPFUSECFG.mPHYIOPMDIS is 1, hardware will always see 0 as an output from this register. BIOS reading this register should always return the correct value. | | | 0h enabled. If L1.OFF is enabled, L1.SNOOZ must also be enabled. This field must be programmed prior to enabling ASPM L1. Note: If STRPFUSECFG.mPHYIOPMDIS is 1, hardware will always see 0 as | | When set, this bit indicates that PCI-PM L1.SNOOZ power management feature is enabled. If L1.OFF is enabled, L1.SNOOZ must also be enabled. | | | 0 | 0h<br>RW | PCI-PM L1.2 Enabled (PPL12E): When set, this bit indicates that PCI-PM L1.OFF power management feature is enabled. L1.OFF can only be enabled if the platform supports bi-directional CLKREQPLUS#. This field must be programmed prior to enabling ASPM L1. Ports that support L1.OFF shall support Latency Tolerance Reporting. Note: If STRPFUSECFG.mPHYIOPMDIS is 1, hardware will always see 0 as an output from this register. BIOS reading this register should always return the correct value. | | ## 6.69 L1 Sub-States Control 2 (L1SCTL2) — Offset 20Ch ### L1 Sub-States Control 2 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 20Ch | 00000028h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 31:8 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:3 | 05h<br>RW | Power On Wait Time (POWT): Along with the Tpower_on Scale sets the minimum amount of time (in us) that the Port must wait in L1.OFF EXIT after sampling CLKREQPLUS# asserted before actively driving the interface. The timer starts counting when CLKREQPLUS# is sampled asserted in L1.OFF state. Tpower_on value is calculated by multiplying the value in this field by the value in the TPOS field. This field must be programmed prior to enabling L1.OFF. | | | 2 | 0h<br>RO | Reserved | | | 1:0 | 0h<br>RW | Tpower_on Scale (TPOS): Specifies the scale used for Tpower_on value. 00b: 2 us 01b: 10 us 10b: 100us 11b: Reserved. Required for all Ports that support L1.OFF. | | ## 6.70 ACS Extended Capability Header (ACSECH) — Offset 220h ACS Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:6, F:0] + 220h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): | | | | RW/O | Points to the next capability. | | | 19:16 | 0h<br>RW/O | Capability Version (CV): For systems that support ACS Extended Capability, BIOS should write a 1h to this register else it should write 0. | | | 15:0 | 0000h<br>RW/O | Capability ID (CID): For systems that support ACS Extended Capability, BIOS should write a 000Dh to this register else it should write 0. | | ## 6.71 ACS Capability (ACSCAPR) — Offset 224h ACS Capability Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 224h | 001Fh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:7 | 0h<br>RO | Reserved | | 6 | 0h<br>RO | ACS Direct Translated P2P (T): ACS Direct Translated P2P is not supported. | | 5 | 0h<br>RO | ACS P2P Egress Control (E): ACS P2P Egress Control is not supported. | | 4 | 1h<br>RW/O | ACS Upstream Forwarding (U): ACS Upstream Forwarding. | | 3 | 1h<br>RW/O | ACS P2P Completion Redirect (C): Required for all Functions that support ACS P2P Request Redirect - must be hardwired to 0b otherwise. If 1b, indicates that the component implements ACS P2P Completion Redirect. | | 2 | 1h<br>RW/O | ACS P2P Request Redirect (R): Required for Root Ports that support peer-to-peer traffic with other Root Ports - required for Switch Downstream Ports - required for multi-function device Functions that support peer-to-peer traffic with other Functions - must be hardwired to 0b otherwise. If 1b, indicates that the component implements ACS P2P Request Redirect. | | 1 | 1h<br>RW/O | ACS Translation Blocking (B): Required for Root Ports and Switch Downstream Ports - must be hardwired to 0b otherwise. If 1b, indicates that the component implements ACS Translation Blocking. | | 0 | 1h<br>RW/O | ACS Source Validation (V): Required for Root Ports and Switch Downstream Ports - must be hardwired to 0b otherwise. If 1b, indicates that the component implements ACS Source Validation. | ## 6.72 ACS Control (ACSCTLR) — Offset 226h ACS Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 226h | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:7 | 0h<br>RO | Reserved | | 6 | 0h<br>RO | ACS Direct Translated P2P Enable (TE): ACS Direct Translated P2P is not supported. | | 5 | 0h<br>RO | ACS P2P Egress Control Enable (EE): ACS P2P Egress Control is not supported. | | 4 | 0h<br>RW | ACS Upstream Forwarding Enable (UE): ACS Upstream Forwarding. | | 3 | Oh<br>RW | ACS P2P Completion Redirect Enable (CE): Determines when the component redirects peer-to-peer Completions upstream - applicable only to Read Completions whose Relaxed Ordering Attribute is clear. Requests are never affected by ACS P2P Completion Redirect. Default value of this field is 0b. | | 2 | 0h<br>RW | ACS P2P Request Redirect Enable (RE): Determines when the component redirects peer-to-peer memory Requests targeting another peer port upstream. I/O, Configuration, VDM Messages and Completions are never affected by ACS P2P Request Redirect. Default value of this field is 0b. | | 1 | 0h<br>RW | ACS Translation Blocking Enable (BE): When set, the component blocks all upstream Memory Requests whose Address Translation (AT) field is not set to the default value. I/O, Configuration, Completions and Messages are never affected by ACS Translation Blocking. Default value of this field is 0b. | | 0 | Oh<br>RW | ACS Source Validation Enable (VE): When set, the component validates the Bus Number from the Requester ID of upstream Requests against the secondary / subordinate Bus Numbers. I/O, Configuration and Completions are never affected by ACS Source Validation. Default value of this field is 0b. | ## 6.73 Port VC Capability Register 1 (PVCCR1) — Offset 284h Port VC Capability Register 1 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + 284h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |---------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | 0h<br>RO | Reserved | | 11:10 | 0h<br>RO | Function Arbitration Table Entry Size (FARES): Indicates the size (in bits) of Function Arbitration table entry in the device. Defined encodings are: 00b Size of Function Arbitration table entry is 1 bit 01b Size of Function Arbitration table entry is 2 bits 10b Size of Function Arbitration table entry is 4 bits 11b Size of Function Arbitration table entry is 8 bits | | 9:8 | 0h<br>RO | Reference Clock (RC): Indicates the reference clock for Virtual Channels that support time-based WRR Function Arbitration. Defined encodings are: 00b 100 ns reference clock 01b 11b Reserved | | 7 | 0h<br>RO | Reserved | | 6:4 | Oh<br>RO | Low Priority Extended VC Count (LPEVCC): Indicates the number of (extended) Virtual Channels in addition to the default VC belonging to the low-priority VC (LPVC) group that has the lowest priority with respect to other VC resources in a strict priority VC Arbitration. The minimum value of this field is 000b and the maximum value is Extended VC Count. | | 3 0h Reserved | | Reserved | | 2:0 | Oh<br>RW/O | Extended VC Count (EVCC): Indicates the number of (extended) Virtual Channels in addition to the default VC supported by the device. The minimum value of this field is zero (for devices that only support the default VC). The maximum value is seven. | ## 6.74 Port VC Capability 2 (PVCC2) — Offset 288h Port VC Capability 2 | | Туре | Size | Offset | Default | |---|------|--------|------------------------|----------| | ĺ | PCI | 32 bit | [B:0, D:6, F:0] + 288h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 00h<br>RO | VC Arbitration Table Offset (VCATO): Indicates the location of the VC Arbitration Table. This field contains the zero-based offset of the table in DQWORDS (16 bytes) from the base address of the MFVC Capability structure. A value of 00h indicates that the table is not present. | | 23:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | VC Arbitration Capability (VCAC): Indicates the types of VC Arbitration supported by the device for the LPVC group. This field is valid for all devices that report a Low Priority Extended VC Count greater than 0. Each bit location within this field corresponds to a VC Arbitration Capability defined below. When more than 1 bit in this field is Set, it indicates that the device can be configured to provide different VC arbitration services. Defined bit positions are: Bit 0: Hardware fixed arbitration scheme (e.g., Round Robin). Bit 1: Weighted Round Robin (WRR) arbitration with 32 phases. Bit 2: WRR arbitration with 64 phases. Bit 3: WRR arbitration with 128 phases. Bits 4-7: Reserved. | ## 6.75 Port VC Control (PVCC) — Offset 28Ch Port VC Control. | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 28Ch | 0000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 15:4 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3:1 | 0h<br>RW | Port VC Canability register 2 | | | 0 | 0h<br>WO | Load VC Arbitration Table (LVCAT): Used by software to update the VC Arbitration Table. This bit is valid when the selected VC Arbitration uses the VC Arbitration Table. Software Sets this bit to request hardware to apply new values programmed into VC Arbitration Table - Clearing this bit has no effect. Software checks the VC Arbitration Table Status bit to confirm that new values stored in the VC Arbitration Table are latched by the VC arbitration logic. This bit always returns 0b when read. | | ## 6.76 Port VC Status (PVCS) — Offset 28Eh Port VC Status | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 28Eh | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:1 | 0h<br>RO | Reserved | | | 0 | Oh<br>RO | VC Arbitration Table Status (VCATS): Indicates the coherency status of the VC Arbitration Table. This bit is valid when the selected VC uses the VC Arbitration Table. This bit is Set by hardware when any entry of the VC Arbitration Table is written by software. This bit is Cleared by hardware when hardware finishes loading values stored in the VC Arbitration Table after software sets the Load VC Arbitration Table bit in the Port VC Control register. | | | | | Default value of this bit is 0b. | | ## 6.77 Virtual Channel 0 Resource Capability (V0VCRC) — Offset 290h Virtual Channel 0 Resource Capability | | Туре | Size | Offset | Default | |---|------|--------|------------------------|----------| | ĺ | PCI | 32 bit | [B:0, D:6, F:0] + 290h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 00h<br>RO | Function Arbitration Table Offset (FATO): Indicates the location of the Function Arbitration Table associated with the VC resource. This field contains the zero-based offset of the table in DQWORDS (16 bytes) from the base address of the MFVC Capability structure. A value of 00h indicates that the table is not present. | | | 23 | 0h<br>RO | Reserved | | | 22:16 | 00h<br>RW/O | Maximum Time Slots (MTS): Indicates the maximum number of time slots (minus 1) that the VC resource is capable of supporting when it is configured for time-based WRR Function Arbitration. For example, a value of 000 0000b in this field indicates the supported maximum number of time slots is 1 and a value of 111 1111b indicates the supported maximum number of time slots is 128. This field is valid only when the Function Arbitration Capability indicates that the VC resource supports time-based WRR Function Arbitration. | | | 15:8 | 0h<br>RO | Reserved | | | 7:0 | 00h<br>RO | Function Arbitration Capability (FAC): Indicates types of Function Arbitration supported by the VC resource. Each bit location within this field corresponds to a Function Arbitration Capability defined below. When more than 1 bit in this field is Set, it indicates that the VC resource can be configured to provide different arbitration services. Software selects among these capabilities by writing to the Function Arbitration Select field. Defined bit positions are: Bit 0: Non-configurable hardware-fixed arbitration scheme (e.g. Round Robin). Bit 1: Weighted Round Robin (WRR) arbitration with 32 phases. Bit 2: WRR arbitration with 64 phases. Bit 3: WRR arbitration with 128 phases. Bit 4: Time-based WRR with 128 phases. Bit 5: WRR arbitration with 256 phases. Bit 5-7: Reserved. | | ## 6.78 Virtual Channel 0 Resource Control (V0CTL) — Offset 294h Virtual Channel 0 Resource Control | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:6, F:0] + 294h | 8000001h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 <sup>1h</sup> | | Virtual Channel Enable (EN): When Set, this bit enables a Virtual Channel (see note 1 for exceptions). The Virtual Channel is disabled when this bit is cleared. Software must use the VC Negotiation Pending bit to check whether the VC negotiation is complete. Default value of this bit is 1b for the first VC resource and 0b for other VC resource(s). Notes: 1. This bit is hardwired to 1b for the default VC (VC0), i.e., writing to this field has no | | | | RO | effect for VCO. 2. To enable a Virtual Channel, the VC Enable bits for that Virtual Channel must be Set in both components on a Link. 3. To disable a Virtual Channel, the VC Enable bits for that Virtual Channel must be Cleared in both components on a Link. 4. Software must ensure that no traffic is using a Virtual Channel at the time it is disabled. 5. Software must fully disable a Virtual Channel in both components on a Link before re-enabling the Virtual Channel. | | | 30:27 | 0h<br>RO | Reserved | | | 26:24 | 0h<br>RO | Virtual Channel Identifier (ID): This field assigns a VC ID to the VC resource. This field cannot be modified when the VC is already enabled. Note: For the first VC resource (default VC), this field is a read-only field that must be hardwired to 000b. | | | 23:20 | 0h<br>RO | Reserved | | | 19:17 | 0h<br>RW | Function Arbitration Select (FAS): This field configures the VC resource to provide a particular Function Arbitration service. The permissible value of this field is a number corresponding to one of the asserted bits in the Function Arbitration Capability field of the VC resource. | | | 16 | Load Function Arbitration Table (LFAT): When Set, this bit updates the Function Arbitration logic from the Function Arbitration In Table for the VC resource. This bit is only valid when the Function Arbitration used by the selected Function Arbitration scheme (that is indicated by a Se Function Arbitration Capability field selected by Function Arbitration Select Software sets this bit to signal hardware to update Function Arbitration logic values stored in the Function Arbitration Table - clearing this bit has no eff Software uses the Function Arbitration Table Status bit to confirm whether values of Function Arbitration Table are completely latched by the arbitration This bit always returns 0b when read. Default value of this bit is 0b. | | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:10 | 00h<br>RW/L | Extended TC/VC Map (ETVM): Defines the upper 8-bits of the VC0 16-bit TC/VC mapping registers. These registers use the PCI Express reserved TC[3] traffic class bit. This register is Read-Only if LPCR.SRL field is set Locked by: LPCR.SRL | | | 9:8 | 0h<br>RO | Reserved | | | 7:1 | 00h<br>RW | Transaction Class / Virtual Channel Map (TVM): This field indicates the TCs that are mapped to the VC resource. Bit locations within this field correspond to TC values. For example, when bit 7 is Sein this field, TC7 is mapped to this VC resource. When more than 1 bit in this field is Set, it indicates that multiple TCs are mapped to the VC resource. In order to remove one or more TCs from the TC/VC Map of an enabled VC, software must ensure that no new or outstanding transactions with the TC labels are targeted at the given Link. Default value of this field is FFh for the first VC resource and is 00h for other VC resources. Note: Bit 0 of this field is read-only. It must be hardwired to 1b for the default VC0 and hardwired to 0b for all other enabled VCs. | | | 0 | 1h<br>RO | Transaction Class / Virtual Channel Map TCO (TVMTO): This field indicates the TCs that are mapped to the VC resource. Bit locations within this field correspond to TC values. For example, when bit 7 is Set in this field, TC7 is mapped to this VC resource. When more than 1 bit in this field is Set, it indicates that multiple TCs are mapped to the VC resource. In order to remove one or more TCs from the TC/VC Map of an enabled VC, software must ensure that no new or outstanding transactions with the TC labels are targeted at the given Link. Default value of this field is FFh for the first VC resource and is 00h for other VC resources. Note: Bit 0 of this field is read-only. It must be hardwired to 1b for the default VC0 and hardwired to 0b for all other enabled VCs. | | ## 6.79 Virtual Channel 0 Resource Status (V0STS) — Offset 29Ah Virtual Channel 0 Resource Status | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 29Ah | 0000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 15:2 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--| | 1 | 0h<br>RO/V | process of negotiation. This bit is cleared by hardware after the vc negotiation is | | | 0 | This bit indicates the coherency status of the Function Arbitration Table assomething with the VC resource. This bit is valid only when the Function Arbitration Table by the selected Function Arbitration for the VC resource. This bit is Set by hardware when any entry of the Function Arbitration Table is to by software. This bit is Cleared by hardware when hardware finishes loading stored in the Function Arbitration Table after software sets the Load FunctionArbitration Table bit. | | | ## 6.80 Virtual Channel 1 Resource Capability (V1VCRC) — Offset 29Ch Virtual Channel 1 Resource Capability **Note:** Bit definitions are the same as VOVCRC, offset 290h. ## 6.81 Virtual Channel 1 Resource Control (V1CTL) — Offset 2A0h Virtual Channel 1 Resource Control | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:6, F:0] + 2A0h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW/L | Virtual Channel Enable (EN): Enables the VC when set. Disables the VC when cleared. This register is Read-Only if LPCR.SRL field is set Locked by: LPCR.SRL | | | 30:28 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 27:24 | 0h<br>RW/L | Virtual Channel Identifier (ID): Indicates the ID to use for this virtual channel Note: BIOS is required to program VCID[3] to 0 when operating at DMI2. This register is Read-Only if LPCR.SRL field is set Locked by: LPCR.SRL | | | 23:20 | 0h<br>RO | Reserved | | | 19:17 | 0h<br>RW | Function Arbitration Select (FAS): This field configures the VC resource to provide a particular Function Arbitration service. The permissible value of this field is a number corresponding to one of the asserted bits in the Function Arbitration Capability field of the VC resource. | | | 16 | Oh<br>RW | Load Function Arbitration Table (LFAT): When Set, this bit updates the Function Arbitration logic from the Function Arbitration Table for the VC resource. This bit is only valid when the Function Arbitration Table is used by the selected Function Arbitration scheme (that is indicated by a Set bit in the Function Arbitration Capability field selected by Function Arbitration Select). Software sets this bit to signal hardware to update Function Arbitration logic with new values stored in the Function Arbitration Table - clearing this bit has no effect. Software uses the Function Arbitration Table Status bit to confirm whether the new values of Function Arbitration Table are completely latched by the arbitration logic. This bit always returns 0b when read. Default value of this bit is 0b. | | | 15:10 | 00h<br>RW/L | Extended TC/VC Map (ETVM): Defines the upper 8-bits of the VC0 16-bit TC/VC mapping registers. These registers use the PCI Express reserved TC[3] traffic class bit. This register is Read-Only if LPCR.SRL field is set Locked by: LPCR.SRL | | | 9:8 | 0h<br>RO | Reserved | | | 7:1 | 00h<br>RW | Transaction Class / Virtual Channel Map (TVM): This field indicates the TCs that are mapped to the VC resource. Bit locations within this field correspond to TC values. For example, when bit 7 is Set in this field, TC7 is mapped to this VC resource. When more than 1 bit in this field is Set, it indicates that multiple TCs are mapped to the VC resource. In order to remove one or more TCs from the TC/VC Map of an enabled VC, software must ensure that no new or outstanding transactions with the TC labels are targeted at the given Link. Default value of this field is FFh for the first VC resource and is 00h for other VC resources. Note: Bit 0 of this field is read-only. It must be hardwired to 1b for the default VC0 and hardwired to 0b for all other enabled VCs. | | | 0 | 0h<br>RO | Reserved | | ## 6.82 Virtual Channel 1 Resource Status (V1STS) — Offset 2A6h Virtual Channel 1 Resource Status | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + 2A6h | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:2 | 0h<br>RO | Reserved | | | 1 | 0h<br>RO/V | VC Negotiation Pending (NP): This bit indicates whether the Virtual Channel negotiation (initialization or disabling) is in pending state. When this bit is Set by hardware, it indicates that the VC resource is still in the process of negotiation. This bit is Cleared by hardware after the VC negotiation is complete. For a nondefault Virtual Channel, software may use this bit when enabling or disabling the VC. For the default VC, this bit indicates the status of the process of Flow Control initialization. Before using a Virtual Channel, software must check whether the VC Negotiation Pending bits for that Virtual Channel are Clear in both components on a Link. | | | 0 | Oh<br>RO | Function Arbitration Table Status (FATS): This bit indicates the coherency status of the Function Arbitration Table associated with the VC resource. This bit is valid only when the Function Arbitration Table is used by the selected Function Arbitration for the VC resource. This bit is Set by hardware when any entry of the Function Arbitration Table is written to by software. This bit is Cleared by hardware when hardware finishes loading values stored in the Function Arbitration Table after software sets the Load FunctionArbitration Table bit. Default value of this bit is 0b | | # 6.83 DPC Extended Capability Header (DPCECH) — Offset A00h DPC Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:6, F:0] + A00h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): Points to the next capability. | | 19:16 | 0h<br>RW/O | Capability Version (CV): For systems that support DPC Extended Capability, BIOS should write a 1h to this register else it should write 0. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RW/O | Capability ID (CID): For systems that support DPC Extended Capability, BIOS should write a 001Dh to this register else it should write 0. | ## 6.84 DPC Capability (DPCCAPR) — Offset A04h DPC Capability Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + A04h | 14E0h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:13 | 0h<br>RO | Reserved | | | 12 | 1h<br>RW/O | DL_Active ERR_COR Signaling Supported (DLAECSS): This field when set, indicates that the Root Port supports the ability to signal with ERR_COR when the link transitions to the DL_Active state. Root Port that supports RP Extensions for DPC must set this bit. | | | 11:8 | 4h<br>RW/O | RP PIO Log Size (RPPIOLS): This field indicates how many DWORDs are allocated for the RP PIO log registers, comprised by the RP PIO Header Log, RP PIO ImpSpec Log and RP PIO TLP Prefix Log. If the Root Port supports RP Extensions for DPC, the value of this field must be 4 or greater - otherwise the value of this field must be 0. | | | 7 | 1h<br>RW/O | DPC Software Triggering Supported (DPCSTS): This field when set, indicates that the Root Port supports the ability for software to trigger DPC. Root Ports that support RP Extensions for DPC must set this bit. | | | 6 | 1h<br>RW/O | Poisoned TLP Egress Blocking Supported (PTLPEBS): This field when set, indicates that the Root Port supports the ability to block the transmission of a poisoned TLP from its Egress port. Root Ports that support RP Extensions for DPC must set this bit. | | | 5 | 1h<br>RW/O | RP Extensions For DPC (RPEFDPC): This field when set, indicates that a Root Port supports a defined set of DPC Extensions that are specific to Root Ports. | | | Bit Range | Default &<br>Access | Field Name (ID): Description | |-----------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4.0 | 00h<br>RW/O | DPC Interrupt Message Number (DPCIMN): This field indicates which MSI/MSI-X vector is used for the interrupt message generated in association with the DPC Capability structure. For MSI, the value in this field indicates the offset between the base Message Data and the interrupt message that is generated. Hardware is required to update this field so that it is correct if the number of MSI Messages assigned to the Function changes when software writes to the Multiple Message Enable field in the MSI Message Control register. For MSI-X, the value in this field indicates which MSI-X Table entry is used to generate the interrupt message. The entry must be one of the first 32 entries even if the Function implements more than 32 entries. For a given MSI-X implementation, the entry must remain constant. If both MSI and MSI-X are implemented, they are permitted to use different vectors, though software is permitted to enable only one mechanism at a time. If MSI-X is enabled, the value in this field must indicate the vector for MSI-X. If MSI is enabled or neither is enabled, the value in this field must indicate the vector for MSI. If software enables both MSI and MSI-X at the same time, the value in this field is undefined. Note: BIOS is expected to update this field with the right value before enabling DPC interrupt. | ## 6.85 DPC Control (DPCCTLR) — Offset A06h DPC Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + A06h | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 0h<br>RO | Reserved | | 7 | 0h<br>RW | DL_Active ERR_COR Enable (DLAECE): This bit when set, enables the downstream port to signal ERR_COR when the link transitions to the DL_Active state. | | 6 | 0h<br>RW/1S/V | DPC Software Trigger (DPCST): If DPC Trigger is enabled and the DPC Trigger Status bit is clear, software writing a 1b to this bit will cause DPC to be triggered. If DPC Trigger is not enabled or DPC Trigger Status is set, software writing a 1b to this bit has no effect. Note: It is permitted to write 1b to this bit while simultaneously writing updated values to other fields in this register, notably the DPC Trigger Enable field. For this case, the DPC Software Trigger semantics are based on the updated value of the DPC Trigger Enable field. *Note: This bit always return 0b when read. | | 5 | 0h<br>RW | Poisoned TLP Egress Blocking Enable (PTLPEBE): This bit, when set, enables the associated Egress Port to block the transmission of poisoned TLP. | | 4 | 0h<br>RW | DPC ERR_COR Enable (DPCECE): When set, this bit enables the generation of an interrupt to indicate that DPC has been triggered. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3 | 0h<br>RW | <b>DPC Interrupt Enable (DPCIE):</b> When set, this bit enables the generation of an interrupt to indicate that DPC has been triggered. | | | 2 Oh RW DPC Completion Control (DPCCC): This bit controls the Completion Status for completions formed during DPC. Ob: Completer Abort (CA) Completion Status. 1b: Unsupported Request (UR) Completion Status. | | This bit controls the Completion Status for completions formed during DPC. Ob: Completer Abort (CA) Completion Status. | | | 1:0 | Oh<br>RW | DPC Trigger Enable (DPCTE): This field enables DPC and controls the conditions that cause DPC to be triggered. 00b: DPC is disabled. 01b: DPC is enabled and is triggered when the Downstream Port detects an unmasked uncorrectable error or when the Downstream Port receives an ERR_FATAL message. 10b: DPC is enabled and is triggered when the Downstream Port detects an unmasked uncorrectable error or when the Downstream Port receives an ERR_NONFATAL or ERR_FATAL message. 11b: Reserved. | | ## 6.86 DPC Status (DPCSR) — Offset A08h **DPC Status Register** | | Туре | Size | Offset | Default | |---|------|--------|------------------------|---------| | ĺ | PCI | 16 bit | [B:0, D:6, F:0] + A08h | 1F00h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:13 | 0h<br>RO | Reserved | | | 12:8 | 1Fh<br>RO/V/P | RP PIO First Error Pointer (RPPIOFEP): The value of this field identifies a bit position in the RP PIO Status register, and this field is considered valid when that bit is set. When this field is valid, and software writes a 1b to the indicated RP PIO Status bit (thus clearing it), this field must revert to its default value. This field is applicable only for Root Ports that support RP Extensions for DPC, and is otherwise reserved. If this field is not reserved, the default value is 11111b. | | | 7 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 6:5 | 0h<br>RO/V/P | DPC Trigger Extension (DPCTE): This field serves as an extension to the DPC Trigger Reason field. When that field is valid and has a value of 11b, this field indicates why DPC has been triggered. 00b: DPC was triggered due to RP PIO error. 01b: DPC was triggered due to DPC Software Trigger bit. 10b: Reserved. 11b: Reserved. This field is valid only when the DPC Trigger Status bit is set and the value of the DPC Trigger Reason field is 11b. Otherwise the value of this field is undefined. | | | 4 | 0h<br>RO/V | DPC RP Busy (DPCRPB): When the DPC Trigger Status bit is Set and this bit is Set, the Root Port is busy with internal activity that must complete before software is permitted to clear the DPC Trigger Status bit. If software Clears the DPC Trigger Status bit while this bit is set, the behavior is undefined. This field is valid only when the DPC Trigger Status bit is Set - otherwise the value of this field is undefined. This bit is applicable only for Root Ports that support RP Extensions for DPC, and is Reserved otherwise. | | | 3 Oh RW/1C/V/ DPC Interrupt Status (DPCIS): This bit is set if DPC is triggered while the DPC In | | DPC Interrupt Status (DPCIS): This bit is set if DPC is triggered while the DPC Interrupt Enable bit is set. | | | 2:1 | 0h<br>RO/V/P | DPC Trigger Reason (DPCTR): This field indicates why DPC has been triggered. 00b: DPC was triggered due to an unmasked uncorrectable error. 01b: DPC was triggered due to receiving an ERR_NONFATAL. 10b: DPC was triggered due to receiving an ERR_FATAL. 11b: DPC was triggered due to a reason that is indicated by the DPC Trigger Reason Extension field. Note: This field is only valid when DPC Trigger Status bit is set - otherwise the value of this field is undefined. | | | 0 | 0h<br>RW/1C/V/<br>P | DPC Trigger Status (DPCTS): When set, indicates that DPC has been triggered. DPC is event triggered. While this bit is set, hardware must direct the LTSSM to the Disabled state. This bit must be cleared before the LTSSM can be released from Disabled state. Once the requirements for how long software must leave the downstream port in DPC is met, software is permitted to clear this bit regardless of the state of other status bits associated with the triggering event. Refer to PCIe Base specification 3.0 for more timing requirements pertaining to this bit. | | ## 6.87 DPC Error Source ID (DPCESIDR) — Offset A0Ah DPC Error Source ID Register | Т | уре | Size | Offset | Default | |---|-----|--------|------------------------|---------| | | PCI | 16 bit | [B:0, D:6, F:0] + A0Ah | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RO/V/P | DPC Error Source ID (DPCESID): When the DPC Trigger Reason field indicates that DPC was triggered due to the reception of an ERR_NONFATAL or ERR_FATAL message, this register field contains the Requester ID of the received messages. Otherwise, the value of this register is undefined. | ## 6.88 RP PIO Status (RPPIOSR) — Offset A0Ch RP PIO Status Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A0Ch | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------| | 31:19 | 0h<br>RO | Reserved | | 18 | 0h<br>RW/1C/V/<br>P | Memory Completion Timeout Status (MCTS): Non-posted memory request completion times out. | | 17 | 0h<br>RW/1C/V/<br>P | Memory Completer Abort Completion Status (MCACS): Non-posted memory request received CA completion. | | 16 | 0h<br>RW/1C/V/<br>P | Memory Unsupported Request Completion Status (MURCS): Non-posted Memory request received UR completion. | | 15:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW/1C/V/<br>P | I/O Completion Timeout Status (IOCTS): I/O request completion times out. | | 9 | 0h<br>RW/1C/V/<br>P | I/O Completer Abort Completion Status (IOCACS): I/O request received CA completion. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------------| | 8 | 0h<br>RW/1C/V/<br>P | I/O Unsupported Request Completion Status (IOURCS): I/O request received UR completion. | | 7:3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW/1C/V/<br>P | Configuration Completion Timeout Status (CCTS): Configuration request completion times out. | | 1 | 0h<br>RW/1C/V/<br>P | Configuration Completer Abort Completion Status (CCACS): Configuration request received CA completion. | | 0 | 0h<br>RW/1C/V/<br>P | Configuration Unsupported Request Completion Status (CURCS): Configuration request received UR completion. | ## 6.89 RP PIO Mask (RPPIOMR) — Offset A10h RP PIO Mask Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A10h | 00070707h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------| | 31:19 | 0h<br>RO | Reserved | | 18 | 1h<br>RW/P | Memory Completion Timeout Mask (MCTM): Mask bit for Memory Completion Timeout Status. | | 17 | 1h<br>RW/P | Memory Completer Abort Completion Mask (MCACM): Mask bit for Memory Completer Abort Completion Status. | | 16 | 1h<br>RW/P | Memory Unsupported Request Completion Mask (MURCM): Mask bit for Memory Unsupported Request Completion Status. | | 15:11 | 0h<br>RO | Reserved | | 10 | 1h<br>RW/P | I/O Completion Timeout Mask (IOCTM): Mask bit for I/O Completion Timeout Status. | | 9 | 1h<br>RW/P | I/O Completer Abort Completion Mask (IOCACM): Mask bit for I/O Completer Abort Completion Status. | | 8 | 1h<br>RW/P | I/O Unsupported Request Completion Mask (IOURCM): Mask bit for I/O Unsupported Request Completion Status. | | 7:3 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------| | 2 | 1h<br>RW/P | Configuration Completion Timeout Mask (CCTM): Mask bit for Configuration Completion Timeout Status. | | 1 | 1h<br>RW/P | Configuration Completer Abort Completion Mask (CCACM): Mask bit for Configuration Completer Abort Status. | | 0 | 1h<br>RW/P | Configuration Unsupported Request Completion Mask (CURCM): Mask bit for Configuration Unsupported Request Completion Status. | ## 6.90 RP PIO Severity (RPPIOVR) — Offset A14h RP PIO Severity Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A14h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------| | 31:19 | 0h<br>RO | Reserved | | 18 | 0h<br>RW/P | Memory Completion Timeout Severity (MCTSV): Severity bit for Memory Completion Timeout Status. | | 17 | 0h<br>RW/P | Memory Completer Abort Completion Severity (MCACSV): Severity bit for Memory Completer Abort Completion Status. | | 16 | 0h<br>RW/P | Memory Unsupported Request Completion Severity (MURCSV): Severity bit for Memory Unsupported Request Completion Status. | | 15:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW/P | I/O Completion Timeout Severity (IOCTSV): Severity bit for I/O Completion Timeout Status. | | 9 | 0h<br>RW/P | I/O Completer Abort Completion Severity (IOCACSV): Severity bit for I/O Completer Abort Completion Status. | | 8 | 0h<br>RW/P | I/O Unsupported Request Completion Severity (IOURCSV): Severity bit for I/O Unsupported Request Completion Status. | | 7:3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW/P | Configuration Completion Timeout Severity (CCTSV): Severity bit for Configuration Completion Timeout Status. | | 1 | 0h<br>RW/P | Configuration Completer Abort Completion Severity (CCACSV): Severity bit for Configuration Completer Abort Status. | | 0 | 0h<br>RW/P | Configuration Unsupported Request Completion Severity (CURCSV): Severity bit for Configuration Unsupported Request Completion Status. | ## 6.91 RP PIO SysError (RPPIOSER) — Offset A18h RP PIO SysError Register | | Туре | Size | Offset | Default | |---|------|--------|------------------------|-----------| | Ī | PCI | 32 bit | [B:0, D:6, F:0] + A18h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------| | 31:19 | 0h<br>RO | Reserved | | 18 | 0h<br>RW/P | Memory Completion Timeout SysErr (MCTSE): SysErr bit for Memory Completion Timeout Status. | | 17 | 0h<br>RW/P | Memory Completer Abort Completion SysErr (MCACSE): SysErr bit for Memory Completer Abort Completion Status. | | 16 | 0h<br>RW/P | Memory Unsupported Request Completion SysErr (MURCSE): SysErr bit for Memory Unsupported Request Completion Status. | | 15:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW/P | I/O Completion Timeout SysErr (IOCTSE): SysErr bit for I/O Completion Timeout Status. | | 9 | 0h<br>RW/P | I/O Completer Abort Completion SysErr (IOCACSE): SysErr bit for I/O Completer Abort Completion Status. | | 8 | 0h<br>RW/P | I/O Unsupported Request Completion SysErr (IOURCSE): SysErr bit for I/O Unsupported Request Completion Status. | | 7:3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW/P | Configuration Completion Timeout SysErr (CCTSE): SysErr bit for Configuration Completion Timeout Status. | | 1 | 0h<br>RW/P | Configuration Completer Abort Completion SysErr (CCACSE): SysErr bit for Configuration Completer Abort Status. | | 0 | 0h<br>RW/P | Configuration Unsupported Request Completion SysErr (CURCSE): SysErr bit for Configuration Unsupported Request Completion Status. | ## 6.92 RP PIO Exception (RPPIOER) — Offset A1Ch RP PIO Exception Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A1Ch | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 31:19 | 0h<br>RO | Reserved | | 18 | 0h<br>RW/P | Memory Completion Timeout Exception (MCTE): Exception bit for Memory Completion Timeout Status. | | 17 | 0h<br>RW/P | Memory Completer Abort Completion Exception (MCACE): Exception bit for Memory Completer Abort Completion Status. | | 16 | 0h<br>RW/P | Memory Unsupported Request Completion Exception (MURCE): Exception bit for Memory Unsupported Request Completion Status. | | 15:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW/P | I/O Completion Timeout Exception (IOCTE): Exception bit for I/O Completion Timeout Status. | | 9 | 0h<br>RW/P | I/O Completer Abort Completion Exception (IOCACE): Exception bit for I/O Completer Abort Completion Status. | | 8 | 0h<br>RW/P | I/O Unsupported Request Completion Exception (IOURCE): Exception bit for I/O Unsupported Request Completion Status. | | 7:3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW/P | Configuration Completion Timeout Exception (CCTE): Exception bit for Configuration Completion Timeout Status. | | 1 | 0h<br>RW/P | Configuration Completer Abort Completion Exception (CCACE): Exception bit for Configuration Completer Abort Status. | | 0 | 0h<br>RW/P | Configuration Unsupported Request Completion Exception (CURCE): Exception bit for Configuration Unsupported Request Completion Status. | # 6.93 RP PIO Header Log DW1 (RPPIOHLR\_DW1) — Offset A20h RP PIO Header Log DW1 Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A20h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | B<br>Rar | | Default &<br>Access | Field Name (ID): Description | |----------|----|-------------------------|--------------------------------------------------------------| | 31 | :0 | 00000000<br>h<br>RO/V/P | 1st DWORD of TLP (DW1): Byte0 AND Byte1 AND Byte2 AND Byte3. | ## 6.94 RP PIO Header Log DW2 (RPPIOHLR\_DW2) — Offset A24h RP PIO Header Log DW2 Register | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:6, F:0] + A24h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-------------------------|--------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 2nd DWORD of TLP (DW2): Byte4 AND Byte5 AND Byte6 AND Byte7. | ## 6.95 RP PIO Header Log DW3 (RPPIOHLR\_DW3) — Offset A28h RP PIO Header Log DW3 Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A28h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-------------------------|----------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 3rd DWORD of TLP (DW3): Byte8 AND Byte9 AND Byte10 AND Byte11. | ## 6.96 RP PIO Header Log DW4 (RPPIOHLR\_DW4) — Offset A2Ch RP PIO Header Log DW4 Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A2Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-------------------------|------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 4th DWORD of TLP (DW4): Byte12 AND Byte13 AND Byte14 AND Byte15. | ## 6.97 Secondary PCI Express Extended Capability Header (SPEECH) — Offset A30h Secondary PCI Express Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A30h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities. For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh. The bottom 2 bits of this offset are Reserved and must be implemented as 00b and software must mask them to allow for future uses of these bits. | | | 19:16 | Oh<br>RW/O | Capability Version (CV): This field is a PCI-SIG defined version number that indicates the version of the Capability structure present. For systems that support Secondary PCI Express Extended Capability, BIOS should write a 1h to this register else it should write 0. | | | 15:0 | 0000h<br>RW/O | PCI Express Extended Capability ID (PCIECID): This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability. PCI Express Extended Capability ID for the Secondary PCI Express Extended Capability is 0019h. For systems that support Secondary PCI Express Extended Capability, BIOS should write a 0019h to this register else it should write 0. | | ## 6.98 Link Control 3 (LCTL3) — Offset A34h Link Control 3 | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:6, F:0] + A34h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:9 | 00h<br>RW | Enable Lower SKP OS Generation Vector (ELSOSGV): When the Link is in L0 and the bit in this field corresponding to the current Link speed is Set, SKP Ordered Sets are scheduled at the rate defined for SRNS, overriding the rate required based on the clock tolerance architecture. Bit definitions within this field are: Bit 0 2.5 GT/s Bit 1 5.0 GT/s Bit 2 8.0 GT/s Bit 3 16.0 GT/s Bit 3 16.0 GT/s Bits 6:4 Rsvd Behavior is undefined if a bit is Set in this field and the corresponding bit in the Lower SKP OS Generation Supported Speeds Vector is not set. | | 8:2 | 0h<br>RO | Reserved | | 1 | 0h<br>RW/P | Link Equalization Request Interrupt Enable (LERIE): When set, this bit enables the generation of an interrupt to indicate that the Link Equalization Request bit has been set. | | 0 | 0h<br>RW/1S/V | Perform Equalization (PE): When this bit is 1b and Link Retrain bit is set with the Target Link Speed field set to 8 GT/s, the Downstream Port must perform Link Equalization. This bit is cleared by Root Port upon entry to Link Equalization Phase 1. | ## 6.99 Lane Error Status (LES) — Offset A38h Lane Error Status | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A38h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------| | 31:16 | 0h<br>RO | Reserved | | 15 | 0h<br>RW/1C/V/<br>P | Lane 15 Error Status (L15ES): Lane 15 detected a Lane-based error. | | 14 | 0h<br>RW/1C/V/<br>P | Lane 14 Error Status (L14ES): Lane 14 detected a Lane-based error. | | 13 | 0h<br>RW/1C/V/<br>P | Lane 13 Error Status (L13ES): Lane 13 detected a Lane-based error. | | 12 | 0h<br>RW/1C/V/<br>P | Lane 12 Error Status (L12ES): Lane 12 detected a Lane-based error. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------| | 11 | 0h<br>RW/1C/V/<br>P | Lane 11 Error Status (L11ES): Lane 11 detected a Lane-based error. | | 10 | 0h<br>RW/1C/V/<br>P | Lane 10 Error Status (L10ES): Lane 10 detected a Lane-based error. | | 9 | 0h<br>RW/1C/V/<br>P | Lane 9 Error Status (L9ES): Lane 9 detected a Lane-based error. | | 8 | 0h<br>RW/1C/V/<br>P | Lane 8 Error Status (L8ES): Lane 8 detected a Lane-based error. | | 7 | 0h<br>RW/1C/V/<br>P | Lane 7 Error Status (L7ES): Lane 7 detected a Lane-based error. | | 6 | 0h<br>RW/1C/V/<br>P | Lane 6 Error Status (L6ES): Lane 6 detected a Lane-based error. | | 5 | 0h<br>RW/1C/V/<br>P | Lane 5 Error Status (L5ES): Lane 5 detected a Lane-based error. | | 4 | 0h<br>RW/1C/V/<br>P | Lane 4 Error Status (L4ES): Lane 4 detected a Lane-based error. | | 3 | 0h<br>RW/1C/V/<br>P | Lane 3 Error Status (L3ES): Lane 3 detected a Lane-based error. | | 2 | 0h<br>RW/1C/V/<br>P | Lane 2 Error Status (L2ES): Lane 2 detected a Lane-based error. | | 1 | 0h<br>RW/1C/V/<br>P | Lane 1 Error Status (L1ES): Lane 1 detected a Lane-based error. | | 0 | 0h<br>RW/1C/V/<br>P | Lane 0 Error Status (L0ES): Lane 0 detected a Lane-based error. | # 6.100 Lane 0 And Lane 1 Equalization Control (L01EC) — Offset A3Ch Lane 0 And Lane 1 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A3Ch | 7F7F7F7Fh | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RO | Reserved | | 30:28 | 7h<br>RW | Upstream Port Lane 1 Receiver Preset Hint (UPL1RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 27:24 | Fh<br>RW | Upstream Port Lane 1 Transmitter Preset (UPL1TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 23 | 0h<br>RO | Reserved | | 22:20 | 7h<br>RW | Downstream Port Lane 1 Receiver Preset Hint (DPL1RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | 19:16 | Fh<br>RW | <b>Downstream Port Lane 1 Transmitter Preset (DPL1TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 15 | 0h<br>RO | Reserved | | 14:12 | 7h<br>RW | Upstream Port Lane 0 Receiver Preset Hint (UPLORPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 11:8 | Fh<br>RW | Upstream Port Lane 0 Transmitter Preset (UPLOTP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 7 | 0h<br>RO | Reserved | | 6:4 | 7h<br>RW | <b>Downstream Port Lane 0 Receiver Preset Hint (DPLORPH):</b> Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3:0 | Fh<br>RW | <b>Downstream Port Lane 0 Transmitter Preset (DPLOTP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 6.101 Lane 2 And Lane 3 Equalization Control (L23EC) — Offset A40h Lane 2 And Lane 3 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A40h | 7F7F7F7Fh | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RO | Reserved | | 30:28 | 7h<br>RW | Upstream Port Lane 3 Receiver Preset Hint (UPL3RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 27:24 | Fh<br>RW | Upstream Port Lane 3 Transmitter Preset Hint (UPL3TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 23 | 0h<br>RO | Reserved | | 22:20 | 7h<br>RW | Downstream Port Lane 3 Receiver Preset Hint (DPL3RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | 19:16 | Fh<br>RW | Downstream Port Lane 3 Transmitter Preset (DPL3TP): Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 15 | 0h<br>RO | Reserved | | 14:12 | 7h<br>RW | Upstream Port Lane 2 Receiver Preset Hint (UPL2RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |---|--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 11:8 | Fh<br>RW | Upstream Port Lane 2 Transmitter Preset (UPL2TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 7 | 0h<br>RO | Reserved | | - | 6:4 | 7h<br>RW | Downstream Port Lane 2 Receiver Preset Hint (DPL2RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 3:0 | Fh<br>RW | <b>Downstream Port Lane 2 Transmitter Preset (DPL2TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | ## 6.102 Lane 4 And Lane 5 Equalization Control (L45EC) — Offset A44h Lane 4 And Lane 5 Equalization Control | | Туре | Size | Offset | Default | |---|------|--------|------------------------|-----------| | ĺ | PCI | 32 bit | [B:0, D:6, F:0] + A44h | 7F7F7F7Fh | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RO | Reserved | | 30:28 | 7h<br>RW | Upstream Port Lane 5 Receiver Preset Hint (UPL5RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 27:24 | Fh<br>RW | Upstream Port Lane 5 Transmitter Preset (UPL5TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 23 | 0h<br>RO | Reserved | | 22:20 | 7h<br>RW | Downstream Port Lane 5 Receiver Preset Hint (DPL5RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19:16 | Fh<br>RW | <b>Downstream Port Lane 5 Transmitter Preset (DPL5TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 15 | 0h<br>RO | Reserved | | 14:12 | 7h<br>RW | Upstream Port Lane 4 Receiver Preset Hint (UPL4RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 11:8 | Fh<br>RW | Upstream Port Lane 4 Transmitter Preset (UPL4TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 7 | 0h<br>RO | Reserved | | 6:4 | 7h<br>RW | <b>Downstream Port Lane 4 Receiver Preset Hint (DPL4RPH):</b> Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | 3:0 | Fh<br>RW | <b>Downstream Port Lane 4 Transmitter Preset (DPL4TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | ## 6.103 Lane 6 And Lane 7 Equalization Control (L67EC) — Offset A48h Lane 6 And Lane 7 Equalization Control | | Туре | Size | Offset | Default | |---|------|--------|------------------------|-----------| | ĺ | PCI | 32 bit | [B:0, D:6, F:0] + A48h | 7F7F7F7Fh | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | Reserved | | | 30:28 | 7h<br>RW | Upstream Port Lane 7 Receiver Preset Hint (UPL7RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27:24 | Fh<br>RW | Upstream Port Lane 7 Transmitter Preset (UPL7TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 23 | 0h<br>RO | Reserved | | 22:20 | 7h<br>RW | <b>Downstream Port Lane 7 Receiver Preset Hint (DPL7RPH):</b> Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | 19:16 | Fh<br>RW | Downstream Port Lane 7 Transmitter Preset (DPL7TP): Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 15 | 0h<br>RO | Reserved | | 14:12 | 7h<br>RW | Upstream Port Lane 6 Receiver Preset Hint (UPL6RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 11:8 | Fh<br>RW | Upstream Port Lane 6 Transmitter Preset (UPL6TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 7 | 0h<br>RO | Reserved | | 6:4 | 7h<br>RW | Downstream Port Lane 6 Receiver Preset Hint (DPL6RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | 3:0 | Fh<br>RW | Downstream Port Lane 6 Transmitter Preset (DPL6TP): Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | ## **6.104** Lane 8 And Lane 9 Equalization Control (L89EC) — Offset A4Ch Lane 8 And Lane 9 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A4Ch | 7F7F7F7Fh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RO | Reserved | | 30:28 | 7h<br>RW | Upstream Port Lane 9 Receiver Preset Hint (UPL9RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 27:24 | Fh<br>RW | Upstream Port Lane 9 Transmitter Preset (UPL9TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 23 | 0h<br>RO | Reserved | | 22:20 | 7h<br>RW | Downstream Port Lane 9 Receiver Preset Hint (DPL9RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | 19:16 | Fh<br>RW | Downstream Port Lane 9 Transmitter Preset (DPL9TP): Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 15 | 0h<br>RO | Reserved | | 14:12 | 7h<br>RW | Upstream Port Lane 8 Receiver Preset Hint (UPL8RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 11:8 | Fh<br>RW | Upstream Port Lane 8 Transmitter Preset (UPL8TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 7 | 0h<br>RO | Reserved | | 6:4 | 7h<br>RW | Downstream Port Lane 8 Receiver Preset Hint (DPL8RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3:0 | Fh<br>RW | <b>Downstream Port Lane 8 Transmitter Preset (DPL8TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 6.105 Lane 10 And Lane 11 Equalization Control (L1011EC) — Offset A50h Lane 10 And Lane 11 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A50h | 7F7F7F7Fh | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RO | Reserved | | 30:28 | 7h<br>RW | Upstream Port Lane 11 Receiver Preset Hint (UPL11RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 27:24 | Fh<br>RW | Upstream Port Lane 11 Transmitter Preset (UPL11TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 23 Oh<br>RO | | Reserved | | 22:20 | 7h<br>RW | Downstream Port Lane 11 Receiver Preset Hint (DPL11RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | 19:16 | Fh<br>RW | <b>Downstream Port Lane 11 Transmitter Preset (DPL11TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 15 | 0h<br>RO | Reserved | | 14:12 | 7h<br>RW | Upstream Port Lane 10 Receiver Preset Hint (UPL10RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11:8 | Fh<br>RW | Upstream Port Lane 10 Transmitter Preset (UPL10TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 7 | 0h<br>RO | Reserved | | 6:4 | 7h<br>RW | Downstream Port Lane 10 Receiver Preset Hint (DPL10RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | 3:0 | Fh<br>RW | Downstream Port Lane 10 Transmitter Preset (DPL10TP): Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | ## 6.106 Lane 12 And Lane 13 Equalization Control (L1213EC) — Offset A54h Lane 12 And Lane 13 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A54h | 7F7F7F7Fh | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | Reserved | | | 30:28 | 7h<br>RW | Upstream Port Lane 13 Receiver Preset Hint (UPL13RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 27:24 | Fh<br>RW | Upstream Port Lane 13 Transmitter Preset (UPL13TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 23 | 0h<br>RO | Reserved | | | | | Downstream Port Lane 13 Receiver Preset Hint (DPL13RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 19:16 | Fh<br>RW | <b>Downstream Port Lane 13 Transmitter Preset (DPL13TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 15 | 0h<br>RO | Reserved | | | 14:12 | 7h<br>RW | Upstream Port Lane 12 Receiver Preset Hint (UPL12RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 11:8 | Fh<br>RW | Upstream Port Lane 12 Transmitter Preset (UPL12TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 7 | 0h<br>RO | Reserved | | | 6:4 | 7h<br>RW | Downstream Port Lane 12 Receiver Preset Hint (DPL12RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 3:0 | Fh<br>RW | Downstream Port Lane 12 Transmitter Preset (DPL12TP): Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as a Upstream Port. | | # 6.107 Lane 14 And Lane 15 Equalization Control (L1415EC) — Offset A58h Lane 14 And Lane 15 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A58h | 7F7F7F7Fh | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | Reserved | | | 30:28 | 7h<br>RW | Upstream Port Lane 15 Receiver Preset Hint (UPL15RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 27:24 | Fh<br>RW | Upstream Port Lane 15 Transmitter Preset (UPL15TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 23 | 0h<br>RO | Reserved | | | 22:20 | 7h<br>RW | <b>Downstream Port Lane 15 Receiver Preset Hint (DPL15RPH):</b> Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 19:16 | Fh<br>RW | Downstream Port Lane 15 Transmitter Preset (DPL15TP): Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 15 | 0h<br>RO | Reserved | | | 14:12 | 7h<br>RW | Upstream Port Lane 14 Receiver Preset Hint (UPL14RPH): Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 11:8 | Fh<br>RW | Upstream Port Lane 14 Transmitter Preset (UPL14TP): Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 7 | 0h<br>RO | Reserved | | | 6:4 | 7h<br>RW | Downstream Port Lane 14 Receiver Preset Hint (DPL14RPH): Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 3:0 | Fh<br>RW | <b>Downstream Port Lane 14 Transmitter Preset (DPL14TP):</b> Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 6.108 Data Link Feature Extended Capability Header (DLFECH) — Offset A90h Data Link Feature Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A90h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities. For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh. The bottom 2 bits of this offset are Reserved and must be implemented as 00b although software must mask them to allow for future uses of these bits. | | | 19:16 | 0h<br>RW/O | Capability Version (CV): This field is a PCI-SIG defined version number that indicates the version of the Capability structure present. | | | 15:0 | 0000h<br>RW/O | PCI Express Extended Capability ID (PCIECID): This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability. | | # 6.109 Data Link Feature Capabilities (DLFCAP) — Offset A94h Data Link Feature Capabilities Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + A94h | 80000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 1h<br>RW/O | Data Link Feature Exchange Enable (DLFEE): If set, this bit indicates that this Port will enter the DL_Feature negotiation state. Default is 1b. | | | 30:23 | 0h<br>RO | Reserved | | | 22:1 | 000000h<br>RW/O | Local Feature Supported (LFS): These bits indicate that the Downstream Port supports the associated Data Link Feature. For this version of this specification, this field is hardwired to 0. | | | 0 | 0h<br>RW/O | Local Scaled Flow Control Supported (LSFCS): This bit indicates that the Port supports the Scaled Flow Control Feature. | | ### 6.110 Data Link Feature Status (DLFSTS) — Offset A98h Data Link Feature Status Register | ĺ | Туре | Size | Offset | Default | |---|------|--------|------------------------|-----------| | Ī | PCI | 32 bit | [B:0, D:6, F:0] + A98h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |----------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 21 | 0h | Data Link Feature Status Valid (DLFSV): This bit indicates that the Downstream Port has received a Data Link Feature DLLP | | | 31 | RO/V | after the Link entered L0. When this bit is 1b, bits 23:0 are frozen. Software must clear this bit to re-enable capturing information. This bit is cleared on DL_Down. | | | 30:23 | 0h<br>RO | Reserved | | | 22:1 000000h<br>RO/V | | Remote Feature Supported (RFS): These bits indicate that the Remote Port supports the corresponding Data Link Feature. These bits capture all information from the Data Link Feature DLLP even when this Port does not support the corresponding feature. | | | 0 | 0h<br>RO/V | Remote Scaled Flow Control Supported (RSFCS): This bit indicates that the Remote Port indicated it supports the Scaled Flow Control Feature | | ## 6.111 Physical Layer 16.0 GT/s Extended Capability Header (PL16GECH) — Offset A9Ch Physical Layer 16.0 GT/s Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:6, F:0] + A9Ch | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit Range Default & Field Name (ID): Description | | Field Name (ID): Description | |--------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Next Capability Offset (NCO): | | 31:20 | 000h<br>RW/O | This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities. | | 31.20 | | For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 19:16 | 0h<br>RW/O | Capability Version (CV): This field is a PCI-SIG defined version number that indicates the version of the Capability structure present. | | | 15:0 | 0000h<br>RW/O | PCI Express Extended Capability ID (PCIECID): This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability. Extended Capability ID for the Physical Layer 16.0 GT/s Capability | | ### 6.112 Physical Layer 16.0 GT/s Capability (PL16CAP) — Offset AA0h Physical Layer 16.0 GT/s Capability Register **Note:** Bit definitions are the same as DSTS2, offset 6Ah. ### 6.113 Physical Layer 16.0 GT/s Control (PL16CTL) — Offset AA4h Physical Layer 16.0 GT/s Control Register **Note:** Bit definitions are the same as DSTS2, offset 6Ah. ### 6.114 Physical Layer 16.0 GT/s Status (PL16S) — Offset AA8h Physical Layer 16.0 GT/s Status Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + AA8h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:5 | 0h<br>RO | Reserved | | | 4 | 0h<br>RW/1C/V/<br>P | Link Equalization Request 16.0 GT/s (LERG4): This bit is Set by hardware to request the 16.0 GT/s Link equalization process to be performed on the Link. The default value of this bit is 0b. | | | 3 Oh RO/V/P Equalization 16.0 GT/s Phase 3 Successful (EQP3SG4): When set to 1b, this bit indicates that Phase 3 of the 16.0 GT/s Transmitter Equalization procedure has successfully completed. The default value of this bit is 0b. | | When set to 1b, this bit indicates that Phase 3 of the 16.0 GT/s Transmitter Equalization procedure has successfully completed. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 2 | 0h<br>RO/V/P | <b>Equalization 16.0 GT/s Phase 2 Successful (EQP2SG4):</b> When set to 1b, this bit indicates that Phase 2 of the 16.0 GT/s Transmitter Equalization procedure has successfully completed. The default value of this bit is 0b. | | | 1 | 0h<br>RO/V/P | Equalization 16.0 GT/s Phase 1 Successful (EQP1SG4): When set to 1b, this bit indicates that Phase 1 of the 16.0 GT/s Transmitter Equalization procedure has successfully completed. The default value of this bit is 0b. | | | 0 | 0h<br>RO/V/P | Equalization 16.0 GT/s Complete (EQG4): When set to 1b, this bit indicates that the Transmitter Equalization procedure at the 16.0 GT/s data rate has completed. The default value of this bit is 0b. | | ### 6.115 Physical Layer 16.0 GT/s Local Data Parity Mismatch Status (PL16LDPMS) — Offset AACh Physical Layer 16.0 GT/s Local Data Parity Mismatch Status Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + AACh | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | 0h<br>RO | Reserved | | 15:0 | 0000h<br>RW/1C/V/<br>P | Local Data Parity Mismatch Status (LDPMS): Each bit indicates if the corresponding Lane detected a Data Parity mismatch. A value of 1b indicates that a mismatch was detected on the corresponding Lane Number. The default value of each bit is 0b. | ### 6.116 Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status (PL16FRDPMS) — Offset AB0h Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status Register | | Туре | Size | Offset | Default | |---|------|--------|------------------------|----------| | Ī | PCI | 32 bit | [B:0, D:6, F:0] + AB0h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | 0h<br>RO | Reserved | | 15:0 | 0000h<br>RW/1C/V/<br>P | First Retimer Data Parity Mismatch Status (FRDPMS): Each bit indicates if the corresponding Lane detected a Data Parity mismatch. A value of 1b indicates that a mismatch was detected on the corresponding Lane Number. The default value of each bit is 0b. | # 6.117 Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status (PL16SRDPMS) — Offset AB4h Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + AB4h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:0 | 0000h<br>RW/1C/V/<br>P | Second Retimer Data Parity Mismatch Status (SRDPMS): Each bit indicates if the corresponding Lane detected a Data Parity mismatch. A value of 1b indicates that a mismatch was detected on the corresponding Lane Number. The default value of each bit is 0b. | | ### 6.118 Physical Layer 16.0 GT/s Extra Status (PL16ES) — Offset AB8h Physical Layer 16.0 GT/s Extra Status Register **Note:** Bit definitions are the same as DSTS2, offset 6Ah. ### 6.119 Physical Layer 16.0 GT/s Lane 01 Equalization Control (PL16L01EC) — Offset ABCh Physical Layer 16.0 GT/s Lane 01 Equalization Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + ABCh | FFFFh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 1 Transmitter Preset (UP16L1TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 11:8 | Fh<br>RW | Downstream Port 16 GT/s Lane 1 Transmitter Preset (DP16L1TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 7:4 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 0 Transmitter Preset (UP16L0TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 3:0 | Fh<br>RW | Downstream Port 16 GT/s Lane 0 Transmitter Preset (DP16L0TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | ### 6.120 Physical Layer 16.0 GT/s Lane 23 Equalization Control (PL16L23EC) — Offset ABEh Physical Layer 16.0 GT/s Lane 23 Equalization Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + ABEh | FFFFh | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:12 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 3 Transmitter Preset (UP16L3TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. Downstream Port 16 GT/s Lane 3 Transmitter Preset (DP16L3TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 11:8 | Fh<br>RW | | | | 7:4 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 2 Transmitter Preset (UP16L2TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 3.0 Fh Transmitter Preset used for 16 GT/s equalization by this Port when th | | Downstream Port 16 GT/s Lane 2 Transmitter Preset (DP16L2TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 6.121 Physical Layer 16.0 GT/s Lane 45 Equalization Control (PL16L45EC) — Offset AC0h Physical Layer 16.0 GT/s Lane 45 Equalization Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + AC0h | FFFFh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:12 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 5 Transmitter Preset (UP16L5TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 11:8 | Fh<br>RW | Downstream Port 16 GT/s Lane 5 Transmitter Preset (DP16L5TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 7:4 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 4 Transmitter Preset (UP16L4TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 3:0 Fh | | Downstream Port 16 GT/s Lane 4 Transmitter Preset (DP16L4TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 6.122 Physical Layer 16.0 GT/s Lane 67 Equalization Control (PL16L67EC) — Offset AC2h Physical Layer 16.0 GT/s Lane 67 Equalization Control Register | | Туре | Size | Offset | Default | |---|------|--------|------------------------|---------| | ĺ | PCI | 16 bit | [B:0, D:6, F:0] + AC2h | FFFFh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-----------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:12 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 7 Transmitter Preset (UP16L7TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 11:8 | Fh<br>RW | <b>Downstream Port 16 GT/s Lane 7 Transmitter Preset (DP16L7TP):</b> Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 7:4 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 6 Transmitter Preset (UP16L6TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 3.0 Fh Transmitter Preset used for 16 GT/s eq | | Downstream Port 16 GT/s Lane 6 Transmitter Preset (DP16L6TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 6.123 Physical Layer 16.0 GT/s Lane 89 Equalization Control (PL16L89EC) — Offset AC4h Physical Layer 16.0 GT/s Lane 89 Equalization Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + AC4h | FFFFh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:12 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 9 Transmitter Preset (UP16L9TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. Downstream Port 16 GT/s Lane 9 Transmitter Preset (DP16L9TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 11:8 | Fh<br>RW | | | | 7:4 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 8 Transmitter Preset (UP16L8TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 3:0 Fh RW of | | <b>Downstream Port 16 GT/s Lane 8 Transmitter Preset (DP16L8TP):</b> Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 6.124 Physical Layer 16.0 GT/s Lane 1011 Equalization Control (PL16L1011EC) — Offset AC6h Physical Layer 16.0 GT/s Lane 1011 Equalization Control Register | | Туре | Size | Offset | Default | |---|------|--------|------------------------|---------| | ĺ | PCI | 16 bit | [B:0, D:6, F:0] + AC6h | FFFFh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:12 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 11 Transmitter Preset (UP16L11TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 11:8 | Fh<br>RW | Downstream Port 16 GT/s Lane 11 Transmitter Preset (DP16L11TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 7:4 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 10 Transmitter Preset (UP16L10TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 3:0 Fh Transmitter Preset used for 16 GT/s equalizat | | Downstream Port 16 GT/s Lane 10 Transmitter Preset (DP16L10TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 6.125 Physical Layer 16.0 GT/s Lane 1213 Equalization Control (PL16L1213EC) — Offset AC8h Physical Layer 16.0 GT/s Lane 1213 Equalization Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:6, F:0] + AC8h | FFFFh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:12 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 13 Transmitter Preset (UP16L13TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. Downstream Port 16 GT/s Lane 13 Transmitter Preset (DP16L13TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 11:8 | Fh<br>RW | | | | 7:4 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 12 Transmitter Preset (UP16L12TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 3:0 | Fh<br>RW | Downstream Port 16 GT/s Lane 12 Transmitter Preset (DP16L12TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 6.126 Physical Layer 16.0 GT/s Lane 1415 Equalization Control (PL16L1415EC) — Offset ACAh Physical Layer 16.0 GT/s Lane 1415 Equalization Control Register | | Туре | Size | Offset | Default | |---|------|--------|------------------------|---------| | ĺ | PCI | 16 bit | [B:0, D:6, F:0] + ACAh | FFFFh | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:12 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 15 Transmitter Preset (UP16L15TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 11:8 | Fh<br>RW | Downstream Port 16 GT/s Lane 15 Transmitter Preset (DP16L15TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 7:4 | Fh<br>RW | Upstream Port 16 GT/s Port Lane 14 Transmitter Preset (UP16L14TP): Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 3:0 Fh Transmitter Preset used for 16 GT/s equa | | Downstream Port 16 GT/s Lane 14 Transmitter Preset (DP16L14TP): Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | ### **6.127** VNN Removal Control (VNNREMCTL) — Offset C70h VNN Removal Control | Ту | ре | Size | Offset | Default | |----|----|--------|------------------------|----------| | Р | CI | 32 bit | [B:0, D:6, F:0] + C70h | 0000001h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | None | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW | Receiver Eye Margin Error Tracking Mechanism Disable (REMETMD): When this bit is set MAC will not track Error count during Receiver Equalization (EQ Phase 2 - PDMI, EQ Phase 3 - PCIe). Preset/Coeff evaluation will be based on FOM returned by PHY alone. This bit must be configured before training to GEN3 data rate. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 30:9 | 0h<br>RO | Reserved | | | 8 | 0h<br>RW | Function Disable VNN Removal (FDVNNRE): When assert, controller will assert vnnremoval_en_b to SOC when link is function disable, so that VNN is allow to be remove when platform permitted. | | | 7 | 0h<br>RW | Hot Plug VNN Removal Enable (HPVNNRE): When assert, controller will assert vnnremoval_en_b to SOC when clkreq_b deassetion in Detect state, so that VNN is allow to be remove when platform permitted. | | | 6 | 0h<br>RW | Detect Not PCIe VNN Removal Enable (DNPVNNRE): When assert, controller will assert vnnremoval_en_b to SOC when link entering Detect Not PCIe when link is unown, so that VNN is allow to be remove when platform permitted. | | | 5 | 0h<br>RW | RTD3 VNN Removal Enable (RTD3VNNRE): When assert, controller will assert vnnremoval_en_b to SOC when link entering L23 due to RTD3, so that VNN is allow to be remove when platform permitted. | | | 4 | 0h<br>RW | Link Disable VNN Removal Enable (LDVNNRE): When assert, controller will assert vnnremoval_en_b to SOC when link entering Link Disable, so that VNN is allow to be remove when platform permitted. | | | 3:2 | 0h<br>RW | Internal States Propagation Latency For VNN Removal Exit (ISPLFVNNRE): This register configure internal delay of IP to allow boundary lock to deassert. This counter will start count after contexts propagation is done and early boundary lock is deassert. 00 8 osc clocks 01 16 osc clocks 10 32 osc clocks 11 64 osc clocks Note: For each x4 instance, only the value from Port 1 is used. This is a per controller register Link Reset Suppression Latency For VNN Removal Exit (LRSLFVNNRE): This register configure the Link Reset Suppression latency after pmc had deassert restore_b during VNN Removal, and link clock pll had achieved lock. Link reset will be suppress upon IP Inaccessible exit with restore_b assertion, and the counter will start count when restore_b deassert with link clock had achieved lock. After timer expire, link reset will be deassert. 00 4 osc clocks 01 8 osc clocks 10 16 osc clocks 11 32 osc clocks Note: For each x4 instance, only the value from Port 1 is used. This is a per controller register | | | 1:0 | 1h<br>RW | | | ### **6.128** VNN Removal Save And Restore Hardware Contexts 1 (VNNRSNRC1) — Offset C74h VNN Removal Save And Restore Hardware Contexts 1 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + C74h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | None | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW | VNN Spare 31 State Contexts (VNNS31SC): Spare Flag for VNN Removal | | | 30 | 0h<br>RW | VNN Spare 30 State Contexts (VNNS30SC): Spare Flag for VNN Removal | | | 29 | 0h<br>RW | VNN Spare 29 State Contexts (VNNS29SC): Spare Flag for VNN Removal | | | 28 | 0h<br>RW | VNN Spare 28 State Contexts (VNNS28SC): Spare Flag for VNN Removal | | | 27 | 0h<br>RW | VNN Spare 27 State Contexts (VNNS27SC): Spare Flag for VNN Removal | | | 26 | 0h<br>RW | VNN Spare 26 State Contexts (VNNS26SC): Spare Flag for VNN Removal | | | 25 | 0h<br>RW | VNN Spare 25 State Contexts (VNNS25SC): Spare Flag for VNN Removal | | | 24 | 0h<br>RW | VNN Spare 24 State Contexts (VNNS24SC): Spare Flag for VNN Removal | | | 23 | 0h<br>RW | VNN Spare 23 State Contexts (VNNS23SC): Spare Flag for VNN Removal | | | 22 | 0h<br>RW | VNN Spare 22 State Contexts (VNNS22SC): Spare Flag for VNN Removal | | | 21 | 0h<br>RW | VNN Spare 21 State Contexts (VNNS21SC): Spare Flag for VNN Removal | | | 20 | 0h<br>RW | VNN Spare 20 State Contexts (VNNS20SC): Present Detect State Flag (PDS) information stored to this flag, so that link will restore back PDS upon VNN Removal restoration. Writing to this registers have no effect unless restore_b is assert. | | | 19 | 0h<br>RW | VNN Spare 19 State Contexts (VNNS19SC): Spare Flag for VNN Removal | | | 18 | 0h<br>RW | VNN Spare 18 State Contexts (VNNS18SC): Spare Flag for VNN Removal | | | 17 | 0h<br>RW | VNN Spare 17 State Contexts (VNNS17SC): Spare Flag for VNN Removal | | | 16 | 0h<br>RW | VNN Spare 16 State Contexts (VNNS16SC): Spare Flag for VNN Removal | | | 15 | 0h<br>RW | VNN Spare 15 State Contexts (VNNS15SC): Spare Flag for VNN Removal | | | 14 | 0h<br>RW | VNN Spare 14 State Contexts (VNNS14SC): Spare Flag for VNN Removal | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 13 | 0h<br>RW | VNN Spare 13 State Contexts (VNNS13SC): Spare Flag for VNN Removal | | | 12 | 0h<br>RW | VNN Spare 12 State Contexts (VNNS12SC): Spare Flag for VNN Removal | | | 11 | 0h<br>RW | VNN Spare 11 State Contexts (VNNS11SC): Spare Flag for VNN Removal | | | 10 | 0h<br>RW | VNN Spare 10 State Contexts (VNNS10SC): Spare Flag for VNN Removal | | | 9 | 0h<br>RW | VNN Spare 9 State Contexts (VNNS9SC): Spare Flag for VNN Removal | | | 8 | 0h<br>RW | VNN Spare 8 State Contexts (VNNS8SC): Spare Flag for VNN Removal | | | 7 | 0h<br>RW | VNN Spare 7 State Contexts (VNNS7SC): Spare Flag for VNN Removal | | | 6 | 0h<br>RW | VNN Spare 6 State Contexts (VNNS6SC): Spare Flag for VNN Removal | | | 5 | 0h<br>RW | VNN Spare 5 State Contexts (VNNS5SC): Link Down indicaton will be reflected here. | | | 4 | 0h<br>RW | VNN Spare 4 State Contexts (VNNS4SC): DL_ACTIVE (LA) information stored to this flag, so that link will restore back LA upon VNN Removal restoration. Writing to this registers have no effect unless restore_b is assert. | | | 3 | 0h<br>RW | VNN Spare 3 State Contexts (VNNS3SC): Legacy Present Detect State Flag (PDS) information stored to this flag, so that link will restore back Legacy PDS Flag upon VNN Removal restoration. Based on PCIEALC.PDSP, this information or New PDS Implementation Context[20] will be selected. Writing to this registers have no effect unless restore_b is assert. Legacy Present Detect State Flag (PDS) information stored to this flag, so that link will restore back Legacy PDS Flag upon VNN Removal restoration. Based on PCIEALC.PDSP, this information or New PDS Implementation Context[20] will be selected. Writing to this registers have no effect unless restore_b is assert. | | | 2 | 0h<br>RW | VNN Detect Not PCIe State Contexts (VNNDNPSC): When Link entered Detect Not PCIe state, LTSSM will push the link Detect Not PCIe state information to this flag, so that link will restore back to Detect Not PCIe state behavior upon VNN Removal restoration. Writing to this registers have no effect unless restore_b is assert. | | | 1 | 0h<br>RW | VNN L23 State Contexts (VNNL23SC): When Link entered L23 state, LTSSM will push the link L23 state information to this flag, so that link will restore back to L23 state behavior (Actual State restore to Detect Quiet PG) upon VNN Removal restoration. Writing to this registers have no effect unless restore_b is assert. | | | 0 | 0h<br>RW | VNN Link Disable State Contexts (VNNLDSC): When Link entered Link Disable state, LTSSM will push the link disable state information to this flag, so that link will restore back to disable state behavior (Actual State restore to Detect Quiet PG) upon VNN Removal restoration. | | # 6.129 Physical Layer 16.0 GT/s Margining Extended Capability Header (PL16MECH) — Offset EDCh Physical Layer 16.0 GT/s Margining Extended Capability Header | Тур | 9 | Size | Offset | Default | |-----|---|--------|------------------------|-----------| | PCI | | 32 bit | [B:0, D:6, F:0] + EDCh | 00010027h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities. For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh. The bottom 2 bits of this offset are Reserved and must be implemented as 00b although software must mask them to allow for future uses of these bits. | | | 19:16 | 1h<br>RW/O | Capability Version (CV): This field is a PCI-SIG defined version number that indicates the version of the Capability structure present. | | | RW/O Extended Capability. | | This field is a PCI-SIG defined ID number that indicates the nature and format of the | | # 6.130 Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status (PL16MPCPS) — Offset EE0h Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + EE0h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:18 | 0h<br>RO | Reserved | | | 17 | 0h<br>RO/V | Margining Software Ready (MARGINSWRDY): When Margining uses Driver Software is Set, then this bit, when Set, indicates that the required software has performed the required initialization. The value of this bit is Undefined if Margining users Driver Software is Clear. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 16 | 0h<br>RO/V | Margining Ready (MARGINRDY): Indicates when the Margining feature is ready to accept margining commands. Behavior is undefined if this bit is Clear and, for any Lane, any of the Receiver Number, Margin Type, Usage Model, or Margin Payload fields are written. If Margining uses Driver Software is Set, Margining Ready must be Set no later than 100 ms after the later of Margining Software Ready becoming Set or the link training to 16.0 GT/s. If Margining uses Driver Software is Clear, Margining Ready must be Set no later than 100 ms after the Link trains to 16.0 GT/s. | | | 15:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RW/O | Margining uses Driver Software (MARGINDRISW): If Set, indicates that Margining is partially implemented using Device Driver software. Margining Software Ready indicates when this software is initialized. If Clear, Margining does not require device driver software. In this case the value read from Margining Software Ready is undefined | | # 6.131 Physical Layer 16.0 GT/s Lane0 Margin Control and Status (PL16L0MCS) — Offset EE4h Physical Layer 16.0 GT/s Lane0 Margin Control and Status Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:6, F:0] + EE4h | 00009C38h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 00h<br>RO/V | Margin Payload Status (MPSTS): This field is only meaningful, when the Margin Type This field must be reset to the default value if the Port goes to DL_Down status. | | | 23 | 0h<br>RO | Reserved | | | 22 | 0h<br>RO/V | Jsage Model Status (UMS): This field must be reset to the default value if the Port goes to DL_Down status. | | | 21:19 | 0h<br>RO/V | Margin Type Status (MTS): This field must be reset to the default value if the Port goes to DL_Down status. | | | 18:16 | 0h<br>RO/V | Receiver Number Status (RNS): This field must be reset to the default value if the Port goes to DL_Down status. | | | 15:8 | 9Ch<br>RW | Margin Payload (MP): This fields value is used in conjunction with the Margin Type field. The default value is 9Ch. This field must be reset to the default value if the Port goes to DL_Down status. | | | 7 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------|--| | 6 | 0h<br>RW | Usage Model (UM): The default value is 0b. This field must be reset to the default value if the Port goes to DL_Down status. | | | 5:3 | 7h<br>RW | Margin Type (MT): The default value is 111b. This field must be reset to the default value if the Port goes to DL_Down status. | | | 2:0 | 0h<br>RW | Receiver Number (RN): The default value is 000b. This field must be reset to the default value if the Port goes to DL_Down status. | | ### 6.132 Physical Layer 16.0 GT/s Lane1 Margin Control and Status (PL16L1MCS) — Offset EE8h Physical Layer 16.0 GT/s Lane1 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. ### 6.133 Physical Layer 16.0 GT/s Lane2 Margin Control and Status (PL16L2MCS) — Offset EECh Physical Layer 16.0 GT/s Lane2 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. ### 6.134 Physical Layer 16.0 GT/s Lane3 Margin Control and Status (PL16L3MCS) — Offset EF0h Physical Layer 16.0 GT/s Lane3 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. ### 6.135 Physical Layer 16.0 GT/s Lane4 Margin Control and Status (PL16L4MCS) — Offset EF4h Physical Layer 16.0 GT/s Lane4 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. ### 6.136 Physical Layer 16.0 GT/s Lane5 Margin Control and Status (PL16L5MCS) — Offset EF8h Physical Layer 16.0 GT/s Lane5 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 6.137 Physical Layer 16.0 GT/s Lane6 Margin Control and Status (PL16L6MCS) — Offset EFCh Physical Layer 16.0 GT/s Lane6 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 6.138 Physical Layer 16.0 GT/s Lane7 Margin Control and Status (PL16L7MCS) — Offset F00h Physical Layer 16.0 GT/s Lane7 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 6.139 Physical Layer 16.0 GT/s Lane8 Margin Control and Status (PL16L8MCS) — Offset F04h Physical Layer 16.0 GT/s Lane8 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 6.140 Physical Layer 16.0 GT/s Lane9 Margin Control and Status (PL16L9MCS) — Offset F08h Physical Layer 16.0 GT/s Lane9 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 6.141 Physical Layer 16.0 GT/s Lane10 Margin Control and Status (PL16L10MCS) — Offset F0Ch Physical Layer 16.0 GT/s Lane10 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 6.142 Physical Layer 16.0 GT/s Lane11 Margin Control and Status (PL16L11MCS) — Offset F10h Physical Layer 16.0 GT/s Lane11 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. 6.143 Physical Layer 16.0 GT/s Lane12 Margin Control and Status (PL16L12MCS) — Offset F14h Physical Layer 16.0 GT/s Lane12 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. ### 6.144 Physical Layer 16.0 GT/s Lane13 Margin Control and Status (PL16L13MCS) — Offset F18h Physical Layer 16.0 GT/s Lane13 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. ### 6.145 Physical Layer 16.0 GT/s Lane14 Margin Control and Status (PL16L14MCS) — Offset F1Ch Physical Layer 16.0 GT/s Lane14 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. ### 6.146 Physical Layer 16.0 GT/s Lane15 Margin Control and Status (PL16L15MCS) — Offset F20h Physical Layer 16.0 GT/s Lane15 Margin Control and Status Register **Note:** Bit definitions are the same as PL16L0MCS, offset EE4h. ### 6.147 Feature Control 2 (FCTL2) — Offset 1330h Feature Control 2 | Туре | Size | Offset | Default | |------|--------|-------------------------|----------| | PCI | 32 bit | [B:0, D:6, F:0] + 1330h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | None | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:28 | 0h<br>RO | Reserved | | 27 | 0h<br>RW | Receive Completion Preallocation Enable (RXCPPREALLOCEN): When this register is set, the Transmit datapath would always pre-allocate Receive Completion before allowing Non-Posted to be transmitted. When clear, the Transmit datapath would always grant Non-Posted without any Rx Completion Pre-allocation Credit. | | 26:0 | 0h<br>RO | Reserved | # 7 Dynamic Tuning Technology Registers (D4:F0) Dynamic Tuning Technology device. This chapter documents the registers in Bus: 0, Device: 4, Function: 0. ### **7.1** Summary of Registers ### Table 7-1. Summary of Bus: 0, Device: 4, Function: 0 Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|---------------------------------------------------|----------------------| | 0h | 2 | Vendor ID (VID_0_4_0_PCI) | 8086h | | 2h | 2 | Device ID (DID_0_4_0_PCI) | 461Dh | | 4h | 2 | PCI Command (PCICMD_0_4_0_PCI) | 0000h | | 6h | 2 | PCI Status (PCISTS_0_4_0_PCI) | 0090h | | 8h | 1 | Revision ID (RID_0_4_0_PCI) | 00h | | 9h | 1 | Class Code (CC_0_4_0_PCI) | 00h | | Ah | 2 | Extended Class Code (CC_0_4_0_NOPI_PCI) | 1180h | | Ch | 1 | Cache Line Size Register (CLS_0_4_0_PCI) | 00h | | Dh | 1 | Master Latency Timer (MLT_0_4_0_PCI) | 00h | | Eh | 1 | Header Type (HDR_0_4_0_PCI) | 00h | | Fh | 1 | Built In Self Test (BIST_0_4_0_PCI) | 00h | | 10h | 8 | Thermal Controller Base Address (TMBAR_0_4_0_PCI) | 0000000000000<br>04h | | 2Ch | 2 | Subsystem Vendor ID (SVID_0_4_0_PCI) | 0000h | | 2Eh | 2 | Subsystem ID (SID_0_4_0_PCI) | 0000h | | 34h | 1 | Capability Pointer (CAPPOINT_0_4_0_PCI) | 90h | | 3Ch | 1 | Interrupt Line Register (INTRLINE_0_4_0_PCI) | 00h | | 3Dh | 1 | Interrupt Pin Register (INTRPIN_0_4_0_PCI) | 01h | | 3Eh | 1 | Minimum Guaranteed (MINGNT_0_4_0_PCI) | 00h | | 3Fh | 1 | Maximum Latency (MAXLAT_0_4_0_PCI) | 00h | | 54h | 4 | Device Enable (DEVEN_0_4_0_PCI) | 0003D4DFh | | E4h | 4 | Capabilities A (CAPID0_A_0_4_0_PCI) | 0000000h | | E8h | 4 | Capabilities B (CAPID0_B_0_4_0_PCI) | 0000000h | ### 7.2 Vendor ID (VID\_0\_4\_0\_PCI) — Offset 0h This register combined with the Vendor Identification register uniquely identifies any PCI device. | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:4, F:0] + 0h | 8086h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------| | 15:0 | 8086h<br>RO | VID: PCI standard identification for Intel. | ### 7.3 Device ID (DID\_0\_4\_0\_PCI) — Offset 2h This register combined with the Device Identification register uniquely identifies any PCI device. | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:4, F:0] + 2h | 461Dh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------| | 15:0 | 461Dh<br>RW/V/L | <b>DID:</b> Identifier assigned to the Thermal Management Controller. | ### 7.4 PCI Command (PCICMD\_0\_4\_0\_PCI) — Offset 4h This register provides basic control over the DTT devices ability to respond to PCI cycles. The PCICMD Register in the DTT disables the DTT PCI compliant master accesses to main memory. | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:4, F:0] + 4h | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW | INTDIS: This bit, when set, disables the device from asserting INTA#. | | 9 | 0h<br>RO | FB2B: The DTT device does not implement this bit and it is hardwired to a 0. | | 8 | 0h<br>RO | SERRE: The DTT device does not implement this bit and it is hardwired to a 0. | | 7 | 0h<br>RO | ADSTEP: The DTT device does not implement this bit and it is hardwired to a 0. | | 6 | 0h<br>RO | PERRE: This bit is hardwired to 0. The DTT Device belongs to the category of devices that does not corrupt programs or data in system memory or hard drives. It therefore ignores any parity error that it detects and continues with normal operation. | | 5 | 0h<br>RO | VGASNOOP: The DTT device does not implement this bit and it is hardwired to a 0. | | 4 | 0h<br>RO | MWIE: This bit is hardwired to 0. The DTT Device will never issue memory write and invalidate commands, and therefore has no need to implement this bit. | | 3 | 0h<br>RO | SCE: The DTT device does not implement this bit and it is hardwired to a 0. | | 2 | 0h<br>RW | BME: The DTT Device is enabled to function as a PCI-compliant bus master when this bit is set. If it is not set, bus mastering is disabled. | | 1 | 0h<br>RW | MAE: The DTT Device will allow access to thermal registers when this bit is set. If it is not set, access to memory mapped thermal registers is disabled. | | 0 | 0h<br>RO | IOAE: The DTT device does not implement this bit and it is hardwired to a 0. | ### 7.5 PCI Status (PCISTS\_0\_4\_0\_PCI) — Offset 6h PCISTS is a 16-bit status register that reports the occurrence of a PCI compliant Master Abort (MA) and PCI compliant Target Abort (TA). PCISTS also indicates the DEVSEL# timing that has been set by the DTT Device. | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:4, F:0] + 6h | 0090h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 0h<br>RO | <b>DPE:</b> The DTT device does not implement this bit and it is hardwired to a 0. | | 14 | 0h<br>RO | SSE: This bit is hardwired to zero. The DTT Device never asserts SERR#, and therefore it has no need to implement this bit. | | 13 | 0h<br>RO | RURS: The DTT device does not implement this bit and it is hardwired to a 0. | | 12 | 0h<br>RO | RCAS: The DTT device does not implement this bit and it is hardwired to a 0. | | 11 | 0h<br>RO | STAS: This bit is hardwired to 0. The DTT Device will not generate a Target Abort DMI completion packet or Special Cycle, and therefore it has no need to implement this bit. | | 10:9 | 0h<br>RO | <b>DEVT:</b> These bits are hardwired to 0. Device 4 does not physically connect to PCI_A. | | 8 | 0h<br>RO | DPD: This bit is hardwired to 0. PERR signaling and messaging are not implemented by the DTT Device, and therefore it has no need to implement this bit. | | 7 | 1h<br>RO | FB2B: This bit is hardwired to 1. Device 4 does not physically connect to PCI_A, so this bit is set to 1 (indicating fast back-to-back capability) so that the optimum setting for PCI_A is not limited by the DTT Device. | | 6 | 0h<br>RO | Reserved | | 5 | 0h<br>RO | PCI66M: The DTT device does not implement this bit and it is hardwired to a 0. | | 4 | 1h<br>RO | CLIST: This bit is set to 1 to indicate that the register at 34h provides an offset into the function. PCI Configuration Space containing a pointer to the location of the first item in the list. | | 3 | 0h<br>RW/V/L | IS: Reflects the state of the INTA# signal at the input of the enable/disable circuit. This bit is set by HW to 1 when the INTA# is asserted and reset by HW to 0 after the interrupt is cleared (independent of the state of the Interrupt Disable bit in the 0.4.0.PCICMD register). | | 2:0 | 0h<br>RO | Reserved | ### 7.6 Revision ID (RID\_0\_4\_0\_PCI) — Offset 8h This register contains the revision number of the DTT Device. This is an 8-bit value that indicates the revision identification number for the device. | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:4, F:0] + 8h | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------| | 7:4 | 0h<br>RW/L | Revision ID Upper Bits (RID_MSB): DTT device Revision ID 4 upper bits. | | 3:0 | 0h<br>RW/L | Revision ID Lower Bits (RID): DTT device Revision ID 4 lower bits. | ### 7.7 Class Code (CC\_0\_4\_0\_PCI) — Offset 9h This register contains the device programming interface information related to the Sub-Class Code and Base Class Code definition for the DTT Device. This register also contains the Base Class Code and the $\,$ function sub-class in relation to the Base Class Code. | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:4, F:0] + 9h | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RO | PI: This is an 8-bit value that indicates the programming interface of this device. This value does not specify a particular register set layout and provides no practical use for this device. | ### 7.8 Extended Class Code (CC\_0\_4\_0\_NOPI\_PCI) — Offset Ah This register contains the device programming interface information related to the Sub-Class Code and Base Class Code definition for the DTT Device. This register also contains the Base Class Code and the function sub-class in relation to the Base Class Code. | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:4, F:0] + Ah | 1180h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:8 | 11h<br>RO | BCC: This is an 8-bit value that indicates the base class code for the DTT Thermal Controller. This code has the value 11h, indicating a device that is used for data acquisition and signal processing. | | | 7:0 | 80h<br>RO | CONTROLLERS OF THE O | | ### 7.9 Cache Line Size Register (CLS\_0\_4\_0\_PCI) — Offset Ch The DTT Device does not support this register as a PCI subordinate. | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:4, F:0] + Ch | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | 00h<br>RO | CLS: This field is hardwired to 0. The DTT as a PCI compliant master does not use the Memory Write and Invalidate command and, in general, does not perform operations based on cache line size. | | ### 7.10 Master Latency Timer (MLT\_0\_4\_0\_PCI) — Offset Dh The DTT Device does not support the programmability of the master latency timer because it does not perform bursts. | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:4, F:0] + Dh | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---|--------------|------------------|------------------------------------------------------------------------------------|--| | Ī | 7:0 | 00h<br>RO | MLT: This field is hardwired to 0. The DTT Device does not support perform bursts. | | ### 7.11 Header Type (HDR\_0\_4\_0\_PCI) — Offset Eh This register identifies the header layout of the configuration space. No physical register exists at this location. | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:4, F:0] + Eh | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RO | HDR: This field always returns 0 to indicate that the DTT device is a single function device with standard header layout. | ### 7.12 Built In Self Test (BIST\_0\_4\_0\_PCI) — Offset Fh This register is used for control and status of Built In Self Test (BIST). | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:4, F:0] + Fh | 00h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------|--| | 7 | 0h<br>RO | BS: This bit is hardwired to zero. The DTT Device does not support BIST. | | | 6:0 | 0h<br>RO | Reserved | | ### 7.13 Thermal Controller Base Address (TMBAR\_0\_4\_0\_PCI) — Offset 10h This is the base address for the Thermal Controller Memory Mapped space. There is no physical memory within this 32KB window that can be addressed. The 32KB reserved by this register does not alias to any PCI 2.2 compliant memory mapped space. All TMBAR space maps the access to this memory space towards MCHBAR space. For details of this BAR, refer to the MCHBAR specifications. | Туре | Size | Offset | Default | |------|--------|-----------------------|-------------------| | PCI | 64 bit | [B:0, D:4, F:0] + 10h | 0000000000000004h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:43 | 0h<br>RO | Reserved | | | 42:17 | 0000000h<br>RW | TMMBA: This field corresponds to bits 41 to 16 of the base address TMBAR address space. BIOS will program this register resulting in a base address for a 64KB block of contiguous memory address space. This register ensures that a naturally aligned 64KB space is allocated within total addressable memory space. The DTT driver uses this base address to program all Thermal and Throttling control register set. | | | 16:4 | 0000h<br>RO | ADM: Hardwired to 0s to indicate at least 128KB address range. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------|--| | 3 | 0h<br>RO | PM: Hardwired to 0 to prevent prefetching. | | | 2:1 | 2h<br>RO | IT: ardwired to 10 to indicate 64-bit address. | | | 0 | 0h<br>RO | IIOS: lardwired to 0 to indicate memory space. | | ### 7.14 Subsystem Vendor ID (SVID\_0\_4\_0\_PCI) — Offset 2Ch This value is used to identify the vendor of the subsystem. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:4, F:0] + 2Ch | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |---------------|------------------|-------------------------------------------------------------------------------------| | 15:0 board. | | This field should be programmed during boot-up to indicate the vendor of the system | | | | Locked by: WRITE_ONCE_LOCK.SUBVID_WOL | ### 7.15 Subsystem ID (SID\_0\_4\_0\_PCI) — Offset 2Eh This value is used to identify a particular subsystem. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:4, F:0] + 2Eh | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RW/L | SUBID: This field should be programmed during BIOS initialization. After it has been written once, it becomes read only. Locked by: WRITE_ONCE_LOCK.SUBID_WOL | ### 7.16 Capability Pointer (CAPPOINT\_0\_4\_0\_PCI) — Offset 34h CAPPOINT provides the offset that is the pointer to the location of the first device capability in the capability list. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:4, F:0] + 34h | 90h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | 90h<br>RW/V/L | CAPPV: This field contains an offset into the functions PCI Configuration Space for the first item in the New Capabilities Linked List which is the MSI Capabilities ID register at address 90h or the Power Management Capabilities ID registers at address D0h. The value is determined by CAPL[0]. | | # 7.17 Interrupt Line Register (INTRLINE\_0\_4\_0\_PCI) — Offset 3Ch Used to communicate interrupt line routing information. BIOS Requirement: POST software writes the routing information into this register as it initializes and configures the system. The value indicates to which input of the system interrupt controller this devices interrupt pin is connected. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:4, F:0] + 3Ch | 00h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | 00h<br>RW | INTCON: Used to communicate interrupt line routing information. BIOS Requirement: POST software writes the routing information into this register as it initializes and configures the system. The value indicates to which input of the system interrupt controller this devices interrupt pin is connected. | | ### 7.18 Interrupt Pin Register (INTRPIN\_0\_4\_0\_PCI) — Offset 3Dh This register specifies which interrupt pin this device uses. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:4, F:0] + 3Dh | 01h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------| | 7:0 | 01h<br>RO | INTPIN: As a single function device, the DTT device specifies INTA as its interrupt pin. 01h = INTA. | ### 7.19 Minimum Guaranteed (MINGNT\_0\_4\_0\_PCI) — Offset 3Eh This register is hardwired to zero. The DTT Device does not burst as a PCI compliant master. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:4, F:0] + 3Eh | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit Default & Access | | Field Name (ID): Description | |----------------------|-----------|-------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RO | MGV: These bits are hardwired to zero. The DTT Device does not burst as a PCI compliant master. | ### 7.20 Maximum Latency (MAXLAT\_0\_4\_0\_PCI) — Offset 3Fh This register are hardwired to zero. The DTT Device has no specific requirements for how often it needs to access the PCI bus. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:4, F:0] + 3Fh | 00h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RO | MLV: These bits are hardwired to zero. The DTT Device has no specific requirements for how often it needs to access the PCI bus. | ### 7.21 Device Enable (DEVEN\_0\_4\_0\_PCI) — Offset 54h Allows for enabling/disabling of PCI devices and functions that are within the CPU package. The table below the bit definitions describes the behavior of all combinations of transactions to devices controlled by this register. All the bits in this register are Intel TXT Lockable. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:4, F:0] + 54h | 0003D4DFh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:19 | 0h<br>RO | Reserved | | | 18 | 0h<br>RW/L | D6F1EN: 0: Bus 0 Device 6 Function 1 is disabled and not visible. 1: Bus 0 Device 6 Function 1 is enabled and visible. This bit will be set to 0b and remain 0b if Device 6 Function 1 capability is disabled. Locked by: CAPIDO_C_0_0_0_PCI.PEG61D | | | 17 | 1h<br>RW/L | D10EN: 0: Bus 0 Device 10 is disabled and not visible. 1: Bus 0 Device 10 is enabled and visible. This bit will be set to 0b and remain 0b if Device 10 capability is disabled. Locked by: CAPID0_B_0_0_PCI.DEV10_DISABLED | | | 16 | 1h<br>RW/L | D6F2EN: 0: Bus 0 Device 6 Function 2 is disabled and not visible. 1: Bus 0 Device 6 Function 2 is enabled and visible. This bit will be set to 0b and remain 0b if Device 6 Function 2 capability is disabled. Locked by: CAPIDO_C_0_0_PCI.PEG62D | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 1h<br>RW/L | D8EN: 0: Bus 0 Device 8 is disabled and not visible. 1: Bus 0 Device 8 is enabled and visible. This bit will be set to 0b and remain 0b if Device 8 capability is disabled. Locked by: CAPID0_B_0_0_0_PCI.GMM_DIS | | 14 | 1h<br>RW/L | D14F0EN: VMD Enable - 0: Bus 0 Device 14 Function 0 is disabled and hidden. 1: Bus 0 Device 14 Function 0 is enabled and visible. Locked by: CAPID0_B_0_0_0_PCI.VMD_DIS | | 13 | 0h<br>RW/L | D6F0EN: 0: Bus 0 Device 6 Function 0 is disabled and not visible. 1: Bus 0 Device 6 Function 0 is enabled and visible. This bit will be set to 0b and remain 0b if Device 6 Function 0 capability is disabled. Locked by: CAPID0_A_0_0_0_PCI.PEG60D | | 12 | 1h<br>RW/L | D9EN: 0: Bus 0 Device 9 is disabled and not visible. 1: Bus 0 Device 9 is enabled and visible. This bit will be set to 0b and remain 0b if Device 9 capability is disabled. Locked by: CAPID0_B_0_0_0_PCI.NPK_DIS | | 11 | 0h<br>RO | Reserved | | 10 | 1h<br>RW/L | D5EN: 0: Bus 0 Device 5 is disabled and not visible. 1: Bus 0 Device 5 is enabled and visible. This bit will be set to 0b and remain 0b if Device 5 capability is disabled. Locked by: CAPID0_B_0_0_0_PCI.IMGU_DIS | | 9:8 | 0h<br>RO | Reserved | | 7 | 1h<br>RW/L | D4EN: 0: Bus 0 Device 4 is disabled and not visible. 1: Bus 0 Device 4 is enabled and visible. This bit will be set to 0b and remain 0b if Device 4 capability is disabled. Locked by: CAPID0_A_0_0_0_PCI.CDD | | 6 | 1h<br>RW/L | D3F7EN: NVMe - Device 3 function 7 enable. 0: Bus 0 Device 3 function 7 is disabled and hidden. 1: Bus 0 Device 3 function 7 is enabled and visible. This bit will be set to 0b and remain 0b if Device 3 capability is disabled. Locked by: CAPIDO_A_0_0_O_PCI.NVME_F7D | | 5 | 0h<br>RW/L | D3F0EN: NVMe - Device 3 function 0 enable. 0: Bus 0 Device 3 function 0 is disabled and hidden. 1: Bus 0 Device 3 function 0 is enabled and visible. This bit will be set to 0b and remain 0b if Device 3 capability is disabled. Locked by: CAPIDO_A_0_0_0_PCI.NVME_F0D | | 4 | 1h<br>RW/L | D2EN: 0: Bus 0 Device 2 is disabled and hidden 1: Bus 0 Device 2 is enabled and visible This bit will be set to 0b and remain 0b if Device 2 capability is disabled. Locked by: CAPIDO_A_0_0_0_PCI.IGD | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3 | 1h<br>RW/L | D1F0EN: 0: Bus 0 Device 1 Function 0 is disabled and hidden. 1: Bus 0 Device 1 Function 0 is enabled and visible. This bit will be set to 0b and remain 0b if PEG10 capability is disabled. Locked by: CAPIDO_A_0_0_0_PCI.PEG10D | | | 2 | 1h<br>RW/L | D1F1EN: 0: Bus 0 Device 1 Function 1 is disabled and hidden. 1: Bus 0 Device 1 Function 1 is enabled and visible. Locked by: CAPID0_A_0_0_PCI.PEG11D | | | 1 | 1h<br>RW/L | D1F2EN: 0: Bus 0 Device 1 Function 2 is disabled and hidden. 1: Bus 0 Device 1 Function 2 is enabled and visible. Locked by: CAPIDO_A_0_0_PCI.PEG12D | | | 0 | 1h<br>RO | <b>D0EN:</b> Bus 0 Device 0 Function 0 may not be disabled and is therefore hardwired to 1. | | # 7.22 Capabilities A (CAPIDO\_A\_0\_4\_0\_PCI) — Offset E4h Processor capability enumeration. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:4, F:0] + E4h | 00000000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW/L | NVME Device 3 Function 0 Disable (NVME_F0D): 0: Device 3 Function 0 and associated memory spaces are accessible. 1: Device 3 Function 0 (NVMe F0) and associated memory space are disabled by hardwiring the D3F0EN field, bit 5 of the SoC Device Enable register | | | 30 | 0h<br>RW/L | PCIe Device 1 Function 2 Disable (PEG12D): 0: Device 1 Function 2 and associated memory spaces are accessible. 1: Device 1 Function 2 and associated memory and IO spaces are disabled by hardwiring the D1F2EN field, bit 1 of the Device Enable register, (DEVEN Dev 0 Offset 54h) to 0. | | | 29 | 0h<br>RW/L | PCIe Device 1 Function 1 Disable (PEG11D): 0: Device 1 Function 1 and associated memory spaces are accessible. 1: Device 1 Function 1 and associated memory and IO spaces are disabled by hardwiring the D1F1EN field, bit 2 of the Device Enable register, (DEVEN Dev 0 Offset 54h) to 0. | | | 28 | PCIe Device 1 Function 0 Disable (PEG10D): 0: Device 1 Function 0 and associated memory spaces are accessible. 1: Device 1 Function 0 and associated memory and IO spaces are disabled by hardwiring the D1F0EN field, bit 3 of the Device Enable register, (DEVEN Dev 0 54h) to 0. | | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 27 | Oh<br>RW/L | PCIe Link Width Up-config Disable (PELWUD): 0: Link width upconfig is supported. The Processor advertises upconfig capability using the data rate symbol in its TS2 training ordered sets during Configuration.Complete. The CPU responds to link width upconfigs initiated by the downstream device. 1: Link width upconfig is NOT supported. The Processor does not advertise upconfig capability using the data rate field in TS2 training ordered sets during Configuration.Complete. The CPU does not respond to link width upconfigs initiated by the downstream device. | | | 26 | 0h<br>RW/L | DMI Width (DW): 0: DMI x4 1: DMI x2 | | | 25 | 0h<br>RW/L | DRAM ECC Disable (ECCDIS): 0: ECC is supported 1: ECC is not supported | | | 24 | 0h<br>RW/L | Force DRAM ECC Enable (FDEE): 0: DRAM ECC optional via software. 1: DRAM ECC enabled. MCHBAR COMISCCTL bit [0] and C1MISCCTL bit [0] are forced to 1 and Read-Only. Note that FDEE and ECCDIS must not both be set to 1. | | | 23 | 0h RW/L VT-d Disable (VTDD): 0: VT-d is supported 1: VT-d is not supported | | | | 22 | 0h<br>RW/L | DMI GEN2 Disable (DMIG2DIS): 0: Capable of running DMI in Gen 2 mode 1: Not capable of running DMI in Gen 2 mode | | | 21 | 0h<br>RO | Reserved | | | 20:19 | 0h<br>RW/L | DRAM Maximum Size per Channel (DDRSZ): This field defines the maximum allowed memory size per channel. • 0: Unlimited (64GB per channel) • 1: Maximum 8GB per channel • 2: Maximum 4GB per channel • 3: Maximum 2GB per channel | | | 18 | 0h<br>RW/L | PCIe Controller Device 6 Function 0 Disabled (PEG60D): PCIe Controller Device 6 Function 0 is disabled 0: Device 6 Function 0 is supported 1: Device 6 Function 0 is not supported | | | 17 | 0h<br>RW/L | DRAM 1N Timing Disable (D1NM): 0: Part is capable of supporting 1n mode timings on the DDR interface. 1: Part is not capable of supporting 1n mode. Only supported timings are 2n or greater. | | | 16 | 0h<br>RO | Reserved | | | 15 | 0h<br>RW/L | DTT Device Disable (CDD): 0: DTT Device enabled. 1: DTT Device disabled. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 14 | 0h<br>RW/L | 2 DIMMs Per Channel Enable (DDPCD): Allows Dual Channel operation but only supports 1 DIMM per channel. 0: 2 DIMMs per channel enabled 1: 2 DIMMs per channel disabled. This setting hardwires bits 2 and 3 of the rank population field for each channel to zero. (MCHBAR offset 260h, bits 22-23 for channel 0 and MCHBAR offset 660h, bits 22-23 for channel 1) | | | 13 | 0h<br>RW/L | X2APIC Enable (X2APIC_EN): Extended Interrupt Mode. 0b: Hardware does not support Extended APIC mode. 1b: Hardware supports Extended APIC mode. | | | 12 | 0h<br>RW/L | Dual Memory Channel Support (PDCD): 0: Capable of Dual Channel 1: Not Capable of Dual Channel - only single channel capable. | | | 11 | Oh<br>RW/L | Internal Graphics Disable (IGD): 0: There is a graphics engine within this CPU. Internal Graphics Device (Device 2) is enabled and all of its memory and I/O spaces are accessible. Configuration cycles to Device 2 will be completed within the CPU. All non-SMM memory and IO accesses to VGA will be handled based on Memory and IO enables of Device 2 and IO registers within Device 2 and VGA Enable of the PCI to PCI bridge control register in Devices 1 and 6 (If PCI Express GFX attach is supported). A selected amount of Graphics Memory space is pre-allocated from the main memory based on Graphics Mode Select (GMS in the GGC Register). Graphics Memory is pre-allocated above TSEG Memory. 1: There is no graphics engine within this CPU. Internal Graphics Device (Device 2) and all of its memory and I/O functions are disabled. Configuration cycle targeted to Device 2 will be passed on to DMI. In addition, all clocks to internal graphics logic are turned off. All non-SMM memory and IO accesses to VGA will be handled based on VGA Enable of the PCI to PCI bridge control register in Devices 1 and 6. DEVEN [4:3] (Device 0, offset 54h) have no meaning. Device 2 Functions 0 and 1 are disabled and hidden. | | | 10 | 0h<br>RW/L | DIDO Override Enable (DIDOOE): 0: Disable ability to override DID0 - For production 1: Enable ability to override DID - For debug and samples only | | | 9 | 0h<br>RO | Reserved | | | 8 | 0h<br>RW/L | 2 Level Memory Support (2LM_SUPPORTED): 0: 2 Level Memory (2LM) is not supported. Only 1LM is supported. 1: 2 Level Memory (2LM) is supported | | | 7:4 | 0h<br>RW/L | Compatibility Revision ID (CRID): Compatibility Revision ID | | | 3 | 0h<br>RW/L | Memory Overclocking (DDR_OVERCLOCK): Memory Overclocking support 0: Memory Overclocking is not supported 1: Memory Overclocking is supported | | | 2 | 0h<br>RO | Reserved | | | 1 | 0h<br>RW/L | NVME F7D (NVME_F7D): 0: Device 3 Function 7 and associated memory spaces are accessible. 1: Device 3 Function 7 (NVMe F7) and associated memory space are disabled by hardwiring the D3F7EN field, bit 6 of the SoC Device Enable register | | | 0 | 0h<br>RO | Reserved | | # 7.23 Capabilities B (CAPIDO\_B\_0\_4\_0\_PCI) — Offset E8h Processor capability enumeration. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:4, F:0] + E8h | 00000000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW/L | Image Processing Unit (IPU) Disable (IPU_DIS): 0: Device 5 associated memory spaces are accessible. 1: Device 5 associated memory and IO spaces are disabled. | | | 30 | 0h<br>RW/L | Trace Hub Disable (TRACE_HUB_DIS): 0: Trace Hub associated memory spaces are accessible. 1: Trace Hub associated memory and IO spaces are disabled. | | | 29 | 0h<br>RW/L | Overclocking Enabled (OC_ENABLED): 0: Overclocking is Disabled 1: Overclocking is Enabled If overclocking is enabled, MSR FLEX_RATIO.OC_BINS contains how many bits of over-clocking are supported. The encoding is as follows: 0: Overclocking is Disabled 1-6: Turbo ratio limits can be incremented by this amount 7: Unlimited If overclocking is disabled, FLEX_RATIO.OC_BINS is meaningless. | | | 28 | 0h<br>RW/L | SMT Capability (SMT): This setting indicates whether the processor is SMT (HyperThreading) capable. | | | 27:25 | 0h<br>RW/L | Cache Size (CACHESZ): This setting indicates the supporting cache sizes. | | | 24 | 0h<br>RW/L | SVM Disable (SVM_DISABLE): 0: SVM enabled 1: SVM disabled | | | 23:21 | Oh<br>RW/L | Memory 100MHz Reference Clock (PLL_REF100_CFG): DDR Maximum Frequency Capability with 100MHz memory reference clock (ref_cll 0: 100 MHz memory reference clock is not supported 1-6: Reserved 7: Unlimited | | | 20 | 0h<br>RW/L | PCIe Gen 3 Disable (PEGG3_DIS): 0: Capable of running any of the Gen 3-compliant PCIe controllers in Gen 3 mode (Devices 0/1/x, 0/6/x) 1: Not capable of running any of the PCIe controllers in Gen 3 mode | | | 19 | 0h<br>RW/L | Processor Package Type (PKGTYP): This setting indicates the CPU Package Type. | | | 18:17 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 16 | 0h<br>RW/L | PCIe x16 Disable (PEGX16D): 0: Capable of x16 PCIe Port 1: Not Capable of x16 PCIe port, instead PCIe limited to x8 and below. Causes PCIe port to enable and train logical lanes 7:0 only. Logical lanes 15:8 are powered down (unless in use by the other PEG port or the embedded Display Port), and the Max Link Width field of the Link Capability register reports x8 instead of x16. (In the case of lane reversal, lanes 15:8 are active and lanes 7:0 are powered down.) | | | 15 | 0h<br>RW/L | DMI Gen 3 Disable (DMIG3DIS): DMI Gen 3 Disable | | | 14:12 | 0h<br>RW/L | 2 Level Memory Technology Support (LTECH): 0: 1LM 1: EDRAM0 3: EDRAM0+1 4: 2LM Other values are reserved. | | | 11 | 0h<br>RW/L | HDCP Disable (HDCPD): 0: Capable of HDCP 1: HDCP Disabled | | | 10 | 0h<br>RW/L | Device 10 Disable (DEV10_DISABLED): Indicates if Device 10 (Crash Log/Telemetry) is disabled. 0: Device 10 capability is present 1: Device 10 is disabled and locked from further enabling | | | 9 | 0h<br>RO | Reserved | | | 8 | 0h<br>RW/L | GNA (GMM) Disable (GNA_DIS): 0: Device 8 associated memory spaces are accessible. 1: Device 8 associated memory and IO spaces are disabled by hardwiring the D8EN field, bit 1 of the Device Enable register, (DEVEN Dev 0 Offset 54h) to 0. | | | 7 | 0h<br>RW/L | DDD: 0: Debug mode 1: Production mode | | | 6:4 | 0h<br>RO | Reserved | | | 3 | 0h<br>RW/L | S/H OPI Enable (SH_OPI_EN): Specifies if OPI or DMI are enabled for S/H models. 0: DMI is enabled 1: OPI is enabled | | | 2 | 0h<br>RW/L | VMD Disable (VMD_DIS): Indicates if VMD is disabled. | | | 1 | 0h<br>RW/L | Global Single PCIe Lane (DPEGFX1): This bit has no effect on Device 1 unless Device 1 is configured for at least two ports via PEGOCFGSEL strap. 0: All PCIe port widths do not depend on their respective BCTRL[VGAEN]. 1: Each PCIe port width is limited to x1 operation when its respective BCTRL[VGAEN] is set to 1b. | | | 0 | 0h<br>RW/L | Single PCIe Lane (SPEGFX1): This bit has no effect on Device 1 unless Device 1 is configured for a single port via PEGOCFGSEL strap. 0: Device 1 Function 0 width does not depend on its BCTRL[VGAEN]. 1: Device 1 Function 0 width is limited to x1 operation when its respective BCTRL[VGAEN] is set to 1. | | # 8 Image Processing Unit Registers (D5:F0) This chapter documents the registers in Bus: 0, Device: 5, Function: 0. ## **8.1** Summary of Registers ## Table 8-1. Summary of Bus: 0, Device: 5, Function: 0 Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|-------------------------------------------------------------------------------|---------------| | 0h | 4 | Vendor ID and Device ID (VID_DID) | 00008086h | | 4h | 4 | Command and Status (PCICMD_PCISTS) | 00100000h | | 8h | 4 | Revision ID and Class Code (RID_CC) | 04800000h | | Ch | 4 | Cache Line Size, Master Latency Timer, Header Type and BIST (CLS_MLT_HT_BIST) | 00000000h | | 10h | 4 | ISPMMADR LSB (ISPMMADR_LOW) | 00000004h | | 14h | 4 | ISPMMADR MSB (ISPMMADR_HIGH) | 00000000h | | 2Ch | 4 | Subsystem Vendor ID and Subsystem ID (SVID_SID) | 00000000h | | 34h | 4 | Capabilities Pointer (CAPPOINT) | 0000070h | | 3Ch | 4 | Interrupt Properties (INTR) | 00000100h | | 70h | 4 | PCIe Capabilities (PCIECAPHDR_PCIECAP) | 0092D010h | | 74h | 4 | Device Capabilities (DEVICECAP) | 10008020h | | 78h | 4 | Device Capabilities and Control (DEVICECTL_DEVICESTS) | 00000000h | | ACh | 4 | MSI Capabilities and MSI Control (MSI_CAPID) | 0080D005h | | B0h | 4 | MSI Address Low (MSI_ADDRESS_LO) | 00000000h | | B4h | 4 | MSI Address High (MSI_ADDRESS_HI) | 00000000h | | B8h | 4 | MSI Data (MSI_DATA) | 00000000h | | D0h | 4 | Power Management Capabilities (PMCAP) | 00030001h | | D4h | 4 | Power Management Control and Status (PMCS) | 00000008h | | F0h | 4 | IPUVTDBAR Base Address Register (IPUVTDBAR_LOW) | 00000000h | | F4h | 4 | IPUVTDBAR Base Address Register (IPUVTDBAR_HIGH) | 00000000h | ## 8.2 Vendor ID and Device ID (VID\_DID) — Offset 0h VID\_DID - Vendor ID and Device ID Register | Туре | Size | Offset | Default | |------|--------|----------------------|-----------| | PCI | 32 bit | [B:0, D:5, F:0] + 0h | 00008086h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------|--| | 31:16 | 0000h<br>RO/V | Device ID (DID): Device Identification Number. | | | 15:0 | 8086h<br>RO | Vendor ID (VENDOR_ID): Vendor Identification Number (VID): PCI standard identification for Intel. | | # 8.3 Command and Status (PCICMD\_PCISTS) — Offset 4h Command and Status Register | Туре | Size | Offset | Default | |------|--------|----------------------|-----------| | PCI | 32 bit | [B:0, D:5, F:0] + 4h | 00100000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | Reserved | | | 30 | 0h<br>RO/V | SERR Status (SERR_STS): SERR status | | | 29 | 0h<br>RW/1C/V | RMA: Received Master Abort (MA): Set when IUNIT receive UR | | | 28 | 0h<br>RW/1C/V | RTA: Received Target Abort (RTA): Set when IUNIT receive CA | | | 27 | 0h<br>RW/1C/V | STA: Signaled Target Abort (STA): Set when IUNIT receive P/NP transaction which is CA | | | 26:21 | 0h<br>RO | Reserved | | | 20 | 1h<br>RO | Capability List (CAP): Indicates that the CAPPOINT register at 34h provides an offset into PCI Configuration Space containing a pointer to the location of the first item in the list. | | | 19 | 0h<br>RO/V | Interrupt Status (IS): Reflects the state of the interrupt in the camera device. Is set to 1 if IER and III both set. Otherwise is set to 0. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 18:11 | 0h<br>RO | Reserved | | | 10 | 0h<br>RW | Interrupt Disable (INTA_DISABLE): When set, blocks the sending of ASSERT_INTA and DEASSERT_INTA messages to the Intel Legacy Block (ILB). The interrupt status is not blocked from being reflected in PCICMDSTS.IS. When 0, permits the sending of ASSERT_INTA and DEASSERT_INTA messages to the ILB. | | | 9 | 0h<br>RO | Fast Back To Back Enable (FASTB2B): Hardwired to 0 | | | 8 | 0h<br>RO | SERR Reporting Enable (SERR_EN): SERR Reporting Enable. | | | 7 | 0h<br>RO | Reserved | | | 6 | 0h<br>RO | Parity Error (PARITY_ERR): Parity Error Reporting Enable. | | | 5 | 0h<br>RO | VGA Snoop (VGA_SNP): Not applicable to internal IIO devices. Hardwired to 0. | | | 4 | 0h<br>RO | Memory Write and Invalidate Enable (MWRINV): Memory Write and Invalidate Enable Not applicable to internal IIO devices. Hardwired to 0. | | | 3 | 0h<br>RO | Special Cycle (SPECIAL_CYCLE): Special Cycle Enable. Hardwired to 0 | | | 2 | 0h<br>RW | Bus Master Enable (BME): Enables ISP to function as a PCI compliant master. When 0, blocks the sending of M interrupts. When 1, permits the sending of MSI interrupts. | | | 1 | 0h<br>RW | Memory Space Enable (MSE): When set, accesses to this device's memory space is enabled. | | | 0 | 0h<br>RO | IO Space Enable (IOAE): The IPU doesn't support IO commands. | | ## 8.4 Revision ID and Class Code (RID\_CC) — Offset 8h RID\_CC - Revision ID and Class Code Register | Туре | Size | Offset | Default | |------|--------|----------------------|-----------| | PCI | 32 bit | [B:0, D:5, F:0] + 8h | 04800000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------| | 31:24 | 04h<br>RO | Base-Class Code (BASECLASS_CODE): 04h indicates a multimedia device | | 23:16 | 80h<br>RO | Sub-Class Code (SUBCLASS_CODE):<br>80h indicates a video device | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------|--| | 15:8 | 00h<br>RO | Programming Interface (PROGRAMMING_INTERFACE): Default programming interface | | | 7:0 | 00h<br>RO/V | Revision ID (REVISION_ID): The value in this field is set by the setIDValue message | | ## 8.5 Cache Line Size, Master Latency Timer, Header Type and BIST (CLS\_MLT\_HT\_BIST) — Offset Ch Cache Line Size, Master Latency Timer, Header Type and BIST Register | Туре | Size | Offset | Default | |------|--------|----------------------|-----------| | PCI | 32 bit | [B:0, D:5, F:0] + Ch | 00000000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 00h<br>RO | Built In Self Test (BIST):<br>Built In Self Test | | | 23:16 | 00h<br>RO | Header Type (HEADER_TYPE): ndicates a type 0 header format. | | | 15:8 | 00h<br>RO | Master Latency Timer (LATENCY_TIMER): Master Latency Timer | | | 7:0 | 00h<br>RW | Cache Line Size (CACHELINE_SIZE): Value is ignored. This field is implemented by PCI Express devices as a read-write field for legacy compatibility purposes but has no effect on any PCI Express device behavior. | | ## 8.6 ISPMMADR LSB (ISPMMADR\_LOW) — Offset 10h Lower Part of the ISPMMADR Base Address Register | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:5, F:0] + 10h | 00000004h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--| | 31:24 | 00h<br>RW | Base Address (BASE_ADDR): Set by the OS, these bits correspond to address signals (31:24). | | | 23:4 | 00000h<br>RO | Address Mask (ADDR_MASK):<br>Hardwired to 0s to indicate at least 16MB address range | | | 3 | 0h<br>RO | Prefetchable Memory (PREFETCHABLE): Hardwired to 0 to prevent prefetching | | | 2:1 | 2h<br>RO | Memory Type (TYPE):<br>2h indicates 64 bit wide addressing | | | 0 | 0 Oh RO Message Space (MESSAGE_SPACE): Oh indicates memory space | | | ## 8.7 ISPMMADR MSB (ISPMMADR\_HIGH) — Offset 14h Higher Part of Base Address Register | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:5, F:0] + 14h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Base Address MSB (BASE_ADDR): Base Address MSB | ## 8.8 Subsystem Vendor ID and Subsystem ID (SVID\_SID) — Offset 2Ch Subsystem Vendor ID and Subsystem ID Register | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:5, F:0] + 2Ch | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0000h<br>RW/O | Subsystem ID (SUBSYSTEM_ID): Written by BIOS after reset, can be changed only after a reset cycle | | | 15:0 | 0000h<br>RW/O | Subsystem Vendor ID (SUBSYSTEM_VENDOR_ID): Written by BIOS after reset, can be changed only after a reset cycle | | ## 8.9 Capabilities Pointer (CAPPOINT) — Offset 34h Capabilities Pointer Register | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:5, F:0] + 34h | 0000070h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | 0h<br>RO | Reserved | | 7:0 | 70h<br>RO | Capabilities Pointer (CAPABILITY_PTR): This field contains an offset into the function's PCI Configuration Space for the first item in the New Capabilities Linked List, the CAPIDO register at offset 70h | ## 8.10 Interrupt Properties (INTR) — Offset 3Ch Interrupt Properties Register | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:5, F:0] + 3Ch | 00000100h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 00h<br>RO | Maximum Latency (MAXLAT): Maximum latency Minimum Latency (MINLAT): Minimum latency | | | 23:16 | 00h<br>RO | | | | 15:8 Interrupt Pin (INTERRUPT_PIN): PCI Device 0/5/0 (IPU) is a single function device. If INTx is used, the PCI spec requires that it use INTA# This field is hardcoded to 1 - signifies INTa is used. | | PCI Device 0/5/0 (IPU) is a single function device. If INTx is used, the PCI spec requires that it use INTA# | | | 7:0 OUN BI | | Interrupt Line (INTERRUPT_LINE): BIOS written value to communicate interrupt line routing information to the ISP device driver. | | # 8.11 PCIe Capabilities (PCIECAPHDR\_PCIECAP) — Offset 70h PCIe Capabilities Register | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:5, F:0] + 70h | 0092D010h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0092h<br>RO | PCIe Capability (PCIE_CAP): Bits 15:14: Reserved, 0 Bits 13:9: Interrupt Message Number (INTMSG): Since this device only supports one MSI vector, this field is hardwired to 0. Bit 8: Slot Implemented (SLOTIMP): Hardwired to 0 for any endpoint device. Bits 7:4: DevicePort Type: Indicates the specific type of this PCI Express function. 1001b indicates a Root Complex Integrated Endpoint Bits 3:0 Capability Version: Must be hardwired to 2h for Functions compliant to PCI Express 3.0 Base Specification. | | | 15:8 | D0h<br>RO/V | Next Capability Pointer (NEXT_PTR): Indicates the next item in the capabilities list or 00h if no other items exist in the linked list of capabilities. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 10h<br>RO | Capability ID (CAPABILITY_ID): Indicates the PCI Express Capability structure. This field must return a Capability ID of 10h indicating that this is a PCI Express Capability structure | ## 8.12 Device Capabilities (DEVICECAP) — Offset 74h ## Capabilities Register | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:5, F:0] + 74h | 10008020h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:29 | 0h<br>RO | Reserved | | | 28 | 1h<br>RO/V | Functional Level Reset (FLRCAP): A value of 1b indicates the Function supports the optional Function Level Reset mechanism. | | | 27:0 | 0008020h<br>RO | Device Capabilities (DEVICECAP): Bits 31:29: Reserved, 0 Bits 27:26: Power Limit Scale: Not applicable, hardwired to 00b Bits 25:18: Power Limit Value: Not applicable, hardwired to 00b Bits 17:16: Reserved, 0. Bit 15: Role-base Error Reporting (RBER): When Set, this bit indicates that the Function implements the functionality originally defined in the Error Reporting ECN for PCI Express Base Specification, Revision 1.0a, and later incorporated into PCI Express Base Specification, Revision 1.1 Bits 14:12: Reserved, 0. Bits 11:9: Endpoint L1 Acceptable Latency: This field indicates the acceptable total latency that an Endpoint can withstand due to the transition from the L1 state to the L0 state. Bits 8:6: Endpoint L0s Acceptable Latency: This field indicates the acceptable total latency that an Endpoint can withstand due to the transition from the L0s state to the L0 state. Bit 5: Extended Tag Field Supported: This bit indicates the maximum supported size of the Tag field as a Requester. Bits 4:3: Phantom Functions Supported: This field indicates the support for use of unclaimed Function Numbers to extend the number of outstanding transactions for PCIe devices. Bits 2:0: Max_Payload_Size Supported: This field indicates the maximum payload size that the Function can support for TLPs. 000b represents 128 bytes, the minimum allowed value. | | # 8.13 Device Capabilities and Control (DEVICECTL\_DEVICESTS) — Offset 78h PCI Express Device Capabilities and Control Register | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:5, F:0] + 78h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:22 | 0h<br>RO | Reserved | | | 21 | 0h<br>RO/V | Transaction Pending (DEVICESTS): When Set, this bit indicates that the Function has issued Non-Posted Requests that have not been completed. A Function reports this bit is cleared only when all outstanding Non-Posted Requests have completed or have been terminated by the Completion Timeout mechanism. This bit must also be cleared upon the completion of an FLR. | | | 20 | 0h<br>RO | AUX Power Detected (RELAX_ORD_EN): Not used, always 0 | | | 19 | 0h<br>RW/1C/V | Unsupported Request Detected (UR_REQ_DET): Unsupported Request Detected - set when IUNIT receive P/NP transaction which is UR | | | 18:16 | 0h<br>RO | Misc Errors (DEVICECTL_MISC_STS): Bits 2:0: Various error detected bits: The Root Complex Integrated Endpoint does not use the PCI Express error reporting mechanism. Always return 0. | | | 15 | 0h<br>RW | Initiate Function Level Reset (INIT_FLR): A write of 1b initiates Function Level Reset to the Function. The value read by software from this bit is always 0b. | | | 14:0 | 0000h<br>RO | Misc Device Control (DEVICECTL_MISC_CTRL): The only bit set reflect Unsupported-Request-Reporting Enable | | # 8.14 MSI Capabilities and MSI Control (MSI\_CAPID) — Offset ACh MSI Capabilities and MSI Control Register | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:5, F:0] + ACh | 0080D005h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 31:24 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | 1h<br>RO | <b>64-bit Address Capable (AC64):</b> 64-bit Address Capable (C64): PCIe devices must support 64b MSI addressing. | | 22:20 | 0h<br>RW | Multiple Message Enable (MME): Multiple Message Enable (MME): This field is RW for software compatibility, but only a single message is ever generated. | | 19:17 | 0h<br>RO | Multiple Message Capable (MMC): 3'h0 indicates one outstanding message is supported | | 16 | Oh<br>RW | MSI Enable (MSIEN): If set, MSI is enabled. PCICMDSTS.BME must be set for an MSI to be generated. When 0, blocks the sending of a MSI interrupt. The interrupt status is not blocked from being reflected in the PCICMDSTS.IS bit. When 1, permits sending of a MSI interrupt. | | 15:8 | D0h<br>RO | Next Capability Pointer (NEXT_PTR): This contains a pointer to the next item in the capabilities list which is the Power Management capability | | 7:0 | 05h<br>RO | MSI Capability (CAPABILITY_ID): Indicates an MSI capability. | # 8.15 MSI Address Low (MSI\_ADDRESS\_LO) — Offset B0h MSI Address Register | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:5, F:0] + B0h | 0000000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------| | 31:2 | 00000000<br>h<br>RW | MSI Address (MSI_ADDR): System specified message address, always DW aligned. | | 1:0 | 0h<br>RO | Reserved | ## 8.16 MSI Address High (MSI\_ADDRESS\_HI) — Offset B4h MSI Address Register | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:5, F:0] + B4h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------| | 31:10 | 0h<br>RO | Reserved | | 9:0 | 000h<br>RW | MSI Address (MSI_ADDR): MSI Address: Upper 32 bits of the system specified message address. | ## 8.17 MSI Data (MSI\_DATA) — Offset B8h MSI Data Register | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:5, F:0] + B8h | 0000000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:0 | 0000h<br>RW | MSI Data (MSI_DATA): This 16-bit field is programmed by system software and is driven onto the lower wor of data during the data phase of the MSI write transaction. | | ## 8.18 Power Management Capabilities (PMCAP) — Offset D0h Power Management Capabilities | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:5, F:0] + D0h | 00030001h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0003h<br>RO | PM Capability (PMCAP): Bits 31:27: PME Support (PMES): The camera controller does not generate PME#. Bit 26: D2_SUPPORT (D2S): The D2 power management state is not supported. Bit 25: D1_SUPPORT (D1S): The D1 power management state is not supported. Bits 24:22: Reserved Bit 21: Device Specific Initialization (DSI): Hardwired to 0 to indicate that no special initialization of the camera controller is required before generic class device driver is to use it. Bits 20:19: Reserved Bits 18:16: Version (VS): Indicates compliance with revision 1.2 of the PCI Power Management Specification. | | | 15:8 00h RO Next Capability Pointer (NEXT_PTR): End of List | | . , , , , , , , , , , , , , , , , , , , | | | 1 /:0 1 | | PM Capability ID (CAPABILITY_ID): PCI SIG defines this ID is 01h for power management | | ## 8.19 Power Management Control and Status (PMCS) — Offset D4h Power Management Control and Status | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:5, F:0] + D4h | 0000008h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------| | 31:16 | 0h<br>RO | Reserved | | 15 | 0h<br>RW/1C/V | Power Management Event Status (PMES): Not used in this product. No PME from D3cold. | | 14:13 | 0h<br>RO | Data Scale (DS): Not used | | 12:9 | 0h<br>RO | Data Select (DSEL): Not used | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 8 | 0h<br>RO | Power Management Event Enable (PMEEN): Power Management Event Enable | | | 7:4 | 0h<br>RO | Reserved | | | 3 | 1h<br>RO | No Soft Reset (NSR): This read-only bit indicates that the device does not lose internal state on a D3hot to D0 transition. This means that the internal state is not reset on a D3 (D3hot actually) to D0 transition and no additional operating system intervention is required to preserve the state A transition from D3 to D0 will NOT cause the IP to return to D0uninitialized. The Iunit+PUnit will restore the state of the IP configuration and MMIO registers . | | | 2 | 0h<br>RO | Reserved | | | | | Power management is implemented by writing to control registers in the PUNIT. This field may be programmed by the software driver, but no action is taken based on | | # 8.20 IPUVTDBAR Base Address Register (IPUVTDBAR\_LOW) — Offset F0h This is the lower part of the base address for the IPU's VTDBAR register group | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:5, F:0] + F0h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------|--| | 31:12 | 00000h<br>RW | IPUVTDBAR Base Address LSB (VTD_BAR_LOW): VTD BAR bits 31:12 | | | 11:1 | 0h<br>RO | eserved | | | 0 | 0h<br>RW/L | PUVTDBAR Enable (VTD_ENABLE): BIOS can write VTD_ENABLE only if VTD_ENABLE_LOCK is 0 | | ## 8.21 IPUVTDBAR Base Address Register (IPUVTDBAR\_HIGH) — Offset F4h This is the upper part of the base address for the IPU's VTDBAR register group | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:5, F:0] + F4h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------|--| | 31:10 | 0h<br>RO | Reserved | | | 9:0 | 000h<br>RW | PUVTDBAR Base Address MSB (VTD_BAR_HIGH): TD BAR bits 38:32 | | ## 9 Gauss Newton Algorithm Registers (D8:F0) Gaussian Mixture Model and Neural Network Accelerator. This chapter documents the registers in: Bus 0, Device 8, Function 0. ## 9.1 Summary of Registers ## Table 9-1. Summary of Bus: 0, Device: 8, Function: 0 Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|-----------------------------------------------------|---------------| | 0h | 4 | Vendor & Device ID (IDENTIFICATION) | 00008086h | | 4h | 2 | Device Control (DCTRL) | 0000h | | 6h | 2 | Device Status (DSTS) | 0010h | | 8h | 4 | Revision ID & Class Codes (RID_DLCO) | 08800000h | | Ch | 1 | Cache Line Size (CLS) | 00h | | Eh | 1 | Header Type (HTYPE) | 00h | | Fh | 1 | Built-in Self Test (BIST) | 00h | | 10h | 4 | GNA Base Address Low (GNABAL) | 00000004h | | 14h | 4 | GNA Base Address High (GNABAH) | 00000000h | | 2Ch | 2 | Sub System Vendor Identifiers (SSVI) | 0000h | | 2Eh | 2 | Sub System Identifiers (SSI) | 0000h | | 34h | 4 | Capabilities Pointers (CAPP) | 00000090h | | 3Ch | 1 | Interrupt Line (INTL) | 00h | | 3Dh | 1 | Interrupt Pin Register (INTP) | 01h | | 3Eh | 2 | Min Grant And Min Latency Register (MINGNTLAT) | 0000h | | 40h | 4 | Override Configuration Control (OVRCFGCTL) | 00000000h | | 90h | 2 | Message Signaled Interrupt Capability ID (MSICAPID) | A005h | | 92h | 2 | Message Signaled Interrupt Message Control (MC) | 0000h | | 94h | 4 | Message Signaled Interrupt Message Address (MA) | 00000000h | | 98h | 4 | Message Signaled Interrupt Message Data (MD) | 00000000h | | A0h | 2 | D0i3 Capability ID (D0I3CAPID) | DC09h | | A2h | 2 | D0i3 Capability (D0I3CAP) | F014h | | A4h | 4 | D0i3 Vendor Extended Capability Register (D0I3VSEC) | 01400010h | | A8h | 4 | D0i3 SW LTR Pointer Register (D0I3SWLTRPTR) | 00000000h | | ACh | 4 | D0i3 DevIdle Pointer Register (D0I3DEVIDLEPTR) | 00000A81h | | B0h | 2 | D0i3 DevIdle Power On Latency (D0I3DEVIDLEPOL) | 0800h | | B2h | 2 | D0i3 Power Control Enables Register (PCE) | 0028h | | DCh | 2 | Power Management Capability ID (PMCAPID) | F001h | | DEh | 2 | Power Management Capability (PMCAP) | 0002h | | E0h | 2 | Power Management Control Status (PMCS) | 0000h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|---------------------------------------------|---------------| | F0h | 2 | FLR Capability ID (FLRCAPID) | 0013h | | F2h | 2 | FLR Capability Length And Version (FLRMISC) | 0306h | | F4h | 1 | FLR Control Register (FLRCTL) | 00h | | F5h | 1 | FLR Status Register (FLRSTS) | 00h | ## 9.2 Vendor & Device ID (IDENTIFICATION) — Offset 0h Device ID assigned to GNA and Vendor ID | Туре | Size | Offset | Default | |------|--------|----------------------|-----------| | PCI | 32 bit | [B:0, D:8, F:0] + 0h | 00008086h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------| | 31:16 | 0000h<br>RO/V | Device Identification Number (DID): Indicates the device ID assigned to the GNA. | | 15:0 | 8086h<br>RO | Vendor Identification Number (VID): Indicates Intel's identification | ## 9.3 Device Control (DCTRL) — Offset 4h The Command register provides coarse control over GMM's abilities such as: - Unsupported Request Error Reporting Enable - Poisoned TLP Error Reporting Enable - Interrupt Disable - Max Aligned Payload Size - Max Aligned Read Request Size - Special Cycle Enable - Bus Master Enable - Memory Space Enable | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:8, F:0] + 4h | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RO | Reserved | | | 14 | 0h<br>RO | Unsupported Request Error Reporting Enable (UNSPREQERREN): Unsupported Request Error Reporting Enable | | | 13 | 0h<br>RO | Poisoned TLP Error Reporting Enable (PTLPERREN): Poisoned TLP Error Reporting Enable | | | 12:11 | 0h<br>RO | Reserved | | | 10 | Oh<br>RW | Interrupt Disable (INTDIS): Interrupt Disable: Controls the ability of the function to generate INTx interrupts. 0: INTx allowed 1: INTx disabled | | | 9:6 | 0h<br>RO | Reserved | | | 5 | 0h<br>RO | Max Aligned Payload Size (MXAPAYLDSZ): Max Aligned Payload Size - Reserved | | | 4 | 0h<br>RO | Max Aligned Read Request Size (MXARDREQSZ): Max Aligned Read Request Size - Reserved | | | 3 | 0h<br>RO | Special Cycle Enable (SCEN): Special Cycle Enable - Reserved | | | 2 | Oh<br>RW | Bus Master Enable (BME): Bus Master Enable: 0: Disable (default). 1: Enabled. Device may generate bus master transactions depending on its mode of operation. | | | 1 | 0h<br>RW | Memory Space Enable (MSE): Memory Space Enable Controls the GMM devices response to memory space accesses. 0: Disabled (default) 1: Enabled. Device will respond to memory space accesses. | | | 0 | 0h<br>RO | IO Space Enable (IOSE): IO Space Enable. Not implemented. | | ## 9.4 Device Status (DSTS) — Offset 6h The Status register to record status information for PCI related events | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:8, F:0] + 6h | 0010h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RO | Detected Parity Error (DPE): This bit is set by a function whenever it receives a Poisoned TLP, regardless of the state the parity Error Response bit in the Command register. On a Function with a Type 1 Configuration header, the bit is set when the Poisoned TLP is received by its primary side. Note: some implementations use this error type as non-fatal error indication This bit is typically RWC. Change to RO as this bit is not in use. | | | 14 | Oh<br>RO | Signaled System Error (SSE): This bit is set when a function sends an ERR_FATAL or ERR_NONFATAL Message, and the SERR# enable bit in the command register is 1. Note: some implementations use this error for fatal. When received all operations are aborted. This bit is typically RWC. Change to RO as this bit is not in use | | | 13 | 0h<br>RW/1C/V | Received Master Abort (RMA): This bit is set when a requester receives a completion with Unsupported Request Completion status. On a function with a Type 1 configuration header, the bit is set when the Unsupported Request is received by its primary side. | | | 12 | 0h<br>RW/1C/V | Received Target Abort (RTA): This bit is set when a transaction abort is received to a GMM initiated transaction. | | | 11 | Oh RW/1C/V Signaled Target Abort (STA): This bit is set when a Function completes a Posted or Non-Posted Request as Completer Abort Error. This applies to a function with a type 1 configuration has when the Completer Abort was generated by its primary side. | | | | 10:8 | 0h<br>RO | Reserved | | | 7 | 0h<br>RO | Fast Back-to-Back (FB2B): Fast Back-to-Back (ignored by SW) | | | 6:5 | 0h<br>RO | Reserved | | | 4 | 1h<br>RO | Capability List (CLIST): Capability List 0: no capability list 1: the GMM contains a linked list of capabilities which is accessed via the CAPPTR register at offset 34h | | | Interrupt Status (INTSTS): Reflects the state of the interrupt in the device. Only when the Interrupt I the command register is a 0 and this Interrupt Status bit is a 1, will this | | Reflects the state of the interrupt in the device. Only when the Interrupt Disable bit in the command register is a 0 and this Interrupt Status bit is a 1, will this device send a virtual INTA. Setting the Interrupt Disable bit to a 1 has no effect on the state of this bit. This bit is controlled by HW. O: No interrupt pending | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------| | 2:0 | 0h<br>RO | Reserved | ## 9.5 Revision ID & Class Codes (RID\_DLCO) — Offset 8h RID: This register indicates the stepping of this device. DLCO: This register identify the type of device. The values are as defined in PCI 3.0 bus specification in Appendix D. The GMM is identified as an Other system Peripheral | Туре | Size | Offset | Default | |------|--------|----------------------|-----------| | PCI | 32 bit | [B:0, D:8, F:0] + 8h | 08800000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------| | 31:24 | 08h<br>RO | Base Class Code (BCC): Base Class (Generic system Peripherals) | | 23:16 | 80h<br>RO | Sub Class Code (SCC):<br>Code for Sub Class | | 15:8 | 00h<br>RO | Peripheral Interface (PROGINTERFACE): Interface (other system peripheral) | | 7:0 | 00h<br>RO/V | Revision ID (RID): Indicates the stepping of this device. | ## 9.6 Cache Line Size (CLS) — Offset Ch The system cache-line size in units of DWORDS | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:8, F:0] + Ch | 00h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | 00h<br>RW | Cache Line Size (CLS): Implemented by PCI Express devices as a read-write field for legacy compatibility purposes but has no impact on any PCI Express device functionality. | | ## 9.7 Header Type (HTYPE) — Offset Eh This byte identifies the layout of the second part of the predefined header and whether or not the device contains multiple functions (GMM is a single-function device of basic configuration space format, so this register is Read-Only and hardwired to 0). | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:8, F:0] + Eh | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------|--| | 7 | 0h<br>RO | Multi Function Device (MFD): Hardwired to 0 indicating this device is not a multi-function device. | | | 6:0 | 00h<br>RO | Header Type (HT): The value 00h, indicates a basic (i.e. single function) configuration space format. | | ## 9.8 Built-in Self Test (BIST) — Offset Fh This register describes the BIST capability of GMM and since GMM doesn't support BIST, the register is configured as Read Only. | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:8, F:0] + Fh | 00h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------|--| | 7 | 0h<br>RO | BIST Capable (BISTCAP): BIST Capable. Hardwired to 0 since this device does not implement BIST. | | | 6 | 0h<br>RO | Start BIST (BISTST): Start BIST. Hardwired to 0 since this device does not implement BIST. | | | 5:4 | 0h<br>RO | Reserved | | | 3:0 | 0h<br>RO | BIST Completion Code (BISTCC): Hardwired to 0 since this device does not implement BIST. | | ## 9.9 GNA Base Address Low (GNABAL) — Offset 10h GNA Base Address Low: Lower 32-bits of the GNA Base Address register. The GMM Base Address register may be accessed with Double Word (32bit) read/write operations. In 32-bit OS, the address specified may be limited by 32-bit of space, and the renaming bits must stay with their default values. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:8, F:0] + 10h | 00000004h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------|--| | 31:12 | 00000h<br>RW | Memory Base Address Low (BAL): Base address of this device's memory mapped IO space. A page of 4KB of address is used. | | | 11:4 | 00h<br>RO | Address Mask (ADDRMSK): Hardwired to 0s to indicate at least 4KB address range | | | 3 | 0h<br>RO | Prefetchable Memory (PREF): Hardwired to 0 indicating that this range is not prefetchable. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------|--| | 2:1 | 2h<br>RO | Memory Type (MEMTY): Memory Type: 00: 32 bit base address 01: reserved 10: 64-bit base address 11: reserved | | | 0 | 0h<br>RO | Space Type (SPTY): Space Type: Memory/IO Space Hardwired to 0 indicating that this is a Memory BAR. | | ## 9.10 GNA Base Address High (GNABAH) — Offset 14h Upper 32-bits of the GNA Base Address register. The GNA Base Address register may be accessed with Double Word (32bit) read/write operations. In 32-bit OS, the address specified may be limited by 32-bit of space, and the renaming bits must stay with their default values. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:8, F:0] + 14h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------|--| | 31:7 | 0000000h<br>RW | Memory Base Address High (Reserved) (BAR): These bits must be loaded with zeros. | | | 6:0 | 00h<br>RW | Memory Base Address High (BAH): Includes the high bits of the base address used by 64-bit OS. Must hold zero for 32-bit OS. | | # 9.11 Sub System Vendor Identifiers (SSVI) — Offset 2Ch This register is initialized to logic 0 by the assertion of reset. This register can be written only once after reset de-assertion it is locked for writes after that. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:8, F:0] + 2Ch | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RW/O | Subsystem Vendor ID (SSVID): Subsystem Vendor ID (SSVID): This is written by BIOS. No hardware action taken on this value. | ## 9.12 Sub System Identifiers (SSI) — Offset 2Eh This register is initialized to logic 0 by the assertion of reset. This register can be written only once after reset de-assertion it is locked for writes after that. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:8, F:0] + 2Eh | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RW/O | Subsystem ID (SSID): Subsystem ID (SSID): This is written by BIOS. No hardware action taken on this value. | ## 9.13 Capabilities Pointers (CAPP) — Offset 34h This register gives MSI capability pointer offset. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:8, F:0] + 34h | 00000090h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------| | 31:8 | 0h<br>RO | Reserved | | 7:0 | 90h<br>RO | Capability Pointer (CAPP): Indicates that the MSI capability pointer offset is offset 90h. | ## 9.14 Interrupt Line (INTL) — Offset 3Ch This register contains interrupt line routing information. The device itself does not use this value, rather it is used by device drivers and operating systems to determine priority and vector information. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:8, F:0] + 3Ch | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RW | Interrupt Connection (INTCON): Communicate interrupt line routing information. BIOS Requirement: POST software writes the routing information into this register as it initializes and configures the system. The value indicates to which input of the system interrupt controller this device's interrupt pin is connected. | ## 9.15 Interrupt Pin Register (INTP) — Offset 3Dh Tells which PCI legacy interrupt pin a device will use (GMM uses only IntA). | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:8, F:0] + 3Dh | 01h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------|--| | 7:3 | 0h<br>RO | Reserved | | | 2:0 | 1h<br>RO | Legacy Interrupt (LEGINT): When Legacy interrupts are used, function use legacy interrupt INTA. | | ## 9.16 Min Grant And Min Latency Register (MINGNTLAT) — Offset 3Eh Specifies a device's desired settings for Latency Timer values. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:8, F:0] + 3Eh | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------|--| | 15:8 | 00h<br>RO | Min Latency (MINLAT): Reserved | | | 7:0 | 00h<br>RO | Min Grant (MINGNT): Reserved | | # 9.17 Override Configuration Control (OVRCFGCTL) — Offset 40h This register holds bits that may be used internal mechanisms in the GMM during debug operations. Special notes will be made to BIOS writers, if any 5 of these bits will need to be set to value other than default. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:8, F:0] + 40h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:9 | 0h<br>RO | Reserved | | | 8 | 0h<br>RW | Sideband Clock Gating Enable (SBDCGEN): This bit, when set, enables the sideband interface clock used for GMM bus interface operations (gated_side_clk) to be gated when conditions are met. When clear, clock gating is disabled. | | | 7:0 | 0h<br>RO | Reserved | | ## 9.18 Message Signaled Interrupt Capability ID (MSICAPID) — Offset 90h This register contains a pointer to the next item in the capabilities list which is the Power Management Capability and also helps to identify linked list item (capability structure) as being for MSI registers. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:8, F:0] + 90h | A005h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:8 | A0h<br>RO | Pointer to Next Capability (NXTPTR): This contains a pointer to the next item in the capabilities list which is the Power Management Capability | | | 7:0 | 05h<br>RO | Capability ID (CAPID): Capability ID Value of 05h identifies this linked list item (capability structure) as being for MSI registers. | | ## 9.19 Message Signaled Interrupt Message Control (MC) - Offset 92h This register is defined to meet PCI Local Bus Specification 3.0 Section 6.8 definition of MSI messages. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:8, F:0] + 92h | 0000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:9 | 0h<br>RO | Reserved | | | 8 | 0h<br>RO | Per-Vector Masking Capable (PVMCAP): Per-Vector Masking Capable. 0: not supported by GMM. 64-bit Address Capable (ADDR64CAP): Hardwired to 0 to indicate that the function does not implement the upper 32 bits of the Message Address register and is incapable of generating a 64-bit memory address. This may need to change in future implementations when addressable system memory exceeds the 32bit/4GB limit. Multiple Message Enable (MMEN): System software program this field to indicate the number of vectors allocated to the GMM. At least one vector must be allocated when the MSI interrupts are enabled. This value is ignored by HW as only a single vector is in use by GMM. | | | 7 | 0h<br>RO | | | | 6:4 | 0h<br>RW | | | | 3:1 | Oh<br>RO | Multiple Message Capable (MMCAP): Indicates to SW the number of vectors that the GMM module is requesting for use. Value Number of Messages requested 000 1 001 2 (reserved) 010 4 (reserved) 011 8 (reserved) 100 16(reserved) 101 32(reserved) Other reserved | | | prohibited from writing this bit to mask a | | MSI Enable Controls the ability of GMM to generate MSI Messages. A device driver is prohibited from writing this bit to mask a functions service request. 0: MSI will not be generated 1: MSI will be generated. INTA will not be generated and INTA status is not | | # 9.20 Message Signaled Interrupt Message Address (MA) — Offset 94h This register is defined to meet PCI Local Bus Specification 3.0 Section 6.8 definition of MSI messages. | | Туре | Size | Offset | Default | |---|------|--------|-----------------------|-----------| | Ī | PCI | 32 bit | [B:0, D:8, F:0] + 94h | 00000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | 00000000<br>h<br>RW | Message Address (MADDR): Used by system software to assign an MSI address to the device. The device handles an MSI by writing the padded contents of the MD register to this address. | | 1:0 | 0h<br>RO | Reserved | # 9.21 Message Signaled Interrupt Message Data (MD) — Offset 98h This register is defined to meet PCI Local Bus Specification 3.0 Section 6.8 definition of MSI messages | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:8, F:0] + 98h | 00000000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description Reserved | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | | | | 15:0 | 0000h | Message Data (MDAT): Base message data pattern assigned by system software and used to handle an MSI from the device. | | | 13.0 | RW | When the device must generate an interrupt request, it writes a 32-bit value to the memory address specified in the MA register. The upper 16 bits are always set to 0. The lower 16 bits are supplied by this register. | | ## 9.22 D0i3 Capability ID (D0I3CAPID) — Offset A0h Pointer to next capability and capability ID. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:8, F:0] + A0h | DC09h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bi<br>Rar | | Default &<br>Access | Field Name (ID): Description | | |-----------|----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | :8 | DCh<br>RO | Pointer to Next Capability (NXTPTR): This contains a pointer to the next item in the capabilities list which is the Power Management Capability. | | | 7: | :0 | 09h<br>RO | Capability ID (CAPID): Value of 09h identifies this linked list item (capability structure) is a vendor specific capability. | | ## 9.23 D0i3 Capability (D0I3CAP) — Offset A2h Vendor-Specific Capability ID. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:8, F:0] + A2h | F014h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:12 | Fh<br>RO | Vendor-Specific Capability ID (VSID): Indicates that this Vendor Specific Capability is an Extended Capability, which use a VSEC 16-bit Extended Vendor Capability in the subsequent 4B., differentiating this from other vendor specific capabilities. | | | 11:8 | 0h<br>RO | Vendor Specific Capability Revision (VSREV): Reserved | | | 7:0 | 14h<br>RO | Vendor Specific Capability Length (VSLEN): This field indicates the number of bytes in this capability including the CapID and Cap registers. | | ## 9.24 D0i3 Vendor Extended Capability Register (D0I3VSEC) — Offset A4h Vendor Specific Extended Capability Length. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:8, F:0] + A4h | 01400010h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 014h<br>RO | Vendor Specific Extended Capability Length (VSECLEN): Indicates that this Vendor Specific Capability is an Extended Capability, which use a VSEC 16-bit Extended Vendor Capability in the subsequent 4B., differentiating this from other vendor specific capabilities. | | 19:16 | 0h<br>RO | Vendor Specific Extended Capability Revision (VSREV): For this revision of DevIdle, this field is 0h. | | 15:0 | 0010h<br>RO | Vendor Specific Extended Capability ID (VSECID): DevIdle has been assigned the Intel VSEC ID of 10h. | ## 9.25 D0i3 SW LTR Pointer Register (D0I3SWLTRPTR) — Offset A8h SW LTR Update MMIO Offset Location. | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:8, F:0] + A8h | 0000000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------| | 31:4 | 0000000h<br>RO | SW LTR Update MMIO Offset Location (SWLTRLOC): The value in this field is ignored as GMM does not support SW LTR. | | 3:1 | 0h<br>RO | Base Address Register Number (BARNUM): The value in this field is ignored as GMM does not support SW LTR. | | 0 | 0h<br>RO | Valid Indicator (VALID): Indicates the use of SW LTR by the function.GMM does not use SW LTR. | # 9.26 D0i3 DevIdle Pointer Register (D0I3DEVIDLEPTR) — Offset ACh DevIdle MMIO Offset Location. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:8, F:0] + ACh | 00000A81h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:4 | 00000A8h<br>RO | <b>DevIdle MMIO Offset Location (DEVIDLELOC):</b> This location pointer to the DevIdle register in MMIO space, as an offset from the BAR base. | | | 3:1 | 0h<br>RO | Base Address Register Number (BARNUM): The DevIdle is located in BAR0. | | | 0 | 0 1h Valid Indicator (VALID): RO GMM has a DevIdle register. | | | # 9.27 D0i3 DevIdle Power On Latency (D0I3DEVIDLEPOL) — Offset B0h D0idle\_5 Max\_Power\_On\_Latency is set by BIOS at boot and read by device driver SW to calculate approximate cost of a D0idle entry + exit cycle. This allows driver to avoid idle entry in cases where device duty cycle is larger than D0idle entry + exit cycle. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:8, F:0] + B0h | 0800h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:13 | 0h<br>RO | Reserved | | | 12:10 | 2h<br>RO | Power On Latency Scale (POLS): Latency Scale multiplier: 010: 1us 011: 32us All other settings are reserved. This field is a RO as there is no need for BIOS programing of it. | | | 9:0 | 000h<br>RO | Power On Latency Value (POLV): A value of 0 indicates a power on latency of less than 1us. This field is a RO as there is no need for BIOS programing of it. | | # 9.28 D0i3 Power Control Enables Register (PCE) — Offset B2h This register controls the D0i3 features like Hardware Autonomous Enable, sleep enable, D3-Hot Enable, I3 Enable and PMC Request Enable. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:8, F:0] + B2h | 0028h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:6 | 0h<br>RO | Reserved | | | 5 | 1h<br>RW | Hardware Autonomous Enable (HAE): If set, then the IP may request a PG whenever it is idle. NOTE: If this bit is set, then bits[2:0] must be 000. | | | 4 | 0h<br>RO | Reserved | | | 3 | 1h<br>RW | Sleep Enable (SE): If clear, then IP will never assert Sleep to the retention flops. If set, then IP may assert Sleep during PGing. Note that some platforms may default this bit to 0, others to 1. | | | 2 | 0h<br>RW | D3-Hot Enable (D3HE): If set, then IP will PG when idle and the PMCSR[1:0] register in the IP =11. | | | 1 | 0h<br>RW | I3 Enable (I3E): If set, then IP will PG when idle and the D0i3 register (D0i3C[2] = 1) is set. NOTE: bits [2:1] = 11, then the IP would PG whenever either PMCSR = 11 or the D0i3C.i3 bit is set. | | | 0 | 0h<br>RW | PMC Request Enable (PMCRE): If set, then IP will PG when idle and the PMC requests power gating by asserting the pmc_*_sw_pg_req_b signal. | | # 9.29 Power Management Capability ID (PMCAPID) — Offset DCh This register contains a pointer to next item in capabilities list and also helps to identify linked list item as being for PCI Power Management registers. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:8, F:0] + DCh | F001h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description Next Pointer (NXTPTR): This contains a pointer to next item in capabilities list. This is the final capability in the list and must be set to 00h. | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:8 | F0h<br>RO | | | | 7:0 | 01h<br>RO | Capability Identifier (CAPID): Identifies this linked list item as being for PCI Power Management registers. This is compliant with the PCI Power Management Interface Specification (section 3.2). | | # 9.30 Power Management Capability (PMCAP) — Offset DEh This register describes the Power Management Capability of GMM. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:8, F:0] + DEh | 0002h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:11 | 00h<br>RO | PME Support (PMES): This device does not support PMEB signal. | | | 10 | 0h<br>RO | D2 Support (D2S): This device does not support D2. | | | 9 | 0h<br>RO | D1 Support (D1S): This device does not support D1. | | | 8:6 | 0h<br>RO | Auxiliary Current (AUXC): Reserved | | | 5 | 0h<br>RO | Device Specific Initialization (DSI):<br>Indicates that this device requires device specific initialization before generic class<br>device driver is to use it. | | | 4 | 0h<br>RO | Auxiliary Power (AUXP): This device does not use Aux power. | | | 3 | 0h<br>RO | PME Clock (PMEC): Indicate this device does NOT support PMEB generation. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 2:0 | 2h<br>RO | Version for PM (VER): Hardwired to 010b to indicate there are 4 bytes of power management registers implemented and that this device complies with revision 1.1 of the PCI Power Management Interface Specification. | | # 9.31 Power Management Control Status (PMCS) — Offset E0h This register has the status of PME Generation from D3(cold), Data Scale, Data Select, PME Enable and Power State. | | Туре | Size | Offset | Default | |---|------|--------|-----------------------|---------| | ĺ | PCI | 16 bit | [B:0, D:8, F:0] + E0h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RO | PME Generation from D3 (cold) (PMEGD3): Not supported. | | | 14:13 | 0h<br>RO | Data Scale (DATSC): No support for Power Management Data register. | | | 12:9 | 0h<br>RO | Data Select (DATSEL): No support for Power Management Data register. | | | 8 | 0h<br>RO | PME Enable (PMEE): PMEB is not supported. | | | 7:2 | 0h<br>RO | Reserved | | | 1:0 | 0h<br>RW | Power State (PS): Indicates the current power state of this device and can be used to set the device into a new power state. If software attempts to write an unsupported state to this field, write operation must complete normally on the bus, but the data is discarded and no state change occurs. 00: D0 01: D1 (Not supported in this device.) 10: D2 (Not supported in this device.) 11: D3 Write of reserved values is ignored and state will not change. Support of D3cold does not require any special action. While in the D3hot state, this device can only act as the target of PCI configuration transactions (for power management control). This device also cannot generate interrupts or respond to MMR cycles in the D3 state. The device must return to the D0 state in order to be fully-functional. | | ### 9.32 FLR Capability ID (FLRCAPID) — Offset F0h This register contains a pointer to next item in capabilities list and capability of Advanced Features. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:8, F:0] + F0h | 0013h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:8 | 00h<br>RO | Next Pointer (NXTPTR): This contains a pointer to next item in capabilities list. This is the final capability in the list and must be set to 00h. | | | 7:0 | 13h<br>RO | Capability Identifier (CAPID): A value that indicates FLR (Vendor specific value). 0: 09h (FLR in use) A value of 09h in this register indicates that this is a FLR capabilities field. | | # 9.33 FLR Capability Length And Version (FLRMISC) — Offset F2h This register describes the FLR Capability, TXP Capability and Capability Length. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:8, F:0] + F2h | 0306h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | 0h<br>RO | Reserved | | 9 | 1h<br>RO | FLR Capability (FLRCAP): Indicates support for Function Level Reset (FLR). | | 8 | 1h<br>RO | TXP Capability (TXPCAP): Indicates that TP bit is supported. | | 7:0 | 06h<br>RO | Capability Length (CAPLEN): This bit indicates the number of bytes this vendor specified capability requires. it has a value of 06h for the FLR capability. | ### 9.34 FLR Control Register (FLRCTL) — Offset F4h This register controls the Functional Level reset operation of GMM. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:8, F:0] + F4h | 00h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>WO | Initiate FLR (INITFLR): Writing 1 to this field starts the Functional Level Reset. This will act similar to the Abort + will bring all non-CFG registers to their reset value. The FLR is completed when the FLR status bit is cleared. | | ### 9.35 FLR Status Register (FLRSTS) — Offset F5h This register helps to identify whether FLR is in progress. | | Туре | Size | Offset | Default | |---|------|-------|-----------------------|---------| | ſ | PCI | 8 bit | [B:0, D:8, F:0] + F5h | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:1 | 0h<br>RO | deserved | | | 0 | 0h<br>RO/V | Transaction Pending (XPEND): 0: FLR not in progress. 1: FLR is in progress (due to internal operation or waiting for the completion of a non-posted transaction). | | # 10 CrashLog & Telemetry Registers (D10:F0) CrashLog & Telemetry device registers. The device has an SRAM that has the following data: - CrashLog: records the system information during a crash/hang. - Telemetry: records a snapshot of the system state. This chapter documents the registers in Bus: 0, Device 10, Function 0. ### 10.1 Summary of Registers Table 10-1. Summary of Bus: 0, Device: 10, Function: 0 Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|---------------------------------------------------------|-----------------------| | 0h | 4 | Device ID And Vendor ID (VENDOR_ID_DEVICE_ID) | 9A0D8086h | | 4h | 4 | Command and Status (COMMAND_STATUS) | 00100000h | | 8h | 4 | Revision ID (REVISION_ID) | 11800001h | | Ch | 4 | Cache Line Size (CACHE_LINE_SIZE) | 00000000h | | 10h | 8 | PM Base Address (PM_BAR) | 00000000000000<br>04h | | 2Ch | 4 | Subsystem Vendor ID (SUBSYSTEM_VENDOR_ID) | 00000000h | | 34h | 4 | Capabilities Pointer (CAPABILITIES_POINTER) | 00000070h | | 3Ch | 4 | Interrupt line (INTERRUPT_LINE) | 00000000h | | 70h | 4 | PCIe Capability ID (PCIE_CAPID) | 0092D010h | | 74h | 4 | Device Capabilities (DEV_CAP) | 00000FE0h | | 78h | 4 | PCIE Device Control and Status (DEV_CTL_STS) | 00000000h | | D0h | 4 | Power Management Capabilities (PM_CAPID) | 00030001h | | D4h | 4 | Power Management Control Status (PM_CONTROL_STATUS) | 00000008h | | 100h | 4 | Telemetry Capability Header (TELEM_CAPABILITY_HEADER) | 11010023h | | 104h | 4 | Telemetry VSEC 0 (TELEM_VSEC_0) | 01018086h | | 108h | 4 | Telemetry VSEC 1 (TELEM_VSEC_1) | 04040002h | | 10Ch | 4 | Telemetry VSEC 2 (TELEM_VSEC_2) | 000326C0h | | 110h | 4 | Watcher Capability Header (WATCHER_CAPABILITY_HEADER) | 12010023h | | 114h | 4 | Watcher VSEC 0 (WATCHER_VSEC_0) | 01018086h | | 118h | 4 | Watcher VSEC 1 (WATCHER_VSEC_1) | 04020003h | | 11Ch | 4 | Watcher VSEC 2 (WATCHER_VSEC_2) | 00030080h | | 120h | 4 | Crashlog Capability Header (CRASHLOG_CAPABILITY_HEADER) | 00010023h | | 124h | 4 | Crashlog VSEC 0 (CRASHLOG_VSEC_0) | 01018086h | | 128h | 4 | Crashlog VSEC 1 (CRASHLOG_VSEC_1) | 0A010004h | | 12Ch | 4 | Crashlog VSEC 2 (CRASHLOG_VSEC_2) | 00030180h | # 10.2 Device ID And Vendor ID (VENDOR\_ID\_DEVICE\_ID) — Offset 0h Device ID and Vendor ID provided by this register uniquely identifies the Device. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:10, F:0] + 0h | 9A0D8086h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------| | 31:16 | 9A0Dh<br>RO | Device ID (DEVICE_ID): Device ID identifies the particular PCI device. | | 15:0 | 8086h<br>RO | Vendor ID (VENDOR_ID): Vendor ID is a unique ID provided by the PCI SIG which identifies the manufacturer of the device. | # 10.3 Command and Status (COMMAND\_STATUS) — Offset 4h Command register to program interrupt disable, bus master enable and Memory space enable. Status register to read the errors and aborts. | 1 | Гуре | Size | Offset | Default | |---|------|--------|-----------------------|-----------| | | PCI | 32 bit | [B:0, D:10, F:0] + 4h | 00100000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | Detected Parity Error (DETECTED_PARITY_ERROR): Not implemented. | | | 30 | Oh<br>RO | Signaled System Error (SIGNALED_SYSTEM_ERROR): This bit is set when the device has detected an un-correctable error and reported it via SERR message over sideband. This requires SERR Enable bit to be set in Command register. This device does not implement this bit and it is hardwired to a 0. | | | 29 | Received Master Abort (RECEIVED_MASTER_ABORT_STATUS): Oh RO Request completion status. No error will be reported. | | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 28 | 0h<br>RO | Received Target Abort (RECEIVED_TARGET_ABORT_STATUS): This bit is set when device receives a Completion transaction with Completer Abort completion status. No error will be reported. | | | 27 | 0h<br>RO | Signaled Target Abort (SIGNALED_TARGET_ABORT_STATUS): Set by the device when aborting a request that violates the device programming model. When SERR Enable is set SERR message will be send over sideband. Device will not generate a Target Abort DMI completion packet or Special Cycle, and therefore it has no need to implement this bit. | | | 26:25 | 0h<br>RO | Reserved | | | 24 | 0h<br>RO | Master Data Parity Error (MASTER_DATA_PARITY_ERROR): This bit is Set by a Requester if the Parity Error Response bit in the Command register is 1b and either of the following two conditions occurs: * Requester receives a Completion marked poisoned * Requester poisons a write Request If the Parity Error Response bit is 0b, this bit is never Set. | | | 23:21 | 0h<br>RO | Reserved | | | 20 | 1h<br>RO | Capabilities List (CAPABILITIES_LIST): This optional read-only bit indicates whether or not this device implements the pointer for a New Capabilities linked list at offset 34h. A value of zero indicates that no New Capabilities linked list is available. A value of one indicates that the value read at offset 34h is a pointer in Configuration Space to linked list of new capabilities. This device does support capabilities. | | | 19 | 0h<br>RO | Interrupt Status (INTERRUPT_STATUS): Reflects the state of the interrupt pin at the input of the enable/disable circuit. When the interrupt is asserted, and cleared when the interrupt is cleared (independent of the state of Interrupt Disable bit in command register. This bit is only associated with the INTx messages and has no meaning if the device is using MSI. | | | 18:11 | 0h<br>RO | Reserved | | | 10 | 0h<br>RO | Interrupt Disable (INTERRUPT_DISABLE): Disables the function to generate INTx interrupt. A value of 0 enables the function to generate INTA messages. Note: this bit has no effect on MSI generation. Since this device does not generate interrupts, this bit is set to 0x0. | | | 9 | 0h<br>RO | Reserved | | | 8 | 0h<br>RO | SERR Reporting Enable (SERR_ENABLE): Setting this bit enables the generation of System Error messages. Not implemented by this device. | | | 7 | 0h<br>RO | Reserved | | | 6 | 0h<br>RO | Parity Error Response (PARITY_ERROR_RESPONSE): This bit controls the logging of poisoned TLPs in the Master Data Parity Error bit in the Status register. A Root Complex Integrated Endpoint that is not associated with a Root Complex Event Collector is permitted to hardwire this bit to 0b. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 5:3 | 0h<br>RO | Reserved | | | 2 | 0h<br>RO | Bus Master Enable (BUS_MASTER_ENABLE): Controls the ability of a PCI Express Endpoint to issue Memory and I/O Read/Write Requests, and the ability of a Root or Switch Port to forward Memory and I/O Read/Write Requests in the Upstream direction. Endpoints: • When this bit is Set, the PCI Express Function is allowed to issue Memory or I/O Requests. • When this bit is Clear, the PCI Express Function is not allowed to issue any Memory or I/O Requests. • Note that as MSI/MSI-X interrupt Messages are in-band memory writes, setting the Bus Master Enable bit to 0b disables MSI/MSI-X interrupt Messages as well. Requests other than Memory or I/O Requests are not controlled by this bit. Default value of this bit is 0b. This bit is hardwired to 0b if a Function does not generate Memory or I/O Requests. | | | 1 | Oh<br>RW | Memory Space Enable (MEMORY_SPACE_ENABLE): When set, Memory Space Decoding is enabled and memory transactions targeting the device are accepted Note: The MSE has to be set to accept any memory transaction on the primary interface targeting any of this device. | | | 0 | 0h<br>RO | Reserved | | ## 10.4 Revision ID (REVISION\_ID) — Offset 8h Revision ID. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:10, F:0] + 8h | 11800001h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 11h<br>RO | Base Class Code (CLASS_CODE): This is an 8-bit value that indicates the base class code for the Power Management Controller. This code has the value 11h, indicating a device that is used for data acquisition and signal processing. | | 23:16 | 80h<br>RO | Sub Class (SUB_CLASS_CODE): The code is 80h which indicates Other Data Acquisition and Signal Processing Controllers. | | 15:8 | 00h<br>RO | Programming Interface (PROGRAMMING_INTERFACE): Indicates the programming interface of this device. This value does not specify a particular register set layout and provides no practical use for this device. | | Bit<br>Rang | Default & Access | Field Name (ID): Description | | |-------------|------------------|------------------------------------------------------------------------------------------------------------|--| | 7:0 | 01h<br>RO | Revision ID (REVISION_ID): Indicates the device specific revision identifier derived from and input strap. | | ### 10.5 Cache Line Size (CACHE\_LINE\_SIZE) — Offset Ch Cache Line Size. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:10, F:0] + Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h | Builtin Self Test (BIST): | | | | RO | Hardwired to 0x0. This device does not support BIST. | | | 30:24 | 0h<br>RO | Reserved | | | 23:16 | 00h | Header Type (HEADER_TYPE): | | | 23:16 | RO | This device implements a Type 0 configuration header. | | | 15:8 | Master Latency Timer (MASTER_LATENCY_TIMER): This register is also referred to as Primary Latency Timer for Type 1 Configuration Space header Functions. The Latency Timer does not apply to PCI Express. This register must be hardwired to 00h. | | | | 7:0 | 00h<br>RO | Cache Line Size (CACHE_LINE_SIZE): The Cache Line Size register is set by the system firmware or the operating system to system cache line size. However, note that legacy PCI 3.0 software may not always be able to program this field correctly especially in the case of Hot-Plug devices. This field is implemented by PCI Express devices as a read-write field for legacy compatibility purposes but has no effect on any PCI Express device behavior. | | ### 10.6 PM Base Address (PM\_BAR) — Offset 10h Base address register. | Туре | Size | Offset | Default | |------|--------|------------------------|-------------------| | PCI | 64 bit | [B:0, D:10, F:0] + 10h | 0000000000000004h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:39 | 0h<br>RO | Reserved | | | 38:15 | 000000h<br>RW | PMBAR Address (PMBAR): This field corresponds to bits 38 to 15 of the base address PMBAR address space. BIOS will program this register resulting in a base address for a 32KB block of contiguous memory address space. This register ensures that a naturally aligned 32KB space is allocated within total addressable memory space. | | | 14:4 | 000h<br>RO | Address Mask (ADDRESS_MASK): Hardwired to 0s to indicate at least 32KB address range. Software typically writes all 1's to the BAR and then reads back the resulting value to assess the size of the BAR. Since bits 14:4 are read-only and zero, that indicates that the device is 32KB. | | | 3 | 0h<br>RO | BAR is Prefetchable (PREFETCHABLE): Value of 0 indicates the BAR cannot be prefetched. | | | 2:1 | 2h<br>RO | Address Range (ADDRESS_RANGE): Address Range: Value of 0x2 indicates that the BAR is located anywhere system memory space (i.e. 64-bit addressing). This also indicates that the size of the BAR register is 64b. | | | 0 | 0h<br>RO | Memory Space Indicator (SPACE_TYPE): Value of 0 indicates the BAR is located in memory space. | | # 10.7 Subsystem Vendor ID (SUBSYSTEM\_VENDOR\_ID) - Offset 2Ch This value is used to identify a particular subsystem. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:10, F:0] + 2Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | 0000h<br>RW | Subsystem ID (SUBSYSTEM_ID): This field should be programmed during BIOS initialization. After it has been written once, it becomes read only. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:0 | 0000h<br>RW/O | Subsystem Vendor ID (SUBSYSTEM_VENDOR_ID): This field should be programmed during boot-up to indicate the vendor of the system board. After it has been written once, it becomes read only. | | # 10.8 Capabilities Pointer (CAPABILITIES\_POINTER) — Offset 34h Capabilities pointer. | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:10, F:0] + 34h | 0000070h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------|--| | 31:8 | 0h<br>RO | Reserved | | | 7:0 | 70h<br>RO | Capabilities Pointer (CAP_PTR): Pointer to first capability structure. | | ### 10.9 Interrupt line (INTERRUPT\_LINE) — Offset 3Ch Interrupt line. | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:10, F:0] + 3Ch | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:8 | 00h<br>RO | Interrupt Pin (INTERRUPT_PIN): A value of 00h indicates that the Function uses no legacy interrupt Message(s). | | | 7:0 | 00h<br>RO | Interrupt line (INTERRUPT_LINE): Hardware does not use this field. Rather it is programmed by system software and device drivers to communicate interrupt line routing information. | | ### 10.10 PCIe Capability ID (PCIE\_CAPID) — Offset 70h Indicates the PCI Express Capability. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:10, F:0] + 70h | 0092D010h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-----------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:30 | 0h<br>RO | Reserved Interrupt Message Number (INTERRUPT_MESSAGE_NUMBER): This field indicates which MSI/MSI-X vector is used for the interrupt message generated in association with any of the status bits of this Capability structure. Telemetry Aggregator doesn't currently generate interrupts, so this value is hardwired to 0. | | | 29:25 | 00h<br>RO | | | | 24 | 0h<br>RO | Slot Implemented (SLOT_IMPLEMENTED): Hardwired to 0 for any endpoint device. | | | 23:20 | 9h<br>RO | Device Type (DEV_TYPE): Device/Port Type Indicates the specific type of this PCI Express Function. 0x9 is Root Complex Integrated Endpoint. | | | 19:16 | 2h<br>RO | Capability Version (CAP_VERSION): Indicates PCI Express Capability structure version number. Must be hardwired to 0x2. | | | 15:8 | D0h<br>RO | Next Capability Pointer (NEXT_CAPABILITY_POINTER): Pointer to next capability in the capabilities linked list. | | | 7:0 10h RO Capability ID (CAPABILITY_ID): 0x10 indicates that this is a PCI express capability structure. | | | | ### 10.11 Device Capabilities (DEV\_CAP) — Offset 74h Identifies PCI Express device Function specific capabilities. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:10, F:0] + 74h | 00000FE0h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 31:29 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 28 | 0h<br>RO | Function Level Reset Capability (FLR_CAP): A value of 1b indicates the Function supports the optional Function Level Reset mechanism. | | | 27:12 | 0000h<br>RO | MISC: Miscellaneous fields not relevant for Telemetry Aggregator device. | | | 11:9 | 7h<br>RO | L1 Latency (L1_LAT): Endpoint L1 Acceptable Latency. 0x7: No limit. | | | 8:6 | 7h<br>RO | LO Latency (LO_LAT): Endpoint LO Acceptable Latency. 0x7: No limit. | | | 5 | 1h<br>RO | Extended Tag (EXT_TAG): Extended Tag Field Supported This bit indicates the maximum supported size of the Tag field as a Requester. 0x1: 8-bit Tag field supported. | | | 4:3 | 0h<br>RO | Phantom Functions (FANTOM_FUNC): Phantom Functions Supported. 0x0: No Function Number bits are used for Phantom Functions. | | | 2 | 0h<br>RO | Reserved | | | 1:0 | 0h<br>RO | Max Payload size (MAX_PAYLOAD_SIZE): Max_Payload_Size Supported This field indicates the maximum payload size that function can support for TLPs. 0x0: 128 bytes max payload size. | | # 10.12 PCIE Device Control and Status (DEV\_CTL\_STS) — Offset 78h PCIE Device Control and Status register. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:10, F:0] + 78h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--| | | 31:16 | 0000h<br>RO | Miscellaneous Status (MISC_STATUS): Miscellaneous reserved and status bits. Telemetry Aggregator doesn't set any of the status bits. | | | | 15 | 0h<br>RO | Initiates FLR (INIT_FLR): Initiates FLR for FLR-supporting devices. FLR not supported for Telemetry Aggregator. Hardwire to 0. | | | 14:0 0000h RO Miscellaneous PCIE Device Control (MISC_CONTROL): Miscellaneous PCIE device control settings. Telemetry Aggregator doesn't impler any of the contolled functionality and as such will not respond to the writes. | | Miscellaneous PCIE device control settings. Telemetry Aggregator doesn't implement | | | # 10.13 Power Management Capabilities (PM\_CAPID) — Offset D0h The Power Management Capabilities register is a read-only register which provides information on the capabilities of the function related to power management. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:10, F:0] + D0h | 00030001h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:27 | 00h<br>RO | PME Support (PME_SUPPORT): This field indicates the power states in which the device may assert PME#. It is hardwired to 0 to indicate that the device does not support nor assert the PME# signal. | | | 26 | 0h<br>RO | D2: Hardwired to 0 to indicate that the D2 power management state is not supported. | | | 25 | 0h<br>RO | D1: Hardwired to 0 to indicate that the D1 power management state is not supported. | | | 24:22 | 0h<br>RO | Reserved | | | 21 | 0h<br>RO | Device Specific Initialization (DEVICE_SPECIFIC_INITIALIZATION): Indicates whether special initialization of this function is required (beyond the standard PCI configuration header) before the generic class device driver is able to use it. This bit is not used by some operating systems. Windows OS, for instance, does not use this bit to determine whether to use D3. Instead, they use the driver's capabilities to determine this. 1b indicates that the function requires a device specific initialization sequence following transition to the D0 uninitialized state. | | | 20 | 0h<br>RO | Reserved | | | 19 | Oh<br>RO | PME Capability (PME_CAPABILITY): When this bit is set, it indicates that the function relies on the presence of the PCI clock for PME# operation. When this bit is clear, it indicates that no PCI clock is required for the function to generate PME#. Functions that do not support PME# generation in any state must return 0 for this field. Hardwired to 0 to indicate the device does not support PME# generation. | | | 18:16 | 3h<br>RO | <b>VERSION:</b> This device complies with revision 1.2 of the PCI Power Management Interface Specification. | | | 15:8 | 00h<br>RO | Next Capability Pointer (NEXT_CAPABILITY_POINTER): This field is hardwired to 00h, indicating the end of the capabilities linked list. | | | 7:0 | 01h<br>RO | Capability ID (CAPABILITY_ID): 01h indicates that this is a power management capability. | | # 10.14 Power Management Control Status (PM\_CONTROL\_STATUS) — Offset D4h The Data register is an optional, 8-bit read-only register that provides a mechanism for the function to report state dependent operating data such as power consumed or heat dissipation. Typically the data returned through the Data register is a static copy (look up table, for example) of the function's worst case 'DC characteristics' data sheet. This data, when made available to system software, could then be used to intelligently make decisions about power budgeting, cooling requirements, etc. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:10, F:0] + D4h | 00000008h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 00h<br>RO | <b>DATA:</b> The data register, data scale and data select registers are not supported. Hardwired to zero. | | 23:16 | 0h<br>RO | Reserved | | 15 | 0h<br>RO | PME# Status (PME_STATUS): This bit is set when the function would normally assert the PME# signal independent of the state of the PME_En bit. This bit is hardwired to 0b to indicate that PME# assertion from D3 (cold) is not supported. | | 14:13 | 0h<br>RO | Data Scale (DATA_SCALE): The data register, data scale and data select registers are not supported. | | 12:9 | 0h<br>RO | Data Select (DATA_SELECT): The data register, data scale and data select registers are not supported. | | 8 | 0h<br>RO | PME Enable (PME_ENABLE): This bit is hardwired to 0b to indicate that PME# assertion from D3 (cold) is disabled. | | 7:4 | 0h<br>RO | Reserved | | 3 | 1h<br>RO | No Soft Reset (NO_SOFT_RESET): When set to 1 this bit indicates that the device is transitioning from D3hot to D0 because the power state commands do not perform a internal reset. Config context is preserved. Upon transition no additional operating system intervention is required to preserve configuration context beyond writing the power state bits. When clear the devices do not perform an internal reset upon transitioning from D3hot to D0 via software control of the power state bits. Regardless of this bit the devices that transition from a D3hot to D0 by a system or bus segment reset will return to the device state D0 uninitialized with only PME context preserved if PME is supported and enabled. | | 2 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | 0h<br>RW | Power State (POWER_STATE): This field indicates the current power state of the device and can be used to set the device into a new power state. If software attempts to write an unsupported state to this field, the write operation | | | | must complete normally on the bus, but the data is discarded and no state change occurs. | # 10.15 Telemetry Capability Header (TELEM\_CAPABILITY\_HEADER) — Offset 100h DVSEC header for telemetry capability. | Туре | Size | Offset | Default | |------|--------|-------------------------|-----------| | PCI | 32 bit | [B:0, D:10, F:0] + 100h | 11010023h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 110h<br>RO | Next Capability Offset (NEXT_CAPABILITY_OFFSET): Points to the location of the next capability, unless this is the last one then the value is either 000h or a value within CFG range or greater than 0xFF if in the extended config space. | | | 19:16 | 1h<br>RO | Capability Version (CAPABILITY_VERSION): Indicates that this is version 1 of the PCIe capability header. | | | 15:0 | 0023h<br>RO | PCIe Extended Capability Id (PCIE_EXTENDED_CAPID): This field is a PCI-SIG defined ID number that indicates the nature and format Extended Capability. Extended Capability ID for the Designated Vendor-Specific Capability is 0023h. | | ### 10.16 Telemetry VSEC 0 (TELEM\_VSEC\_0) — Offset 104h Telemetry VSEC 0. | Туре | Size | Offset | Default | |------|--------|-------------------------|-----------| | PCI | 32 bit | [B:0, D:10, F:0] + 104h | 01018086h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description Header Size (DVSEC_LEN): DVSEC number of bytes including this field and the PCIe Capability field. Version ID (DVSEC_VER): Indicates the revision of this header. Vendor ID (DVSEC_VENDOR_ID): Vendor ID is a unique ID provided by the PCI SIG which identifies the manufacturer of the device. | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 010h<br>RO | | | | 19:16 | 1h<br>RO | | | | 15:0 | 8086h<br>RO | | | ### 10.17 Telemetry VSEC 1 (TELEM\_VSEC\_1) — Offset 108h Telemetry VSEC 1. | Туре | Size | Offset | Default | |------|--------|-------------------------|-----------| | PCI | 32 bit | [B:0, D:10, F:0] + 108h | 04040002h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description Entry Size (ENTRY_SIZE): Entry Size in DWORDs. Number of Entries (NUM_ENTRIES): Number of entries, describes the number of telemetry aggregators that would exist in this capability lookup table. Discovery Type (DVSEC_ID): Indicates the type of discovery entry. This is a telemetry capability. | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 04h<br>RO | | | | 23:16 | 04h<br>RO | | | | 15:0 | 0002h<br>RO | | | ### 10.18 Telemetry VSEC 2 (TELEM\_VSEC\_2) — Offset 10Ch Telemetry VSEC 2. | Туре | Size | Offset | Default | |------|--------|-------------------------|-----------| | PCI | 32 bit | [B:0, D:10, F:0] + 10Ch | 000326C0h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | 000064D8<br>h<br>RO | Discovery Table Offset (DISCOVERY_TABLE_OFFSET): Base address of the discovery list for this capability space. This offset is relative to the device's MMIO address space (relative to the BAR). | | 2:0 | 0h<br>RO | BAR ID (BAR_ID): The BAR to be used: 0h: 0x10 (BAR0). | # 10.19 Watcher Capability Header (WATCHER\_CAPABILITY\_HEADER) — Offset 110h DVSEC header for watcher capability. **Note:** Bit definitions are the same as TELEM\_CAPABILITY\_HEADER, offset 100h. # 10.20 Watcher VSEC 0 (WATCHER\_VSEC\_0) — Offset 114h Watcher VSEC 0. **Note:** Bit definitions are the same as TELEM\_VSEC\_0, offset 104h. # 10.21 Watcher VSEC 1 (WATCHER\_VSEC\_1) — Offset 118h Watcher VSEC 1. | Туре | Size | Offset | Default | |------|--------|-------------------------|-----------| | PCI | 32 bit | [B:0, D:10, F:0] + 118h | 04020003h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------|--| | 31:24 | 04h | Entry Size (ENTRY_SIZE): | | | 31.24 | RO | Entry Size in DWORDs. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 23:16 | 02h<br>RO | Number of Entries (NUM_ENTRIES): Number of entries, describes the number of telemetry aggregators that would exist in this capability lookup table. | | | 15:0 | 0003h<br>RO | Discovery Type (DVSEC_ID): Indicates the type of discovery entry. This is a watcher capability. | | # 10.22 Watcher VSEC 2 (WATCHER\_VSEC\_2) — Offset 11Ch Watcher VSEC 2. | Туре | Size | Offset | Default | |------|--------|-------------------------|-----------| | PCI | 32 bit | [B:0, D:10, F:0] + 11Ch | 00030080h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | 00006010<br>h<br>RO | Discovery Table Offset (DISCOVERY_TABLE_OFFSET): Base address of the discovery list for this capability space. This offset is relative to the device's MMIO address space (relative to the BAR). | | 2:0 | 0h<br>RO | BAR ID (BAR_ID): The BAR to be used: 0: 0x10 (BAR0). | # 10.23 Crashlog Capability Header (CRASHLOG\_CAPABILITY\_HEADER) — Offset 120h DVSEC header for crashlog capability. **Note:** Bit definitions are the same as TELEM\_CAPABILITY\_HEADER, offset 100h. ## 10.24 Crashlog VSEC 0 (CRASHLOG\_VSEC\_0) — Offset 124h Crashlog VSEC 0. **Note:** Bit definitions are the same as TELEM\_VSEC\_0, offset 104h. # 10.25 Crashlog VSEC 1 (CRASHLOG\_VSEC\_1) — Offset 128h Crashlog VSEC 1. | Туре | Size | Offset | Default | |------|--------|-------------------------|-----------| | PCI | 32 bit | [B:0, D:10, F:0] + 128h | 0A010004h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 0Ah<br>RO | Entry Size (ENTRY_SIZE): Entry Size in DWORDs. | | | 23:16 | 01h<br>RO | Number of Entries (NUM_ENTRIES): Number of entries, describes the number of telemetry aggregators that would exist in this capability lookup table. | | | 15:0 | 0004h<br>RO | Discovery Type (DVSEC_ID): Indicates the type of discovery entry. This is a crashlog capability. | | # 10.26 Crashlog VSEC 2 (CRASHLOG\_VSEC\_2) — Offset 12Ch Crashlog VSEC 2. **Note:** Bit definitions are the same as WATCHER\_VSEC\_2, offset 11Ch. # 11 Volume Management Device (D14:F0) This chapter documents the Volume Management Device Registers. #### Table 11-1. Summary of Volume Management Device (D14:F0) Volume Management Device (D14:F0) Volume Management Device MEMBAR2 Registers ### 11.1 Volume Management Device (D14:F0) This chapter documents the registers in Bus: 0, Device: 14, Function: 0. #### 11.1.1 Summary of Registers #### Table 11-2. Summary of Bus: 0, Device: 14, Function: 0 Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|------------------------------------------------------|-----------------------| | 0h | 2 | Vendor ID (VID_0_14_0_PCI) | 8086h | | 2h | 2 | Device ID (DID_0_14_0_PCI) | 0000h | | 4h | 2 | PCI Command (PCICMD_0_14_0_PCI) | 0000h | | 6h | 2 | PCI Status (PCISTS_0_14_0_PCI) | 0010h | | 8h | 1 | Revision ID (RID_0_14_0_PCI) | 00h | | 9h | 1 | Class Code Register Interface (CCRIF_0_14_0_PCI) | 00h | | Ah | 2 | Class Code Register Classes (CCRC_0_14_0_PCI) | 0104h | | Ch | 1 | Cache Line Size (CLSR_0_14_0_PCI) | 00h | | Eh | 1 | Header Type (HDR_0_14_0_PCI) | 80h | | 10h | 8 | VMD Configuration Base Address (CFGBAR_0_14_0_PCI) | 00000000000000<br>0Ch | | 18h | 8 | VMD Memory Base Address Range 1 (MEMBAR1_0_14_0_PCI) | 00000000000000<br>0Ch | | 20h | 8 | VMD Memory Base Address Range 2 (MEMBAR2_0_14_0_PCI) | 00000000000000<br>0Ch | | 2Ch | 2 | Subsystem Vendor ID (SVID_0_14_0_PCI) | 8086h | | 2Eh | 2 | Subsystem ID (SSID_0_14_0_PCI) | 0000h | | 34h | 1 | Capability Pointer (CAPPTR_0_14_0_PCI) | 80h | | 3Ch | 1 | Interrupt Line Register (INTL_0_14_0_PCI) | 00h | | 3Dh | 1 | Interrupt Pin Register (INTPIN_0_14_0_PCI) | 00h | ### 11.1.2 Vendor ID (VID\_0\_14\_0\_PCI) — Offset 0h This register combined with the Vendor Identification register uniquely identifies any PCI device. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:14, F:0] + 0h | 8086h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------| | 15:0 | 8086h<br>RO | Vendor Identification Number (VENDOR_IDENTIFICATION_NUMBER): The value is assigned by PCI-SIG to Intel. | ### 11.1.3 Device ID (DID\_0\_14\_0\_PCI) — Offset 2h This register combined with the Device Identification register uniquely identifies any PCI device. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:14, F:0] + 2h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RO/V | Device Identification Number (DEVICE_IDENTIFICATION_NUMBER): The value in this register specifies the Device ID for the volume Management Device. This value is the same for all instances of the VMD. The value of this register is selected by the DEVID_SELECT field in the VMCONFIG register. Volume Management Device v2.0 for Server uses Device ID values 0x28C0 to 0x28CF. | ### 11.1.4 PCI Command (PCICMD\_0\_14\_0\_PCI) — Offset 4h This register provides basic control over the VMD devices ability to respond to PCI cycles. The PCICMD Register in the VMD disables the VMD PCI compliant master accesses to main memory. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:14, F:0] + 4h | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | | 1 | | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit<br>Range | Default & Access | Field Name (ID): Description | | | 15:11 | 0h<br>RO | Reserved | | | 10 | 0h<br>RW | INTx Interrupt Disable (INTERRUPT_DISABLE): VMD does not support the generation of INTx, but VMD-owned devices may. This bit has no effect in hardware. 1: INTx Legacy Interrupt generation is disabled 0: INTx Legacy Interrupt generation is enabled Notes: INTx message received from VMD-owned Root Ports will be routed to the system using the same rules defined in the Root Ports as though they were not VMD-owned. If the VMD driver expects INTx, then the INTPIN registers in the VMD-owned Root Ports and Switches must be programmed by the VMD driver. A write to this register will trigger an interrupt to the VMD driver using the MSI table entry 0. | | | 9 | 0h<br>RO | Fast Back To Back Enable (FAST_BACK_TO_BACK_ENABLE): Not applicable to PCI Express and is hardwired to 0 | | | 8 | 0h<br>RO | SERR Reporting Enable (SERRE): SERR Reporting Enable Not supported for VMD. VMD-Owned Root Ports may be programmed by the VMD driver to signal a system error. | | | 7 | 0h<br>RO | IDSEL Stepping Wait Cycle Control (IDSEL_STEPPING_WAIT_CYCLE_CONTROL): Not applicable to internal IIO devices. Hardwired to 0. | | | 6 | 0h<br>RO | Parity Error Reporting Enable (PERRE): Parity Error Reporting Enable Not supported for VMD. VMD-Owned Root Ports still report parity errors separately. | | | 5 | 0h<br>RO | VGA Palette Snoop Enable (VGA_PALETTE_SNOOP_ENABLE): Not applicable to internal IIO devices. Hardwired to 0. | | | 4 | 0h<br>RO | Memory Write and Invalidate Enable (MWIE): Memory Write and Invalidate Enable Not applicable to internal IIO devices. Hardwired to 0. | | | 3 | 0h<br>RO | Special Cycle Enable (SCE): Special Cycle Enable Not applicable to DMI/PCI Express devices. Hardwired to 0 | | | 2 | Oh<br>RW | Bus Master Enable (BME): Bus Master Enable Virtually, this bit is meant to enable the VMD to master requests to the system. This bit has no effect in hardware. The VMD driver reads this bit to decide how to set corresponding BME bits in the VMD-Owned Root Ports and Endpoint devices. 1: If this bit is set, the VMD driver may allow VMD-Owned Root Ports and Endpoint devices to master requests to the Root Complex. 0: If this bit is clear, the VMD driver must prevent VMD-Owned Root Ports and Endpoint devices from mastering requests to the Root Complex. Notes: A write to this register will trigger an interrupt to the VMD driver using the MSI table entry 0. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 0h<br>RW | Memory Space Enable (MSE): Memory Space Enable Virtually, this bit is meant to enable the VMD memory BARs. In hardware, this bit will enable CFGBAR and the MEMBAR2 MSI-X table. It has no effect on MEMBAR1 and the rest of MEMBAR2 (which are decoded by the VMD-Owned Root Ports). The VMD driver reads this bit to decide how to set corresponding MSE bits in the VMD-Owned Root Ports and/or Endpoint devices. 1: If this bit is set, CFGBAR and MSI-X tables are enabled for access. The VMD driver may enable VMD-Owned Root Port and Endpoint device BAR regions. 0: If this bit is clear, CFGBAR and MSI-X tables are disabled and inaccessible. The VMD driver must disable VMD-Owned Root Port and Endpoint device BAR regions. Notes: A write to this register will trigger an interrupt to the VMD driver using the MSI table entry 0. | | 0 | 0h<br>RO | I/O Space Enable (IOSE): I/O Space Enable Not supported by VMD. VMD driver must not enable I/O regions in VMD-Owned Root Port or Endpoint devices. | ### 11.1.5 PCI Status (PCISTS\_0\_14\_0\_PCI) — Offset 6h PCISTS is a 16-bit status register that reports the occurrence of a PCI compliant Master Abort (MA) and PCI compliant Target Abort (TA). PCISTS also indicates the DEVSEL# timing that has been set by the VMD. | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:14, F:0] + 6h | 0010h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------| | 15 | 0h<br>RO | Detected Parity Error (DPE): Detected Parity Error. Not used by VMD. | | 14 | 0h<br>RO | Signaled System Error (SSE): Signaled System Error. Not used by VMD. | | 13 | 0h<br>RO | Received Master Abort (RMA): Received Master Abort. Not used by VMD. | | 12 | 0h<br>RO | Received Target Abort (RTA): Received Target Abort. Not used by VMD. | | 11 | 0h<br>RO | Signaled Target Abort (STA): Signaled Target Abort. Not used by VMD. | | 10:9 | 0h<br>RO | Device Select Timing (DEVSEL_TIMING): Not applicable to PCI Express. Hardwired to 0. | | 8 | 0h<br>RO | Master Data Parity Error (MDPE): Master Data Parity Error. Not used by VMD. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------| | 7 | 0h<br>RO | Fast Back To Back (FAST_BACK_TO_BACK): Not applicable to VMD. Hardwired to 0. | | 6 | 0h<br>RO | Reserved | | 5 | 0h<br>RO | PCI66MHz Capable (PCI66MHZ_CAPABLE): Not applicable to VMD. Hardwired to 0. | | 4 | 1h<br>RO | Capabilities List (CAPABILITIES_LIST): This bit indicates the presence of a capabilities list structure. | | 3 | 0h<br>RO | INTx Status (INTX_STATUS): Indicates a pending INTx interrupt. Not used by VMD. | | 2:0 | 0h<br>RO | Reserved | ### 11.1.6 Revision ID (RID\_0\_14\_0\_PCI) — Offset 8h This register contains the revision number of the VMD Device. This is an 8-bit value that indicates the revision identification number for the device. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:14, F:0] + 8h | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RO/V | Revision ID (REVISION_ID): Reflects the Uncore Revision ID after reset. Reflects the Compatibility Revision ID after BIOS writes 0x69 to this register. | # 11.1.7 Class Code Register Interface (CCRIF\_0\_14\_0\_PCI) — Offset 9h Class Code Register Interface | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:14, F:0] + 9h | 00h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RW/L | Programming Interface (INTERFACE_F): VMD can be any value. Locked by: VMCONFIG_0_14_0_PCI.VMDLOCK | ## 11.1.8 Class Code Register Classes (CCRC\_0\_14\_0\_PCI) — Offset Ah Class Code Register Classes | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:14, F:0] + Ah | 0104h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:8 | 01h<br>RW/L | Base Class Code (BASE_CLASS): VMD can represent itself as any Base Class. Initial Base Class is Mass Storage Device. Locked by: VMCONFIG_0_14_0_PCI.VMDLOCK | | | 7:0 | 04h<br>RW/L | Sub Class (SUB_CLASS): VMD can be represented with any Sub Class. Initial Sub Class is RAID device. Locked by: VMCONFIG_0_14_0_PCI.VMDLOCK | | ### 11.1.9 Cache Line Size (CLSR\_0\_14\_0\_PCI) — Offset Ch Cache Line Size Register | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:14, F:0] + Ch | 00h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RW | Cache Line Size (CACHELINE_SIZE): This register is set as RW for compatibility reasons only. Cacheline size is 64B. | ### 11.1.10 Header Type (HDR\_0\_14\_0\_PCI) — Offset Eh This register identifies the header layout of the configuration space. | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:14, F:0] + Eh | 80h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------|--| | 7 | 1h<br>RO | Multi function Device (MULTI_FUNCTION_DEVICE): Set to 1b to indicate functions 1-7 may exist for the device | | | 6:0 Configuration Layout (CONFIGURATION_LAYOUT): This field identifies the format of the configuration header layout. It is Tythis device. The default is 00h, indicating a 'endpoint device'. | | This field identifies the format of the configuration header layout. It is Type 0 for all | | # 11.1.11 VMD Configuration Base Address (CFGBAR\_0\_14\_0\_PCI) — Offset 10h VMD Configuration Base Address | | Туре | Size | Offset | Default | |---|------|--------|------------------------|-------------------| | ſ | PCI | 64 bit | [B:0, D:14, F:0] + 10h | 000000000000000Ch | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:42 | 0h<br>RO | Reserved | | | 41:20 | 000000h<br>RW/V | Memory Base Address (MEMORY_BASE_ADDRESS): Sets the location of the CFGBAR in memory space. The size is programmed in CFGBARSZ by BIOS. CFGBARSZ specifies the lowest order address bit that is writable. The minimum granularity is 1MB. If CFGBAR.Type = 10b, then bits 63:32 are writable. If CFGBAR.Type = 00b, then bits 63:32 are read-only. | | | 19:4 | 0h<br>RO | Reserved | | | 3 | 1h<br>RW/L | BAR is Prefetchable (PREFETCHABLE): BAR points to Prefetchable memory. Locked by: VMCONFIG_0_14_0_PCI.VMDLOCK | | | 2:1 | 2h<br>RW/L | Memory Type (TYPE_F): Memory type claimed by this BAR is 64-bit addressable Locked by: VMCONFIG_0_14_0_PCI.VMDLOCK | | | 0 | 0h<br>RO | Memory Space Indicator (MEMORY_SPACE_INDICATOR): BAR resource is memory (as opposed to I/O). | | # 11.1.12 VMD Memory Base Address Range 1 (MEMBAR1\_0\_14\_0\_PCI) — Offset 18h VMD Memory Base Address Range 1 | Туре | Size | Offset | Default | |------|--------|------------------------|-------------------| | PCI | 64 bit | [B:0, D:14, F:0] + 18h | 000000000000000Ch | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 63:42 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-----------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | Sets the location of the MEMBARx in memory space. The size is programmed in MEMBARXSZ by BIOS. MEMBARXSZ specifies the lowest order address bit that is writable. The minimum granularity is 4kB. If MEMBARX.Type = 10b, then bits 63:32 are writable. If MEMBARX.Type = 00b, then bits 63:32 are read-only. If MEMBARXSZ = 0, then all address bits are read-only. | | | 11:4 | 0h<br>RO | Reserved | | | 3 Ih RW/L MEMBAR1 is Prefetchable (PREFETCHABLE): BAR points to Prefetchable memory. Locked by: VMCONFIG_0_14_0_PCI.VMDLOCK | | BAR points to Prefetchable memory. | | | 2:1 | 2h<br>RW/L | Memory Type (TYPE_F): Memory type claimed by this BAR is 64-bit addressable Locked by: VMCONFIG_0_14_0_PCI.VMDLOCK | | | 0 Oh RO BAR resource is memory (as opposed to I/O). | | | | ## 11.1.13 VMD Memory Base Address Range 2 (MEMBAR2\_0\_14\_0\_PCI) — Offset 20h VMD Memory Base Address Range 2 **Note:** Bit definitions are the same as MEMBAR1\_0\_14\_0\_PCI, offset 18h. #### 11.1.14 Subsystem Vendor ID (SVID\_0\_14\_0\_PCI) — Offset 2Ch Subsystem Vendor ID | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:14, F:0] + 2Ch | 8086h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 8086h<br>RW/L | Subsystem Vendor ID (SUBSYSTEM_VENDOR_ID): The default value specifies Intel but can be set to any value once after reset. Locked by: IOP_WRITE_ONCE_LOCK_0_14_0_CR.VMD_SVID_WOL | ### 11.1.15 Subsystem ID (SSID\_0\_14\_0\_PCI) — Offset 2Eh This register contain the VMD Subsystem ID | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:14, F:0] + 2Eh | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RW/L | Subsystem_ ID (SUBSYSTEM_ID): The default value specifies Intel but can be set to any value once after reset. Locked by: IOP_WRITE_ONCE_LOCK_0_14_0_CR.VMD_SID_WOL | ### 11.1.16 Capability Pointer (CAPPTR\_0\_14\_0\_PCI) — Offset 34h This register contain the VMD Capability Pointer | Туре | Size | Offset | Default | |------|-------|------------------------|---------| | PCI | 8 bit | [B:0, D:14, F:0] + 34h | 80h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 80h<br>RO | Capability Pointer (CAPABILITY_POINTER): Points to the first capability structure for the device which is the PCIe capability (for devices that support 4kB extended configuration space). A value of zero indicates there are no capability structures (and no extended configuration space). | ### 11.1.17 Interrupt Line Register (INTL\_0\_14\_0\_PCI) — Offset 3Ch Interrupt Line Register | Туре | Size | Offset | Default | |------|-------|------------------------|---------| | PCI | 8 bit | [B:0, D:14, F:0] + 3Ch | 00h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------|--| | 7:0 | 00h<br>RO | Interrupt Line (INTERRUPT_LINE): N/A for these devices | | ## 11.1.18 Interrupt Pin Register (INTPIN\_0\_14\_0\_PCI) — Offset 3Dh Interrupt Pin Register | Туре | Size | Offset | Default | |------|-------|------------------------|---------| | PCI | 8 bit | [B:0, D:14, F:0] + 3Dh | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------|--| | 7:0 | 00h<br>RO | Interrupt Pin (INTP): Interrupt Pin. N/A since these devices do not generate any interrupt on their own | | ### 11.2 Volume Management Device MEMBAR2 Registers This chapter documents the Volume Management Device's MEMBAR2 registers. Base address of these registers are defined in the MEMBAR2\_0\_14\_0\_PCI register in Bus: 0, Device: 14, Function: 0. ### 11.2.1 Summary of Registers #### Table 11-3. Summary of MEMBER2 Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|-----------------------------------------------------------------|-----------------------| | 0h | 8 | MSI-X Table Address Register 0<br>(MSIXADDR_0_14_0_MEMBAR2[0]) | 00000000000000<br>00h | | 8h | 4 | MSI-X Message Data Register 0 (MSIXDATA_0_14_0_MEMBAR2[0]) | 00000000h | | Ch | 4 | MSI-X Vector Control Register 0<br>(MSIXVCTL_0_14_0_MEMBAR2[0]) | 00000001h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|--------------------------------------------------|-----------------------| | 1000h | 8 | MSI-X Pending Bit Array (MSIXPBA_0_14_0_MEMBAR2) | 00000000000000<br>00h | # 11.2.2 MSI-X Table Address Register 0 (MSIXADDR\_0\_14\_0\_MEMBAR2[0]) — Offset 0h MSI-X Table Address Register **Note**: There are 19 instances of this register. The offset between instances is 16. | Туре | Size | Offset | Default | |------|--------|--------------|-------------------| | MMIO | 64 bit | MEMBER2 + 0h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:32 | 00000000<br>h<br>RW | MSI-X Upper Address (MSI_X_UPPER_ADDRESS): Upper address bits used when generating an MSI. | | 31:2 | 00000000<br>h<br>RW | MSI-X Address (MSI_X_ADDRESS): System-specified message lower address. For MSI-X messages, the contents of this field from an MSI-X Table entry specifies the lower portion of the DWORD-aligned address (AD[31:02]) for the memory write transaction. | | 1:0 | 0h<br>RO | MSG ADD10 (MSG_ADD10): For proper DWORD alignment, these bits need to be 0's. | ## 11.2.3 MSI-X Message Data Register 0 (MSIXDATA\_0\_14\_0\_MEMBAR2[0]) — Offset 8h MSI-X Message Data Register Note: There are 19 instances of this register. The offset between instances is 16. | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MEMBER2 + 8h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Message Data (MESSAGE_DATA): System-specified message data. | # 11.2.4 MSI-X Vector Control Register 0 (MSIXVCTL\_0\_14\_0\_MEMBAR2[0]) — Offset Ch MSI-X Vector Control Register **Note**: There are 19 instances of this register. The offset between instances is 16. | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | MEMBER2 + Ch | 0000001h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | 0h<br>RO | Reserved | | 0 | 1h<br>RW | MSI-X Mask (MSI_X_MASK): When this bit is set, the NTB is prohibited from sending a message using this MSI-X Table entry. However, any other MSI-X Table entries programmed with the same vector will still be capable of sending an equivalent message unless they are also masked. | # 11.2.5 MSI-X Pending Bit Array (MSIXPBA\_0\_14\_0\_MEMBAR2) — Offset 1000h MSI-X Pending Bit Array | Туре | Size | Offset | Default | | |------|--------|-----------------|-------------------|--| | MMIO | 64 bit | MEMBER2 + 1000h | 0000000000000000h | | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------|--| | 63:19 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------| | 18 | 0h<br>RO/V | IntPending 18 (INTPENDING_18): Represents MSI entry 18 | | 17 | 0h<br>RO/V | IntPending 17 (INTPENDING_17): Bit 17 represents MSI entry 17 | | 16 | 0h<br>RO/V | IntPending 16 (INTPENDING_16): Bit 16 represents MSI entry 16 | | 15 | 0h<br>RO/V | IntPending 15 (INTPENDING_15): Bit 15 represents MSI entry 15 | | 14 | 0h<br>RO/V | IntPending 14 (INTPENDING_14): Bit 14 represents MSI entry 14 | | 13 | 0h<br>RO/V | IntPending 13 (INTPENDING_13): Bit 13 represents MSI entry 13 | | 12 | 0h<br>RO/V | IntPending 12 (INTPENDING_12): Bit 12 represents MSI entry 12 | | 11 | 0h<br>RO/V | IntPending 11 (INTPENDING_11): Bit 11 represents MSI entry 11 | | 10 | 0h<br>RO/V | IntPending 10 (INTPENDING_10): Bit 10 represents MSI entry 10 | | 9 | 0h<br>RO/V | IntPending 9 (INTPENDING_9): Bit 9 represents MSI entry 9 | | 8 | 0h<br>RO/V | IntPending 8 (INTPENDING_8): Bit 8 represents MSI entry 8 | | 7 | 0h<br>RO/V | IntPending 7 (INTPENDING_7): Bit 7 represents MSI entry 7 | | 6 | 0h<br>RO/V | IntPending 6 (INTPENDING_6): Bit 6 represents MSI entry 6 | | 5 | 0h<br>RO/V | IntPending 5 (INTPENDING_5): Bit 5 represents MSI entry 5 | | 4 | 0h<br>RO/V | IntPending 4 (INTPENDING_4): Bit 4 represents MSI entry 4 | | 3 | 0h<br>RO/V | IntPending 3 (INTPENDING_3): Bit 3 represents MSI entry 3 | | 2 | 0h<br>RO/V | IntPending 2 (INTPENDING_2): Bit 2 represents MSI entry 2 | | 1 | 0h<br>RO/V | IntPending 1 (INTPENDING_1): Bit 1 represents MSI entry 1 | | 0 | 0h<br>RO/V | IntPending 0 (INTPENDING_0): Bit 0 represents MSI entry 0 | ## 12 Type C Subsystem (TCSS) This chapter documents the Type C Subsystem Registers. #### Table 12-1. Summary of Type C Subsystem (TCSS) | Thunderbolt DMA Device Registers (D13:F2-3) | | | | |---------------------------------------------------------------|--|--|--| | USB Host Controller (xHCI) Registers (D13:F0) | | | | | USB Host Controller MBAR Registers (D13:F0) | | | | | USB Device Controller (xDCI) Configuration Registers (D13:F1) | | | | | Thunderbolt PCI Express* Controller Registers (D7:F0-3) | | | | ### 12.1 Thunderbolt DMA Device Registers (D13:F2-3) This chapter documents the registers of the Thunderbolt DMA devices. There are two Thunderbolt DMA devices: Bus: 0, Device: 13, Function: 2 (TBT\_DMA0)Bus: 0, Device: 13, Function: 3 (TBT\_DMA1) Note: Register default values are taken from device TBT\_DMA0 only. Consult Volume 1 of this document for Device IDs. ### 12.1.1 Summary of Registers #### Table 12-2. Summary of Bus: 0, Device: 13, Function: 2 Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|-------------------------------------------------------------------|---------------| | 0h | 4 | Vendor ID and Device ID (TBT_DMA_CFG_FIRST16DWORD_DW0_INST) | 8A178086h | | 4h | 4 | Command and Status (CMD_STATUS) | 00100000h | | 8h | 4 | Revision ID and Class Code<br>(TBT_DMA_CFG_FIRST16DWORD_DW2_INST) | 0C034000h | | Ch | 4 | Misc Configuration (TBT_DMA_CFG_FIRST16DWORD_DW3_INST) | 00000000h | | 10h | 4 | Base Address Register 0 (BAR0) | FFFC0000h | | 14h | 4 | Base Address Register 1 (BAR1) | 00000000h | | 18h | 4 | Base Address Register 1 Low (BAR1_LOW) | 00000004h | | 1Ch | 4 | Base Address Register 1 High (BAR1_HIGH) | 00000000h | | 28h | 4 | Cardbus CIS Pointer<br>(TBT_DMA_CFG_FIRST16DWORD_DW10_INST) | 00000000h | | 2Ch | 4 | Subsystem IDs (TBT_DMA_CFG_FIRST16DWORD_DW11_INST) | 11112222h | | 30h | 4 | Expansion ROM Base Address (TBT_DMA_CFG_FIRST16DWORD_DW12_INST) | 00000000h | | 34h | 4 | PCIe Capabilities Pointer (CAPPOINT) | 00000080h | | 3Ch | 4 | Interrupt Configuration (INT_CFG) | 000001FFh | | 80h | 4 | Power Management Capability Configuration (TBT_DMA_CFG_PM_CAP_0) | F8038801h | | 84h | 4 | PM Capability 1 Control and Status (TBT_DMA_CFG_PM_CAP_1) | 00000000h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|---------------------------------------------------------------------------------------|---------------| | 88h | 4 | MSI Capability 0: MSI Capability Config<br>(TBT_DMA_CFG_MSIREG_DW0_INST) | 0080A005h | | 8Ch | 4 | MSI Capability 1: Message Address Low<br>(TBT_DMA_CFG_MSIREG_DW1_INST) | 00000000h | | 90h | 4 | MSI Capability 2: Message Address High (TBT_DMA_CFG_MSIREG_DW2_INST) | 00000000h | | 94h | 4 | MSI Capability 3: Message Data<br>(TBT_DMA_CFG_MSIREG_DW3_INST) | 00000000h | | 98h | 4 | MSI Capability 4: Interrupt Mask<br>(TBT_DMA_CFG_MSIREG_DW4_INST) | 00000000h | | 9Ch | 4 | MSI Capability 5: Interrupt Pending (TBT_DMA_CFG_MSIREG_DW5_INST) | 00000000h | | A0h | 4 | MSIX Capability 0: MSIX Capability Config (TBT_DMA_CFG_MSIXREG_DW0_INST) | 000F0011h | | A4h | 4 | MSIX Capability 1: Table Offset and Table BIR (TBT_DMA_CFG_MSIXREG_DW1_INST) | 00000000h | | A8h | 4 | MSIX Capability 2: PBA Offset and PBA BIR (TBT_DMA_CFG_MSIXREG_DW2_INST) | 00000FA0h | | CCh | 4 | VS CAP 10 (TBT_DMA_CFG_VS_CAP_10) | 00000000h | | D0h | 4 | VS CAP 11 (TBT_DMA_CFG_VS_CAP_11) | 00000000h | | D4h | 4 | VS CAP 12 Thunderbolt Access Through PCIE Command Register (TBT_DMA_CFG_VS_CAP_12) | 00000000h | | D8h | 4 | VS CAP 13 Thunderbolt Access Through PCIE Write Data Register (TBT_DMA_CFG_VS_CAP_13) | 00000000h | | DCh | 4 | VS CAP 14 Thunderbolt Access Through PCIERead Data Register (TBT_DMA_CFG_VS_CAP_14) | 00000000h | | E8h | 4 | VS CAP 17 (TBT_DMA_CFG_VS_CAP_17) | 00000000h | | ECh | 4 | VS CAP 18 (TBT_DMA_CFG_VS_CAP_18) | 00000000h | | F0h | 4 | VS CAP 19 (TBT_DMA_CFG_VS_CAP_19) | 00000000h | | F4h | 4 | VS CAP 20: BIOS Data LOW (TBT_DMA_CFG_VS_CAP_20) | 00000000h | | F8h | 4 | VS CAP 21: BIOS Data HIGH (TBT_DMA_CFG_VS_CAP_21) | 00000000h | | FCh | 4 | VS CAP 22: YFL Vendor Configuration Bits (TBT_DMA_CFG_VS_CAP_22) | 06061000h | ## 12.1.2 Vendor ID and Device ID (TBT\_DMA\_CFG\_FIRST16DWORD\_DW0\_INST) — Offset 0h Vendor ID and Device ID | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + 0h | 8A178086h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------|--| | 31:16 | 8A17h<br>RO/V | Device ID (DEVID): See the Device ID table in the first volume of this document. | | | 15:0 | 8086h<br>RO | Vendor ID (VENDOR_ID): See Description in PCI Local Bus Specification | | ## 12.1.3 Command and Status (CMD\_STATUS) — Offset 4h #### Command and Status | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + 4h | 00100000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------| | 31 | 0h<br>RW/1C | Detected Parity Error (DETECTEDPARERR): See Description in PCI Local Bus Specification | | 30 | 0h<br>RW/1C | Signaled System Error (SYSERROR): See Description in PCI Local Bus Specification | | 29 | 0h<br>RW/1C | Received Master Abort (RCVDMASABORT): See Description in PCI Local Bus Specification | | 28 | 0h<br>RW/1C | Received Taret Abort (RCVDTARABORT): See Description in PCI Local Bus Specification | | 27 | 0h<br>RW/1C | Signaled Target Abort (SIGNALEDTARABORT): See Description in PCI Local Bus Specification | | 26:25 | 0h<br>RO | Reserved | | 24 | 0h<br>RW/1C | Master Data Parity Error (MASTDATPARERR): See Description in PCI Local Bus Specification | | 23:21 | 0h<br>RO | Reserved | | 20 | 1h<br>RO | New Capability List Exists (CAPLIST): See Description in PCI Local Bus Specification | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------| | 19 | 0h<br>RO/V | Interrupt Status (INTRPTSTATUS): See Description in PCI Local Bus Specification | | 18:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW | Interrupt Disable (INTRPTDISAB): See Description in PCI Local Bus Specification | | 9 | 0h<br>RO | Reserved | | 8 | 0h<br>RW | Serr# Enable (SERREN): See Description in PCI Local Bus Specification | | 7 | 0h<br>RO | Reserved | | 6 | 0h<br>RW | Parity Error Response Enable (PARERRESP): Indicates that the device is capable of reporting parity errors as a master on the backbone. | | 5:3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW | Bus Master Enable (BUSMASEN): See Description in PCI Local Bus Specification | | 1 | 0h<br>RW | Memory Space Enable (MEMSPACEEN): See Description in PCI Local Bus Specification | | 0 | 0h<br>RW | I/O Space Enable (IOSPACEEN): See Description in PCI Local Bus Specification | ## 12.1.4 Revision ID and Class Code (TBT\_DMA\_CFG\_FIRST16DWORD\_DW2\_INST) — Offset 8h Revision ID and Class Code. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + 8h | 0C034000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------| | 31:8 | 0C0340h<br>RO | Class Code (CLASS_CODE): See Description in PCI Local Bus Specification | | 7:0 | 00h<br>RO/V | Revision ID (REVID): See Description in PCI Local Bus Specification | # 12.1.5 Misc Configuration (TBT\_DMA\_CFG\_FIRST16DWORD\_DW3\_INST) — Offset Ch Contains various Config fields | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:13, F:2] + Ch | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------| | 31:24 | 00h<br>RO | Built-in Self test (BIST): See Description in PCI Local Bus Specification | | | 00h | Header Type (HEADER TYPE): | | 23:16 | RO | See Description in PCI Local Bus Specification | | 15:8 | 00h<br>RO | Master Latency Timer (MASTER_LATENCY_TIMER): See Description in PCI Local Bus Specification | | 7:0 | 00h<br>RW | Cache Line Size (CACHE_LINE_SIZE): See Description in PCI Local Bus Specification | ## 12.1.6 Base Address Register 0 (BAR0) — Offset 10h Contains BAR0 in 32 bit addressing and BAR0\_LOW in 64 bit addressing. BAR0 is used for DMA Memory Access. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + 10h | FFFC0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------| | 31:18 | 3FFFh<br>RW | BAR is Read-Write (RW): BAR is Read-Write. | | 17:4 | 0000h<br>RO | BAR is Read Only (RO): BAR is Read Only. | | 3 | 0h<br>RO | BAR is Prefetchable (PREFETCHABLE): Set to 1 if there are no side affects on reads; zero otherwise. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------| | 2 | 0h<br>RO | Memory Type (TYPE): 0: 32-bit access space. 1: 64-bit access space. | | 1:0 | 0h<br>RO | Memory Space Indicator (MSI): A value 0 indicates a memory space. | ### 12.1.7 Base Address Register 1 (BAR1) — Offset 14h Contains BAR1 in 32 bit addressing and BAR0\_HIGH in 64 bit addressing. BAR0 is used for DMA Memory Access. BAR1 is used for MSIX Memory accessing. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + 14h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | 00000h<br>RW | BAR is Read Write (RW): If 64 bit addressing: BAR0_HIGH[31:12]. Otherswise If 32 bit addressing and MSIX enabled: BAR1[31:12]: RW for MSIX BAR. Otherwise not used. | | 11:4 | 00h<br>RO | BAR is Read Only (RO): If 64 bit addressing: BAR0_HIGH[11:4]. Otherwise If 32 bit addressing and MSIX is enabled: BAR1[11:4]: RO for MSIX BAR. Otherwise not used. | | 3 | 0h<br>RO | BAR is Prefetchable (PREFETCHABLE): Set to 1 if there are no side affects on reads; zero otherwise. | | 2:0 | 0h<br>RO | Memory Space Indicator and Type (MSI_TYPE): If 64 bit addressing: BAR0_HIGH[2:0] otherwise If 32 bit addressing and MSIX enabled: BAR1[2:0]: 000b. Otherwise not used. | ## 12.1.8 Base Address Register 1 Low (BAR1\_LOW) — Offset 18h Not used when using in 32 bit addressing and BAR1\_LOW when using 64 bit addressing. BAR1 is used for MSIX Memory accessing. **Note:** Bit definitions are the same as BARO, offset 10h. ## 12.1.9 Base Address Register 1 High (BAR1\_HIGH) — Offset 1Ch Not used when using in 32 bit addressing and BAR1\_HIGH when using 64 bit addressing. BAR1 is used for MSIX Memory accessing. | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:13, F:2] + 1Ch | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | BAR3: If 64 bit addressing and MSIX enabled: BAR1_HIGH | # 12.1.10 Cardbus CIS Pointer (TBT\_DMA\_CFG\_FIRST16DWORD\_DW10\_INST) — Offset 28h Cardbus CIS Pointer. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + 28h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO | Cardbus CIS Pointer (CARDBUS_CIS_POINTER): See Description in PCI Local Bus Specification | # 12.1.11 Subsystem IDs (TBT\_DMA\_CFG\_FIRST16DWORD\_DW11\_INST) — Offset 2Ch Subsystem IDs Used. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + 2Ch | 11112222h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------| | 31:16 | 1111h<br>RO | Subsystem ID (SUBSYS_ID): See Description in PCI Local Bus Specification | | 15:0 | 2222h<br>RO | Subsystem Vendor ID (SUBSYS_VENDORID): See Description in PCI Local Bus Specification | # 12.1.12 Expansion ROM Base Address (TBT\_DMA\_CFG\_FIRST16DWORD\_DW12\_INST) — Offset 30h Expansion ROM Base Address | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:13, F:2] + 30h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO | Expansion ROM Base Address (EXPANSION_ROM_BASE_ADDRESS): See Description in PCI Local Bus Specification | ### 12.1.13 PCIe Capabilities Pointer (CAPPOINT) — Offset 34h This register points to a linked list of capabilities implemented by this device. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + 34h | 00000080h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:8 | 0h<br>RO | Reserved | | | 7:0 | 80h<br>RO | New Capabilities Pointer (CAPABILITIES_POINTER): This field contains an offset into the function's PCI Configuration Space for the first item in the New Capabilities Linked List. | | ## 12.1.14 Interrupt Configuration (INT\_CFG) — Offset 3Ch Interrupt configuration fields. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + 3Ch | 000001FFh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--| | 31:24 | 00h<br>RO | Maximum Latency gaining access to PCI bus (MAX_LAT): See Description in PCI Local Bus Specification | | | 23:16 | 00h<br>RO | Minimum Grant for device burst period (MIN_GNT): See Description in PCI Local Bus Specification | | | 15:8 | 01h<br>RO | Interrupt Pin (INTERRUPT_PIN): See Description in PCI Local Bus Specification | | | 7:0 | FFh Interrupt Line (INTERRUPT_LINE): RW See Description in PCI Local Bus Specification | | | ## 12.1.15 Power Management Capability Configuration (TBT\_DMA\_CFG\_PM\_CAP\_0) — Offset 80h Power Management capability Configuration | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + 80h | F8038801h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------|--| | 31:27 | 1Fh<br>RO/V | PME Support (PME_SUPPORT): See Description in PCI Local Bus Specification | | | 26:20 | 0h<br>RO | Reserved | | | 19 | 0h<br>RO/V | PME Clock (PME_CLOCK): See Description in PCI Local Bus Specification | | | 18:16 | 3h<br>RO/V | <b>VERSION:</b> See Description in PCI Local Bus Specification | | | 15:8 | 88h<br>RO/V | Next Capability Pointer (NEXT_CAPABILITY_POINTER): See Description in PCI Local Bus Specification | | | 7:0 | 01h<br>RO/V | Capability ID (CAPABILITY_ID): See Description in PCI Local Bus Specification | | ## 12.1.16 PM Capability 1 Control and Status (TBT\_DMA\_CFG\_PM\_CAP\_1) — Offset 84h Power management Control and Status. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + 84h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------| | 31:24 | 00h<br>RO | PM Data Reg (PM_DATA_REG): See Description in PCI Local Bus Specification | | 23:16 | 00h<br>RO | BSE: See Description in PCI Local Bus Specification | | 15 | 0h<br>RW/1C | PME Status (PME_STATUS): See Description in PCI Local Bus Specification | | 14:13 | 0h<br>RO | Data Scale (DATA_SCALE): See Description in PCI Local Bus Specification | | 12:9 | 0h<br>RO | Data Select (DATA_SEL): See Description in PCI Local Bus Specification | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------| | 8 | 0h<br>RW/V | PME Enable (PME_EN): See Description in PCI Local Bus Specification | | 7:4 | 0h<br>RO | Reserved | | 3 | 0h<br>RO | No Soft Reset (NO_SOFT_RESET): See Description in PCI Local Bus Specification | | 2 | 0h<br>RO | Reserved | | 1:0 | 0h<br>RW | PM State (PM_STATE): See Description in PCI Local Bus Specification | ## 12.1.17 MSI Capability 0: MSI Capability Config (TBT\_DMA\_CFG\_MSIREG\_DW0\_INST) — Offset 88h MSI Capability Config | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + 88h | 0080A005h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------|--| | 31:25 | 0h<br>RO | Reserved | | | 24 | 0h<br>RO | Per vector masking capable (PER_VECTOR_MASKING_CAPABLE): See Description in PCI Local Bus Specification | | | 23 | 1h<br>RO | b64 address capable (B64_ADDRESS_CAPABLE): See Description in PCI Local Bus Specification | | | 22:20 | 0h<br>RW | Multiple Message Enable (MULTIPLE_MESSAGE_ENABLE): See Description in PCI Local Bus Specification | | | 19:17 | 0h<br>RO | Multiple Message Capable (MULTIPLE_MESSAGE_CAPABLE): See Description in PCI Local Bus Specification | | | 16 | 0h<br>RW | MSI Enable (MSI_ENABLE): See Description in PCI Local Bus Specification | | | 15:8 | A0h<br>RO | NextCapability Pointer (NEXT_CAPABILITY_POINTER): See Description in PCI Local Bus Specification | | | 7:0 | 05h<br>RO | Capability ID (CAPABILITY_ID): See Description in PCI Local Bus Specification | | ## 12.1.18 MSI Capability 1: Message Address Low (TBT\_DMA\_CFG\_MSIREG\_DW1\_INST) — Offset 8Ch MSI Message Address Low | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + 8Ch | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------| | 31:2 | 00000000<br>h<br>RW | Message Address Low (MESSAGE_ADDRESS_LOW): See Description in PCI Local Bus Specification | | 1:0 | 0h<br>RO | Reserved | ## 12.1.19 MSI Capability 2: Message Address High (TBT\_DMA\_CFG\_MSIREG\_DW2\_INST) — Offset 90h MSI Message Address High | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + 90h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Message Address High (MSG_ADDR_HI): See Description in PCI Local Bus Specification | ## 12.1.20 MSI Capability 3: Message Data (TBT\_DMA\_CFG\_MSIREG\_DW3\_INST) — Offset 94h MSI Message Data | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:13, F:2] + 94h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:0 | 0000h<br>RW | Message Data (MSG_DATA): See Description in PCI Local Bus Specification | | ## 12.1.21 MSI Capability 4: Interrupt Mask (TBT\_DMA\_CFG\_MSIREG\_DW4\_INST) — Offset 98h MSI Interrupt Mask | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:13, F:2] + 98h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Mask Bits (MSI_MASK): See Description in PCI Local Bus Specification | ## 12.1.22 MSI Capability 5: Interrupt Pending (TBT\_DMA\_CFG\_MSIREG\_DW5\_INST) — Offset 9Ch MSI Interrupt Pending | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + 9Ch | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | ı | Bit<br>Range | Default & Access | Field Name (ID): Description | |---|--------------|-----------------------|----------------------------------------------------------------------------| | | 31:0 | 00000000<br>h<br>RO/V | Pending Bits (MSI_PENDING): See Description in PCI Local Bus Specification | ## 12.1.23 MSIX Capability 0: MSIX Capability Config (TBT\_DMA\_CFG\_MSIXREG\_DW0\_INST) — Offset A0h MSIX Capability Config | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + A0h | 000F0011h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW | MSIX Enable (MSIX_EN): See Description in PCI Local Bus Specification | | | 30 | 0h<br>RW | MSIX FUN MASK (MSIX_FUN_MASK): See Description in PCI Local Bus Specification | | | 29:27 | 0h<br>RO | Reserved | | | 26:16 | 00Fh<br>RO | MSIX Table Size (MSIX_TABLE_SIZE): See Description in PCI Local Bus Specification | | | 15:8 | 00h<br>RO | Next to MSIX Ptr (NEXT_TO_MSIX_PTR): See Description in PCI Local Bus Specification | | | 7:0 | 11h<br>RO | MSIX Cap ID (MSIX_CAP_ID): See Description in PCI Local Bus Specification | | ## 12.1.24 MSIX Capability 1: Table Offset and Table BIR (TBT\_DMA\_CFG\_MSIXREG\_DW1\_INST) — Offset A4h Table Offset and Table BIR | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:13, F:2] + A4h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------| | 31:3 | 00000000<br>h<br>RO | MSIX Table Offset (MSIX_TABLE_OFFSET): See Description in PCI Local Bus Specification | | 2:0 | 0h<br>RO | MSIX Table BIR (MSIX_TABLE_BIR): See Description in PCI Local Bus Specification | ## 12.1.25 MSIX Capability 2: PBA Offset and PBA BIR (TBT\_DMA\_CFG\_MSIXREG\_DW2\_INST) — Offset A8h PBA Offset and PBA BIR | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + A8h | 00000FA0h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------| | 31:3 | 000001F4<br>h<br>RO | MSIX PBA Offset (MSIX_PBA_OFFSET): See Description in PCI Local Bus Specification | | 2:0 | 0h<br>RO | MSIX PBA BIR (MSIX_PBA_BIR): See Description in PCI Local Bus Specification | ### 12.1.26 VS CAP 10 (TBT\_DMA\_CFG\_VS\_CAP\_10) — Offset CCh VS CAP 10 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + CCh | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-------------------------|----------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW/O/P | UUID LOW (UUID_LOW): UUID lower DW (bits 31:0).Write Once UUID data for BIOS to write to CM. | ### 12.1.27 VS CAP 11 (TBT\_DMA\_CFG\_VS\_CAP\_11) — Offset D0h VS CAP 11 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + D0h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-------------------------|--------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW/O/P | UUID HIGH (UUID_HIGH): UUID upper DW (bits 63:32). Write Once UUID data for BIOS to write to CM. | ## 12.1.28 VS CAP 12 Thunderbolt Access Through PCIE Command Register (TBT\_DMA\_CFG\_VS\_CAP\_12) — Offset D4h VS CAP 12 PCIe Mailbox feature Thunderbolt access through PCIe Command register. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + D4h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW | Time Out (TIMEOUT): Set by Hardware in case of timeout | | | 30 | 0h<br>RW | Command In Progress (COMMAND_IN_PROGRESS): Set by Software to start wr/rd command and cleared by Hardware when command is finished or timeouts | | | 29:24 | 0h<br>RO | Reserved | | | 23 | 0h<br>RW | CMD 2 (CMD_2): 0: Regular Target bus access 1: Access to PCIe Switch registers | | | 22 | 0h<br>RW | CMD 1 (CMD_1): 0: Regular Target bus access 1: Access to CIO Switch registers | | | 21 | 0h<br>RW | CMD 0 (CMD_0): 0: Read 1: Write | | | 20:19 | 0h<br>RW | Configuration Space (CS): Sets CS Target bus value: • 00b: Path Configuration Space • 01b: Port Configuration Space • 10b: Device Configuration Space • 11b: Counters Configuration Space | | | 18:13 | 00h<br>RW | Port ID (PORT): Sets Port# Target bus value | | | 12:0 | 0000h<br>RW | DW Index (DW_INDEX): Sets DW Index Target bus value | | ## 12.1.29 VS CAP 13 Thunderbolt Access Through PCIE Write Data Register (TBT\_DMA\_CFG\_VS\_CAP\_13) — Offset D8h VS CAP 13 PCIe Mailbox feature Thunderbolt access through PCIe Write Data register | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:13, F:2] + D8h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Write Data (WRITE_DATA): Software sets required data before performing a write command. | ## 12.1.30 VS CAP 14 Thunderbolt Access Through PCIERead Data Register (TBT\_DMA\_CFG\_VS\_CAP\_14) — Offset DCh VS CAP 14 PCIE Mailbox feature Thunderbolt access through Read data register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + DCh | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------|----------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V | Read Data (READ_DATA): Hardware sets read data for Software to read. | ### 12.1.31 VS CAP 17 (TBT\_DMA\_CFG\_VS\_CAP\_17) — Offset E8h VS CAP 17 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + E8h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-------------------------|---------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW/O/P | SECURITY: Write Once security register for BIOS to pass data to CM. | ## 12.1.32 VS CAP 18 (TBT\_DMA\_CFG\_VS\_CAP\_18) — Offset ECh VS CAP 18 | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:13, F:2] + ECh | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-----------------------|-----------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V | TBT 2 PCIE (TBT2PCIE_LC_MAILBOX): Custom TBT-PCIE Mailbox Registers chapter | ## 12.1.33 VS CAP 19 (TBT\_DMA\_CFG\_VS\_CAP\_19) — Offset F0h VS CAP 19 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + F0h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | ı | Bit<br>Range | Default & Access | Field Name (ID): Description | |---|--------------|---------------------|-----------------------------------------------------------------------------| | | 31:0 | 00000000<br>h<br>RW | PCIE 2 TBT (PCIE2TBT_LC_MAILBOX): Custom PCIE-TBT Mailbox Registers chapter | ## 12.1.34 VS CAP 20: BIOS Data LOW (TBT\_DMA\_CFG\_VS\_CAP\_20) - Offset F4h **BIOS DATA LOW** | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + F4h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | BIOS data low (BIOS_DATA_LOW): Lower 32 bits of register for BIOS to pass data to CM. | ## 12.1.35 VS CAP 21: BIOS Data HIGH (TBT\_DMA\_CFG\_VS\_CAP\_21) - Offset F8h **BIOS DATA HIGH** | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:13, F:2] + F8h | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | BIOS data high (BIOS_DATA_HIGH): Upper 32 bits of register for BIOS to pass data to CM. | ## 12.1.36 VS CAP 22: YFL Vendor Configuration Bits (TBT\_DMA\_CFG\_VS\_CAP\_22) — Offset FCh YFL Vendor Configuration Bits | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:2] + FCh | 06061000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 06h<br>RW | dma active delay (DMA_ACTIVE_DELAY): Initial value for DMA delay counter before stopping clock request. | | | 23:16 | 06h<br>RW | D3 Reset Counter Length (D3_RESET_COUNTER_LENGTH): Initial Value for D3 reset counter. | | | 15:13 | 0h<br>RW | Fix Gap Between Completion Value (FIX_GAP_BETWEEN_CP_VAL): Value for fix gap between completion. | | | 12:8 | 10h<br>RW | Idle Request Timeout Value (CFG_SCR_IDLE_REQ_TOUT_VAL): IDLE_REQ TimeOUT Value (16-31). | | | 7 | 0h<br>RW/1C/V | Unsupported Request Detected (URD): Indicates that the Function received an Unsupported Request | | | 6 | 0h<br>RW | Unsupported Request Reporting Enable (URRE): Controls the signaling of Unsupported Request Errors by sending error Messages | | | 5 | 5 Oh RW Fix Gap Between Completion Enable (FIX_GAP_BETWEEN_CP_EN): Enable gap between Completion enables. | | | | 4 | 0h<br>RW | | | | 3 | 0h<br>RW | Disable UR Completion Fix (FEXTNVM12_UR_CMPL_FIX_DIS): Disable Unsupported Response Completion Fix | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-----------------------------------------------------------------------------|------------------|-----------------------------------------------------------|--| | 2 | 0h<br>RW | orce Reread Imr (CB_FORCE_REREAD_IMR): orce reread of IMR | | | 1 Oh RW Force Power (FORCE_POWER): Force Power cycle. Sets IMR load needed. | | ` - / | | | 0 | 0h<br>RW | RTD3 Enable (RTD3_ENABLE): 0: Disable TRD3 1: Enable RTD3 | | ## 12.2 USB Host Controller (xHCI) Registers (D13:F0) This chapter documents the registers in Bus: 0, Device: 13, Function: 0. ### 12.2.1 Summary of Registers Table 12-3. Summary of Bus: 0, Device: 13, Function: 0 Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|---------------------------------------------|----------------------| | 0h | 2 | Vendor ID (VID) | 8086h | | 2h | 2 | Device ID (DID) | 8C31h | | 4h | 2 | Command Reg (CMD) | 0000h | | 6h | 2 | Device Status (STS) | 0290h | | 8h | 1 | Revision ID (RID) | 00h | | 9h | 1 | Programming Interface (PI) | 30h | | Ah | 1 | Sub Class Code (SCC) | 03h | | Bh | 1 | Base Class Code (BCC) | 0Ch | | Ch | 1 | Cache Line Size (CLS) | 00h | | Dh | 1 | Master Latency Timer (MLT) | 00h | | Eh | 1 | Header Type (HT) | 80h | | 10h | 8 | Memory Base Address (MBAR) | 0000000000000<br>04h | | 2Ch | 2 | USB Subsystem Vendor ID (SSVID) | 0000h | | 2Eh | 2 | USB Subsystem ID (SSID) | 0000h | | 34h | 1 | Capabilities Pointer (CAP_PTR) | 70h | | 3Ch | 1 | Interrupt Line (ILINE) | 00h | | 3Dh | 1 | Interrupt Pin (IPIN) | 00h | | 58h | 4 | Audio Time Synchronization (AUDSYNC) | 0000000h | | 60h | 1 | Serial Bus Release Number (SBRN) | 32h | | 61h | 1 | Frame Length Adjustment (FLADJ) | 60h | | 62h | 1 | Best Effort Service Latency (BESL) | 00h | | 70h | 1 | PCI Power Management Capability ID (PM_CID) | 01h | | 71h | 1 | Next Item Pointer 1 (PM_NEXT) | 80h | | 72h | 2 | Power Management Capabilities (PM_CAP) | 01C2h | | 74h | 2 | Power Management Control/Status (PM_CS) | 0008h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|-------------------------------------------------------|---------------| | 80h | 1 | Message Signaled Interrupt CID (MSI_CID) | 05h | | 81h | 1 | Next Item Pointer (MSI_NEXT) | 90h | | 82h | 2 | Message Signaled Interrupt Message Control (MSI_MCTL) | 0086h | | 84h | 4 | Message Signaled Interrupt Message Address (MSI_MAD) | 00000000h | | 88h | 4 | Message Signaled Interrupt Upper Address (MSI_MUAD) | 00000000h | | 8Ch | 2 | Message Signaled Interrupt Message Data (MSI_MD) | 0000h | | A4h | 4 | High Speed Configuration 2 (HSCFG2) | 00003800h | ## 12.2.2 Vendor ID (VID) — Offset 0h Vendor ID | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:13, F:0] + 0h | 8086h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 15:0 | 8086h | Vendor ID (VID): | | 13.0 | RO | Vendor ID | ## 12.2.3 Device ID (DID) — Offset 2h Device ID | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:13, F:0] + 2h | 8C31h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------|--| | 15:0 | 8C31h<br>RO/V | <b>Device ID (DID):</b> See Global Device ID table in Chap. 6 for value | | ## 12.2.4 Command Reg (CMD) — Offset 4h Command Reg | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:13, F:0] + 4h | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:11 | 0h<br>RO | Reserved | | | 10 | 0h<br>RW | Interrupt Disable (INTR_DIS): When cleared to 0, the function is capable of generating interrupts. When 1, the function can not generate its interrupt to the interrupt controller. Note that the corresponding Interrupt Status bit is not affected by the interrupt enable. | | | 9 | 0h<br>RO | Fast Back to Back Enable (FBE): Fast Back to Back Enable | | | 8 | 0h<br>RW | SERR# Enable (SERR): When set to 1, the XHC is capable of generating (internally) SERR#. | | | 7 | 0h<br>RO | Wait Cycle Control (WCC): Wait Cycle Control | | | 6 | 0h<br>RW | Parity Error Response (PER): When set to 1, the XHCI Host Controller will check for correct parity (on its internal nterface) and halt operation when bad parity is detected during the data phase as ecommended by the XHCI specification. Note that this applies to both requests and completions from the system interface. This bit must be set in order for the parity errors to generate SERR#. | | | 5 | 0h<br>RO | VGA Palette Snoop (VPS): VGA Palette Snoop | | | 4 | 0h<br>RO | Memory Write Invalidate (MWI): Memory Write Invalidate | | | 3 | 0h<br>RO | Special Cycle Enable (SCE): Special Cycle Enable | | | 2 | 0h<br>RW | <b>Bus Master Enable (BME):</b> When set, it allows XHC to act as a bus master. When cleared, it disable XHC from initiating transactions on the system bus. | | | 1 | 0h<br>RW | Memory Space Enable (MSE): This bit controls access to the XHC Memory Space registers. If this bit is set, accesses to the XHC registers are enabled. The Base Address register for the XHC should be programmed before this bit is set. | | | 0 | 0h<br>RO | I/O Space Enable (IOSE): Reserved | | ## 12.2.5 Device Status (STS) — Offset 6h **Device Status** | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:13, F:0] + 6h | 0290h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | Oh<br>RW/1C | Detected Parity Error (DPE): This bit is set by the Intel PCH whenever a parity error is seen on the internal interface to the XHC host controller, regardless of the setting of bit 6 or bit 8 in the Command register or any other conditions. Software clears this bit by writing a 1 to this bit location. | | | 14 | 0h<br>RW/1C | Signaled System Error (SSE): This bit is set by the Intel PCH whenever it signals SERR# (internally). The SERR_EN bit (bit 8 in the Command Register) must be 1 for this bit to be set. Software clears this bit by writing a 1 to this bit location. | | | 13 | 0h<br>RW/1C | Received Master-Abort Status (RMA): This bit is set when XHC, as a master, receives a master-abort status on a memory access. This is treated as a Host Error and halts the DMA engines. Software clears this bit by writing a 1 to this bit location. | | | 12 | 0h<br>RW/1C | Received Target Abort Status (RTA): This bit is set when XHC, as a master, receives a target abort status on a memory access. This is treated as a Host Error and halts the DMA engines. Software clears this bit by writing a 1 to this bit location. | | | 11 | 0h<br>RW/1C | Signaled Target-Abort Status (STA): This bit is used to indicate when the XHC function responds to a cycle with a target abort. | | | 10:9 | 1h<br>RO | <b>DEVSEL# Timing Status (DEVT):</b> This 2-bit field defines the timing for DEVSEL# assertion. Read-Only. | | | 8 | 0h<br>RW/1C | Master Data Parity Error Detected (MDPED): This bit is set by the Intel PCH whenever a data parity error is detected on a XHC read completion packet on the internal interface to the XHC host controller and bit 6 of the Command register is set to 1. Software clears this bit by writing a 1 to this bit location. | | | 7 | 1h<br>RO | Fast Back-to-Back Capable (FBBC): Reserved | | | 6 | 0h<br>RO | User Definable Features (UDF): Reserved | | | 5 | 0h<br>RO | 66 MHz Capable (MC): Reserved | | | 4 | 1h<br>RO | Capabilities List (CL): Hardwired to 1 indicating that offset 34h contains a valid capabilities pointer. | | | 3 | 0h<br>RO/V | Interrupt Status (INTR_STS): This read-only bit reflects the state of this function's interrupt at the input of the enable/disable logic. This bit is a 1 when the interrupt is asserted. This bit will be 0 when the interrupt is deasserted. The value reported in this bit is independent of the value in the Interrupt Enable bit. | | | 2:0 | 0h<br>RO | Reserved | | ## 12.2.6 Revision ID (RID) — Offset 8h Revision ID | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:13, F:0] + 8h | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------| | 7:0 | 00h<br>RO/V | Revision ID (RID): See Chap 6 for value. | ## 12.2.7 Programming Interface (PI) — Offset 9h Programming Interface | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:13, F:0] + 9h | 30h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------| | 7:0 | 30h<br>RO | Programming Interface (PI): A value of 30h indicates that this USB Host Controller conforms to the XHCI specification. | ## 12.2.8 Sub Class Code (SCC) — Offset Ah Sub Class Code | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:13, F:0] + Ah | 03h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------| | 7:0 | 03h<br>RO | Sub Class Code (SCC): A value of 03h indicates that this is a Universal Serial Bus Host Controller. | ### 12.2.9 Base Class Code (BCC) — Offset Bh Base Class Code | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:13, F:0] + Bh | 0Ch | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------------------------|--------------|---------------------|----------------------------------------------------------------| | 7:0 OCh Base Class Code (BCC): | | ` ' | | | | | RO | A value of 0Ch indicates that this is a Serial Bus controller. | ## 12.2.10 Cache Line Size (CLS) — Offset Ch Cache Line Size | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:13, F:0] + Ch | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------|--| | 7:0 | 00h<br>RW | Cache Line Size (CLS):<br>Cache Line Size | | ## 12.2.11 Master Latency Timer (MLT) — Offset Dh Master Latency Timer | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:13, F:0] + Dh | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RO | Master Latency Timer (MLT): Because the XHC controller is internally implemented with arbitration on an internal interface, it does not need a master latency timer. The bits will be fixed at 0. | ### 12.2.12 Header Type (HT) — Offset Eh Header Type | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:13, F:0] + Eh | 80h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------|--| | 7 | 1h<br>RO | Multi-Function Bit (MFB): Read only indicating single function device. | | | 6:0 | 00h<br>RO | Configuration layout (CL):<br>Hardwired to 0 to indicate a standard PCI configuration layout. | | ### 12.2.13 Memory Base Address (MBAR) — Offset 10h Value in this register will be different after the enumeration process. | Туре | Size | Offset | Default | |------|--------|------------------------|-------------------| | PCI | 64 bit | [B:0, D:13, F:0] + 10h | 0000000000000004h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:16 | 00000000<br>0000h<br>RW | Base Address (BA): Bits (63:16) correspond to memory address signals (63:16), respectively. This gives 64 KB of relocatable memory space aligned to 64 KB boundaries. | | | 15:4 | 0h<br>RO | Reserved | | | 3 | 0h<br>RO | Prefetchable Indication (PREFETCHABLE): This bit is hardwired to 0 indicating that this range should not be prefetched. | | | 2:1 | 2h<br>RO | Type Indication (MBAR_TYPE): If this field is hardwired to 00 it indicates that this range can be mapped anywhere within 32-bit address space. If this field is hardwired to 10 it indicates that this range can be mapped anywhere within 64-bit address space. | | | 0 | 0h<br>RO | Resource Type Indicator (RTE): This bit is hardwired to 0 indicating that the base address field in this register maps to memory space | | ### 12.2.14 USB Subsystem Vendor ID (SSVID) — Offset 2Ch This register is modified and maintained by BIOS | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:13, F:0] + 2Ch | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:0 | 0000h<br>RW/L | USB Subsystem Vendor ID (SSVID): This register, in combination with the USB Subsystem ID register, enables the operating system to distinguish each subsystem from the others. Locked by: XHCC1.ACCTRL | | ## 12.2.15 USB Subsystem ID (SSID) — Offset 2Eh This register is modified and maintained by BIOS | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:13, F:0] + 2Eh | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RW/L | USB Subsystem ID (SSID): BIOS sets the value in this register to identify the Subsystem ID. This register, in combination with the Subsystem Vendor ID register, enables the operating system to distinguish each subsystem from other(s). Locked by: XHCC1.ACCTRL | ## 12.2.16 Capabilities Pointer (CAP\_PTR) — Offset 34h #### Capabilities Pointer | Туре | Size | Offset | Default | |------|-------|------------------------|---------| | PCI | 8 bit | [B:0, D:13, F:0] + 34h | 70h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------|--| | 7:0 | 70h | Capabilities Pointer (CAP_PTR): | | | 7:0 | RO | This register points to the starting offset of the capabilities ranges. | | ## 12.2.17 Interrupt Line (ILINE) — Offset 3Ch Interrupt Line | Туре | Size | Offset | Default | |------|-------|------------------------|---------| | PCI | 8 bit | [B:0, D:13, F:0] + 3Ch | 00h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RW | Interrupt Line (ILINE): This data is not used by the Intel PCH. It is used as a scratchpad register to communicate to software the interrupt line that the interrupt pin is connected to. | ## 12.2.18 Interrupt Pin (IPIN) — Offset 3Dh This register is modified and maintained by BIOS | | Туре | Size | Offset | Default | |---|------|-------|------------------------|---------| | i | PCI | 8 bit | [B:0, D:13, F:0] + 3Dh | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | 00h<br>RW/L | Interrupt pin (IPIN): Bits 7:0 reflect the Interrupt Pin assigned to the host controller by the platform (and are hardwired). Locked by: XHCC1.ACCTRL | | ## 12.2.19 Audio Time Synchronization (AUDSYNC) — Offset 58h This 32 bit register is used for audio stream synchronization across different devices. Global signal sample\_now captures a value in AUDSYNC register. | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:13, F:0] + 58h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:30 | 0h<br>RO | Reserved | | | 29:16 | 0000h<br>RO/V | Captured Frame List Current Index/Frame Number (CMFI): The value in this register is updated in response to sample_now signal. Bits (29:16) reflect state of bits (13:0) of FRINDEX | | | 15:13 | 0h<br>RO | Reserved | | | 12:0 | 0000h<br>RO/V | Captured Micro-frame BLIF (CMFB): The value is updated in response to sample_now signal and provides information about offset within micro-frame. Captured value represents number of 8 high-speed bit time units from start of micro-frame. At the beginning of micro-frame captured value will be 0 and increase to maximum value at the end. Default maximum value is 7499 but it may be changed as result of adjustment done in FLA. | | ### 12.2.20 Serial Bus Release Number (SBRN) — Offset 60h Serial Bus Release Number | | Туре | Size | Offset | Default | |---|------|-------|------------------------|---------| | ĺ | PCI | 8 bit | [B:0, D:13, F:0] + 60h | 32h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 32h<br>RW/L | Serial Bus Release Number (SBRN): A value of 32h indicates that this controller follows USB release 3.2. Locked by: XHCC1.ACCTRL | ## 12.2.21 Frame Length Adjustment (FLADJ) — Offset 61h This feature is used to adjust any offset from the clock source that generates the clock that drives the SOF counter. When a new value is written into these six bits, the length of the frame is adjusted. Its initial programmed value is system dependent based on the accuracy of hardware USB clock and is initialized by system BIOS. This register should only be modified when the HChalted bit in the USBSTS register is a one. Changing value of this register while the host controller is operating yields undefined results. | Туре | Size | Offset | Default | |------|-------|------------------------|---------| | PCI | 8 bit | [B:0, D:13, F:0] + 61h | 60h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7 | 0h<br>RO | Reserved | | | 6 | 1h<br>RO | No Frame Length Timing Capability (NO_FRAME_LENGTH_TIMING_CAP): This flag is set to 1 to indicate that the host controller does not support a programmable Frame Length Timing Value field. | | | 5:0 | 20h<br>RO | Frame Length Timing Value (FLTV): SOF micro-frame length) is equal to 59488 + value in this field. The default value is decimal 32 (20h), which gives a SOF cycle time of 60000. Frame Length (number of High Speed bit times) FLADJ Value (decimal) (decimal) 59488 0 (00h) 59504 1 (01h) 59520 2 (02h) 59984 31 (1Fh) 60000 32 (20h) 60480 62 (3Eh) 60496 63 (3Fh) Each decimal value change to this register corresponds to 16 high-speed bit times. The SOF cycle time (number of SOF counter clock periods to generate a SOF microframe length) is equal to 59488 + value in this field. The default value is decimal 32 (20h), which gives a SOF cycle time of 60000. Frame Length (# High Speed bit times) FLADJ Value | | ## 12.2.22 Best Effort Service Latency (BESL) — Offset 62h Best Effort Service Latency. | Туре | Size | Offset | Default | |------|-------|------------------------|---------| | PCI | 8 bit | [B:0, D:13, F:0] + 62h | 00h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:4 | Oh<br>RW/L | Default Best Effort Service Latency Deep (DBESLD): Default Best Effort Service Latency (DBESLD) If the value of this field is non-zero, it defines the recommended value for programming the PORTPMSC register BESLD field. This is programmed by BIOS based on platform parameters. Locked by: XHCC1.ACCTRL | | | 3:0 | Oh<br>RW/L | Default Best Effort Service Latency (DBESL): If the value of this field is non-zero, it defines the recommended value for programming the PORTPMSC register BESL field. This is programmed by BIOS based on platform parameters. Locked by: XHCC1.ACCTRL | | ## 12.2.23 PCI Power Management Capability ID (PM\_CID) — Offset 70h PCI Power Management Capability ID | Туре | Size | Offset | Default | |------|-------|------------------------|---------| | PCI | 8 bit | [B:0, D:13, F:0] + 70h | 01h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | 01h<br>RO | PCI Power Management Capability ID (PM_CID): A value of 01h indicates that this is a PCI Power Management capabilities field. | | ## 12.2.24 Next Item Pointer 1 (PM\_NEXT) — Offset 71h This register is modified and maintained by BIOS | | Туре | Size | Offset | Default | |---|------|-------|------------------------|---------| | ĺ | PCI | 8 bit | [B:0, D:13, F:0] + 71h | 80h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | 80h<br>RW/L | Next Item Pointer 1 (PM_NEXT): This register defaults to 80h, which indicates that the next capability registers begin at configuration offset 80h. This register is writable when the Access Control bit is set to '0'. This allows BIOS to effectively hide the next capability registers, if necessary. This register should only be written during system initialization before the plug-and-play software has enabled any master-initiated traffic. Values of: 80h implies next capability is MSI 00h implies that MSI capability is hidden. Note: This value is never expected to be programmed. Locked by: XHCC1.ACCTRL | | ### 12.2.25 Power Management Capabilities (PM\_CAP) — Offset 72h Normally, this register is read-only to report capabilities to the power management software. In order to report different power management capabilities depending on the system in which the Intel PCH is used, the write access to this register is controlled by the Access Control bit (ACCTRL). The value written to this register does not affect the hardware other than changing the value returned during a read. This register is modified and maintained by BIOS | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:13, F:0] + 72h | 01C2h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------| | 15:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW/L | D2 Support (D2_SUPPORT): The D2 state is not supported. Locked by: XHCC1.ACCTRL | | 9 | 0h<br>RW/L | D1 Support (D1_SUPPORT): The D1 state is not supported. Locked by: XHCC1.ACCTRL | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8:6 | 7h<br>RW/L | Auxiliary Current (AUX_CURRENT): The Intel PCH XHC reports 375mA maximum Suspend well current required when in the D3cold state. This value can be written by BIOS when a more accurate value is known. Locked by: XHCC1.ACCTRL | | 5 | 0h<br>RW/L | Device Specific Initialization (DSI): The Intel PCH reports 0, indicating that no device-specific initialization is required. Locked by: XHCC1.ACCTRL | | 4 | 0h<br>RO | Reserved | | 3 | 0h<br>RW/L | PME Clock (PMECLOCK): The Intel PCH reports 0, indicating that no PCI clock is required to generate PME#. Locked by: XHCC1.ACCTRL | | 2:0 | 2h<br>RW/L | Version Indication (VERSION): The Intel PCH reports 010, indicating that it complies with Revision 1.1 of the PCI Power Management Specification. Locked by: XHCC1.ACCTRL | ## 12.2.26 Power Management Control/Status (PM\_CS) — Offset 74h Power Management Control/Status | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:13, F:0] + 74h | 0008h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | Oh<br>RW/1C | PME Status (PME_STATUS): This bit is set when the Intel PCH XHC would normally assert the PME# signal independent of the state of the PME_En bit. Writing a 1 to this bit will clear it and cause the internal PME to deassert (if enabled). Writing a 0 has no effect. This bit must be explicitly cleared by the operating system each time the operating system is loaded. | | | 14:13 | 0h<br>RO | Data Scale (DATA_SCALE): The Intel PCH hardwires these bits to 00 because it does not support the associated Data register. | | | 12:9 | 0h<br>RO | Data Select (DATA_SELECT): The Intel PCH hardwires these bits to 0000 because it does not support the associated Data register. | | | 8 | 0h<br>RW | PME Enable (PME_EN): A 1 enables the Intel PCH XHC to generate an internal PME signal when PME_Status is 1. This bit must be explicitly cleared by the operating system each time it is initially loaded. | | | 7:4 | 0h<br>RO | Reserved | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |---------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3 | 1h<br>RW/L | No Soft Reset (NSR): No_Soft_Reset - When set ("1"), this bit indicates that devices transitioning from D3hot to D0 because of PowerState commands do not perform an internal reset. Configuration Context is preserved. Upon transition from the D3hot to the D0 Initialized state, no additional operating system intervention is required to preserve Configuration Context beyond writing the PowerState bits. Transition from D3hot to D0 by a system or bus segment reset will return to the device state D0 Uninitialized with only PME context preserved if PME is supported and enabled. Locked by: XHCC1.ACCTRL | | | 2 Oh Reserved | | Reserved | | | 1:0 | 0h<br>RW | Power State (POWERSTATE): This 2-bit field is used both to determine the current power state of XHC function and to set a new power state. The definition of the field values are: 00b - D0 state 11b - D3hot state If software attempts to write a value of 10b or 01b in to this field, the write operation must complete normally, however, the data is discarded and no state change occurs. When in the D3hot state, the Intel PCH must not accept accesses to the XHC memory range, but the configuration space must still be accessible. | | ### 12.2.27 Message Signaled Interrupt CID (MSI\_CID) — Offset 80h Message Signaled Interrupt CID | Туре | Size | Offset | Default | |------|-------|------------------------|---------| | PCI | 8 bit | [B:0, D:13, F:0] + 80h | 05h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |---|--------------|------------------|------------------------------------------| | ſ | 7:0 | 05h | Capability ID (CID): | | | 7.0 | RO | Indicates that this is an MSI capability | ## 12.2.28 Next Item Pointer (MSI\_NEXT) — Offset 81h Next Item Pointer | Туре | Size | Offset | Default | |------|-------|------------------------|---------| | PCI | 8 bit | [B:0, D:13, F:0] + 81h | 90h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------| | 7:0 | 90h<br>RW/L | Next Pointer (NEXT_POINTER): Indicates that this is the last item on the capability list Locked by: XHCC1.ACCTRL | # 12.2.29 Message Signaled Interrupt Message Control (MSI\_MCTL) — Offset 82h Message Signaled Interrupt Message Control | Ту | ре | Size | Offset | Default | |----|----|--------|------------------------|---------| | Р | CI | 16 bit | [B:0, D:13, F:0] + 82h | 0086h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:9 | 0h<br>RO | Reserved | | | 8 Oh RO Per-Vector Masking Capable (PVM): Specifies whether controller supports MSI per vector masking. Not sup | | Per-Vector Masking Capable (PVM): Specifies whether controller supports MSI per vector masking. Not supported | | | 7 | 1h<br>RO | <b>64 Bit Address Capable (C64):</b> Specifies whether capable of generating 64-bit messages. This device is 64-bit capable. | | | 6:4 Oh RW Multiple Message Enable (MME): Indicates the number of messages the controller shoul multiple message MSI. | | Indicates the number of messages the controller should assert. This device supports | | | Multiple Message Capable (MMC): Indicates the number of messages the controller wishes to assert. This field must be set by HW to reflect the number of Interrupters s Encoding number of Vectors requested (number of Interrupters) 3h RO 3h RO 401 8 100 16 101 32 | | Indicates the number of messages the controller wishes to assert. This field must be set by HW to reflect the number of Interrupters supported. Encoding number of Vectors requested (number of Interrupters) 000 1 001 2 010 4 011 8 100 16 | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | 0h<br>RW | MSI Enable (MSIE): If set to 1, MSI is enabled and the traditional interrupt pins are not used to generate interrupts. If cleared to 0, MSI operation is disabled and the traditional interrupt pins are used. | | # 12.2.30 Message Signaled Interrupt Message Address (MSI\_MAD) - Offset 84h Message Signaled Interrupt Message Address | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:13, F:0] + 84h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------------------|--| | 31:2 | 00000000<br>h<br>RW | Lower DWORD Address (ADDR): Lower DWORD of system specified message address, always DWORD aligned | | | 1:0 | 0h<br>RO | Reserved | | # 12.2.31 Message Signaled Interrupt Upper Address (MSI\_MUAD) — Offset 88h Message Signaled Interrupt Upper Address | | Туре | Size | Offset | Default | |---|------|--------|------------------------|----------| | ĺ | PCI | 32 bit | [B:0, D:13, F:0] + 88h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Upper Addr (UPPERADDR): Upper DW of system specified message address. | # 12.2.32 Message Signaled Interrupt Message Data (MSI\_MD) — Offset 8Ch Message Signaled Interrupt Message Data | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:13, F:0] + 8Ch | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RW | DATA: This 16-bit field is programmed by system software if MSI is enabled. Its content is driven onto the lower word (PCI AD(15:0)) during the data phase of the MSI memory write transaction. The Multiple Message Enable field (bits 6-4 of the Message Control register) defines the number of low order message data bits the function is permitted to modify to generate its system software allocated vectors. For example, a Multiple Message Enable encoding of 010 indicates the function has been allocated four vectors and is permitted to modify message data bits 1 and 0 (a function modifies the lower message data bits to generate the allocated number of vectors). If the Multiple Message Enable field is 000, the function is not permitted to modify the message data. | ### 12.2.33 High Speed Configuration 2 (HSCFG2) — Offset A4h High Speed Configuration 2 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:0] + A4h | 00003800h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description Reserved | | |--------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:19 | 0h<br>RO | | | | 18 | 0h<br>RW | Port1 Host Mode Override (PORT1_HOST_MODE_OVERRIDE): When set, this bit causes the Host_Device mux on port 1 to be forced into the Host mode. | | | 17:16 Oh RW EUSB2SEL: The two bits are associate with USB2 ports 1 - bit 16 and 2 - bit 2 O: Port is mapped to USB2 1: Port is mapped to eUSB2 | | The two bits are associate with USB2 ports 1 - bit 16 and 2 - bit 2 0: Port is mapped to USB2 | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RW | HS ASYNC Active IN Mask (HSAAIM): Determines if the Async Active will mask/ignore IN EP s. 0 HS ASYNC Active will include IN EP s. 1 HS ASYNC Active will mask/ignore IN EP s. | | | 14 | Oh<br>RW | HS OUT ASYNC Active Polling EP Mask (HSOAAPEPM): Determines if the Async Active for OUT HS/FS/LS masks/ignores EP s that are polling/PINGing (HS) due to NAK. 0 HS OUT ASYNC Active will include EP s that are polling. 1 HS OUT ASYNC Active will mask/ignore EP s that are polling. | | | 13 | 1h<br>RW | HS IN ASYNC Active Polling EP Mask (HSIAAPEPM): Determines if the Async Active for IN HS/FS/LS masks/ignores EP s that are polling due to NAK. 0 HS IN ASYNC Active will include EP s that are polling. 1 HS IN ASYNC Active will mask/ignore EP s that are polling. | | | 12:11 | 3h<br>RW | HS INTR IN Periodic Active Policy Control (HSIIPAPC): Controls how the HS INTR IN periodic active is used to generate the global periodic active. This will determine how the smallest service interval among active EP s and number of active EP s are used. 0 HS INTR IN periodic active will be used to generate periodic active if Service Interval Threshold OR Numb of EP Threshold values meet the requirement. 1 HS INTR IN periodic active will be used to generate periodic active if Service Interval Threshold AND Numb of EP Threshold values meet the requirement. 2 Always allow HS INTR EP s to be used in the generation of the global Periodic Active indication. 3 Never allow HS INTR EP s to be used in the generation of the global Periodic Active indication | | | 10:4 | 00h<br>RW | HS INTR IN Periodic Active Num of EP Threshold (HSIIPANEPT): Defines the threshold used to determine if Periodic active may include HS/FS/LS INTR IN EP active indication. If there are more than NumEPThreshold active HS/FS/LS INTR EP s then they may be included as part of the periodic active generation. | | | 3:0 | Oh<br>RW | HS INTR IN Periodic Active Service Interval Threshold (HSIIPASIT): Defines the Service Interval threshold used to determine if Periodic active will include HS/FS/LS INTR IN EP active indication. If there are any active HS/FS/LS INTR EP s with a service interval less than or equal to this threshold then they may be included as part of the periodic active generation. | | ### 12.3 USB Host Controller MBAR Registers (D13:F0) This chapter documents the USB Host Controller MBAR registers. The Base address of these registers is defined in the MBAR register which resides in the USB Host Controller register collection (D13:F0). ### 12.3.1 Summary of Registers #### Table 12-4. Summary of MBAR Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|-------------------------------------------------------|---------------| | 0h | 1 | Capability Registers Length (CAPLENGTH) | 80h | | 2h | 2 | Host Controller Interface Version Number (HCIVERSION) | 0110h | | 4h | 4 | Structural Parameters 1 (HCSPARAMS1) | 05000840h | | 8h | 4 | Structural Parameters 2 (HCSPARAMS2) | 14200054h | | Ch | 4 | Structural Parameters 3 (HCSPARAMS3) | 00A0000Ah | | 10h | 4 | Capability Parameters (HCCPARAMS) | 20007FC1h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|------------------------------------------------------------|---------------| | 14h | 4 | Doorbell Offset (DBOFF) | 00003000h | | 18h | 4 | Runtime Register Space Offset (RTSOFF) | 00002000h | | 80h | 4 | USB Command (USBCMD) | 00000000h | | 84h | 4 | USB Status (USBSTS) | 0000001h | | 88h | 4 | Page Size (PAGESIZE) | 0000001h | | 94h | 4 | Device Notification Control (DNCTRL) | 00000000h | | 98h | 4 | Command Ring Low (CRCR_LO) | 00000000h | | 9Ch | 4 | Command Ring High (CRCR_HI) | 00000000h | | B0h | 4 | Device Context Base Address Array Pointer Low (DCBAAP_LO) | 00000000h | | B4h | 4 | Device Context Base Address Array Pointer High (DCBAAP_HI) | 00000000h | | B8h | 4 | Configure Reg (CONFIG) | 00000000h | | 480h | 4 | Port Status AndControl USB2 (PORTSC1) | 000002A0h | | 484h | 4 | Port Power Management Status Aand Control USB2 (PORTPMSC1) | 00000000h | | 48Ch | 4 | Port X Hardware LPM Control Register (PORTHLPMC1) | 00000000h | | 490h | 4 | Port Status And Control USB3 (PORTSC2) | 000002A0h | | 494h | 4 | Port Power Management Status And Control USB3 (PORTPMSC2) | 00000000h | | 498h | 4 | USB3 Port Link Info (PORTLI2) | 00000000h | | 4A0h | 4 | Port Status And Control USB3 (PORTSC3) | 000002A0h | | 4A4h | 4 | Port Power Management Status And Control USB3 (PORTPMSC3) | 00000000h | | 4A8h | 4 | USB3 Port Link Info (PORTLI3) | 00000000h | | 4B0h | 4 | Port Status And Control USB3 (PORTSC4) | 000002A0h | | 4B4h | 4 | Port Power Management Status And Control USB3 (PORTPMSC4) | 00000000h | | 4B8h | 4 | USB3 Port Link Info (PORTLI4) | 00000000h | | 4C0h | 4 | Port Status And Control USB3 (PORTSC5) | 000002A0h | | 4C4h | 4 | Port Power Management Status And Control USB3 (PORTPMSC5) | 00000000h | | 4C8h | 4 | USB3 Port Link Info (PORTLI5) | 00000000h | | 2000h | 4 | Microframe Index (RTMFINDEX) | 00000000h | | 2020h | 4 | Interrupter Management (IMAN0) | 00000000h | | 2024h | 4 | Interrupter Moderation (IMOD0) | 00000FA0h | | 2028h | 4 | Event Ring Segment Table Size (ERSTSZ0) | 00000000h | | 2030h | 4 | Event Ring Segment Table Base Address Low (ERSTBA_LO0) | 00000000h | | 2034h | 4 | Event Ring Segment Table Base Address High (ERSTBA_HI0) | 00000000h | | 2038h | 4 | Event Ring Dequeue Pointer Low (ERDP_LO0) | 00000000h | | 203Ch | 4 | Event Ring Dequeue Pointer High (ERDP_HI0) | 00000000h | | 2040h | 4 | Interrupter Management (IMAN1) | 00000000h | | 2044h | 4 | Interrupter Moderation (IMOD1) | 00000FA0h | | 2048h | 4 | Event Ring Segment Table Size (ERSTSZ1) | 00000000h | | 2050h | 4 | Event Ring Segment Table Base Address Low (ERSTBA_LO1) | 00000000h | | 2054h | 4 | Event Ring Segment Table Base Address High (ERSTBA_HI1) | 00000000h | | 2058h | 4 | Event Ring Dequeue Pointer Low (ERDP_LO1) | 00000000h | | 205Ch | 4 | Event Ring Dequeue Pointer High (ERDP_HI1) | 00000000h | | | Size | | | |--------|---------|---------------------------------------------------------|---------------| | Offset | (Bytes) | Register Name (Register Symbol) | Default Value | | 2060h | 4 | Interrupter Management (IMAN2) | 00000000h | | 2064h | 4 | Interrupter Moderation (IMOD2) | 00000FA0h | | 2068h | 4 | Event Ring Segment Table Size (ERSTSZ2) | 00000000h | | 2070h | 4 | Event Ring Segment Table Base Address Low (ERSTBA_LO2) | 00000000h | | 2074h | 4 | Event Ring Segment Table Base Address High (ERSTBA_HI2) | 00000000h | | 2078h | 4 | Event Ring Dequeue Pointer Low (ERDP_LO2) | 00000000h | | 207Ch | 4 | Event Ring Dequeue Pointer High (ERDP_HI2) | 00000000h | | 2080h | 4 | Interrupter Management (IMAN3) | 00000000h | | 2084h | 4 | Interrupter Moderation (IMOD3) | 00000FA0h | | 2088h | 4 | Event Ring Segment Table Size (ERSTSZ3) | 00000000h | | 2090h | 4 | Event Ring Segment Table Base Address Low (ERSTBA_LO3) | 00000000h | | 2094h | 4 | Event Ring Segment Table Base Address High (ERSTBA_HI3) | 00000000h | | 2098h | 4 | Event Ring Dequeue Pointer Low (ERDP_LO3) | 00000000h | | 209Ch | 4 | Event Ring Dequeue Pointer High (ERDP_HI3) | 00000000h | | 20A0h | 4 | Interrupter Management (IMAN4) | 00000000h | | 20A4h | 4 | Interrupter Moderation (IMOD4) | 00000FA0h | | 20A8h | 4 | Event Ring Segment Table Size (ERSTSZ4) | 00000000h | | 20B0h | 4 | Event Ring Segment Table Base Address Low (ERSTBA_LO4) | 00000000h | | 20B4h | 4 | Event Ring Segment Table Base Address High (ERSTBA_HI4) | 00000000h | | 20B8h | 4 | Event Ring Dequeue Pointer Low (ERDP_LO4) | 00000000h | | 20BCh | 4 | Event Ring Dequeue Pointer High (ERDP_HI4) | 00000000h | | 20C0h | 4 | Interrupter Management (IMAN5) | 00000000h | | 20C4h | 4 | Interrupter Moderation (IMOD5) | 00000FA0h | | 20C8h | 4 | Event Ring Segment Table Size (ERSTSZ5) | 00000000h | | 20D0h | 4 | Event Ring Segment Table Base Address Low (ERSTBA_LO5) | 00000000h | | 20D4h | 4 | Event Ring Segment Table Base Address High (ERSTBA_HI5) | 00000000h | | 20D8h | 4 | Event Ring Dequeue Pointer Low (ERDP_LO5) | 00000000h | | 20DCh | 4 | Event Ring Dequeue Pointer High (ERDP_HI5) | 00000000h | | 20E0h | 4 | Interrupter Management (IMAN6) | 00000000h | | 20E4h | 4 | Interrupter Moderation (IMOD6) | 00000FA0h | | 20E8h | 4 | Event Ring Segment Table Size (ERSTSZ6) | 00000000h | | 20F0h | 4 | Event Ring Segment Table Base Address Low (ERSTBA_LO6) | 00000000h | | 20F4h | 4 | Event Ring Segment Table Base Address High (ERSTBA_HI6) | 00000000h | | 20F8h | 4 | Event Ring Dequeue Pointer Low (ERDP_LO6) | 00000000h | | 20FCh | 4 | Event Ring Dequeue Pointer High (ERDP_HI6) | 00000000h | | 2100h | 4 | Interrupter Management (IMAN7) | 00000000h | | 2104h | 4 | Interrupter Moderation (IMOD7) | 00000FA0h | | 2108h | 4 | Event Ring Segment Table Size (ERSTSZ7) | 00000000h | | 2110h | 4 | Event Ring Segment Table Base Address Low (ERSTBA_LO7) | 00000000h | | 2114h | 4 | Event Ring Segment Table Base Address High (ERSTBA_HI7) | 00000000h | | 2118h | 4 | Event Ring Dequeue Pointer Low (ERDP_LO7) | 00000000h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|--------------------------------------------|---------------| | 211Ch | 4 | Event Ring Dequeue Pointer High (ERDP_HI7) | 0000000h | | 3000h | 4 | Door Bell (DB0) | 0000000h | | 3004h | 4 | Door Bell (DB1) | 0000000h | | 3008h | 4 | Door Bell (DB2) | 0000000h | | 300Ch | 4 | Door Bell (DB3) | 0000000h | | 3010h | 4 | Door Bell (DB4) | 0000000h | | 3014h | 4 | Door Bell (DB5) | 0000000h | | 3018h | 4 | Door Bell (DB6) | 0000000h | | 301Ch | 4 | Door Bell (DB7) | 0000000h | | 3020h | 4 | Door Bell (DB8) | 0000000h | | 3024h | 4 | Door Bell (DB9) | 0000000h | | 3028h | 4 | Door Bell (DB10) | 0000000h | | 302Ch | 4 | Door Bell (DB11) | 0000000h | | 3030h | 4 | Door Bell (DB12) | 0000000h | | 3034h | 4 | Door Bell (DB13) | 0000000h | | 3038h | 4 | Door Bell (DB14) | 0000000h | | 303Ch | 4 | Door Bell (DB15) | 0000000h | | 3040h | 4 | Door Bell (DB16) | 0000000h | | 3044h | 4 | Door Bell (DB17) | 0000000h | | 3048h | 4 | Door Bell (DB18) | 0000000h | | 304Ch | 4 | Door Bell (DB19) | 0000000h | | 3050h | 4 | Door Bell (DB20) | 0000000h | | 3054h | 4 | Door Bell (DB21) | 0000000h | | 3058h | 4 | Door Bell (DB22) | 0000000h | | 305Ch | 4 | Door Bell (DB23) | 0000000h | | 3060h | 4 | Door Bell (DB24) | 0000000h | | 3064h | 4 | Door Bell (DB25) | 0000000h | | 3068h | 4 | Door Bell (DB26) | 0000000h | | 306Ch | 4 | Door Bell (DB27) | 00000000h | | 3070h | 4 | Door Bell (DB28) | 0000000h | | 3074h | 4 | Door Bell (DB29) | 0000000h | | 3078h | 4 | Door Bell (DB30) | 0000000h | | 307Ch | 4 | Door Bell (DB31) | 00000000h | | 3080h | 4 | Door Bell (DB32) | 0000000h | | 3084h | 4 | Door Bell (DB33) | 0000000h | | 3088h | 4 | Door Bell (DB34) | 0000000h | | 308Ch | 4 | Door Bell (DB35) | 0000000h | | 3090h | 4 | Door Bell (DB36) | 0000000h | | 3094h | 4 | Door Bell (DB37) | 0000000h | | 3098h | 4 | Door Bell (DB38) | 00000000h | | 309Ch | 4 | Door Bell (DB39) | 0000000h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|------------------------------------------------|---------------| | 30A0h | 4 | Door Bell (DB40) | 00000000h | | 30A4h | 4 | Door Bell (DB41) | 0000000h | | 30A8h | 4 | Door Bell (DB42) | 00000000h | | 30ACh | 4 | Door Bell (DB43) | 00000000h | | 30B0h | 4 | Door Bell (DB44) | 00000000h | | 30B4h | 4 | Door Bell (DB45) | 00000000h | | 30B8h | 4 | Door Bell (DB46) | 00000000h | | 30BCh | 4 | Door Bell (DB47) | 00000000h | | 30C0h | 4 | Door Bell (DB48) | 00000000h | | 30C4h | 4 | Door Bell (DB49) | 0000000h | | 30C8h | 4 | Door Bell (DB50) | 00000000h | | 30CCh | 4 | Door Bell (DB51) | 0000000h | | 30D0h | 4 | Door Bell (DB52) | 00000000h | | 30D4h | 4 | Door Bell (DB53) | 00000000h | | 30D8h | 4 | Door Bell (DB54) | 00000000h | | 30DCh | 4 | Door Bell (DB55) | 00000000h | | 30E0h | 4 | Door Bell (DB56) | 00000000h | | 30E4h | 4 | Door Bell (DB57) | 00000000h | | 30E8h | 4 | Door Bell (DB58) | 0000000h | | 30ECh | 4 | Door Bell (DB59) | 00000000h | | 30F0h | 4 | Door Bell (DB60) | 00000000h | | 30F4h | 4 | Door Bell (DB61) | 0000000h | | 30F8h | 4 | Door Bell (DB62) | 0000000h | | 30FCh | 4 | Door Bell (DB63) | 00000000h | | 3100h | 4 | Door Bell (DB64) | 00000000h | | 8004h | 4 | XECP USB2 Support (XECP_SUPP_USB2_1) | 20425355h | | 800Ch | 4 | XECP SUPP USB3_3 (XECP_SUPP_USB2_3) | 00000000h | | 8010h | 4 | XECP SUPP USB2_4 Full Speed (XECP_SUPP_USB2_4) | 000C0021h | | 8014h | 4 | XECP_SUPP USB2_5 Low Speed (XECP_SUPP_USB2_5) | 05DC0012h | | 8018h | 4 | XECP SUPP USB2_6 High Speed (XECP_SUPP_USB2_6) | 01E00023h | | 8020h | 4 | XECP SUPP USB3_0 (XECP_SUPP_USB3_0) | 03201402h | | 8024h | 4 | XECP USB3.1 Support (XECP_SUPP_USB3_1) | 20425355h | | 8028h | 4 | XECP USB 3 Support (XECP_SUPP_USB3_2) | 40000402h | | 802Ch | 4 | XECP SUPP USB3_3 (XECP_SUPP_USB3_3) | 0000000h | | 8030h | 4 | XECP SUPP USB3_4 (XECP_SUPP_USB3_4) | 00050134h | | 8034h | 4 | XECP SUPP USB3_5 (XECP_SUPP_USB3_5) | 000A4135h | | 8038h | 4 | XECP SUPP USB3_6 (XECP_SUPP_USB3_6) | 000A0136h | | 803Ch | 4 | XECP SUPP USB3_7 (XECP_SUPP_USB3_7) | 00140137h | | 8094h | 4 | Host Control Scheduler (HOST_CTRL_SCH_REG) | 00C08140h | | 80A4h | 4 | Power Management Control (PMCTRL_REG) | 492D5094h | | 80B0h | 4 | Host Controller Misc Reg (HOST_CTRL_MISC_REG) | 0080037Fh | | | Size Size | | | |--------|-----------|-----------------------------------------------------------------------|-----------------------| | Offset | (Bytes) | Register Name (Register Symbol) | Default Value | | 80B4h | 4 | Host Controller Misc Reg2 (HOST_CTRL_MISC_REG2) | 10800184h | | 80B8h | 4 | Super Speed Port Enable (SSPE_REG) | C0000000h | | 80E0h | 4 | AUX Power Management Control (AUX_CTRL_REG1) | 8080BCE0h | | 80ECh | 4 | SuperSpeed Port Link Control (HOST_CTRL_PORT_LINK_REG) | 18020000h | | 80F0h | 4 | USB2 Port Link Control 1 (USB2_LINK_MGR_CTRL_REG1) | 314803A0h | | 80F4h | 4 | USB2 Port Link Control 2 (USB2_LINK_MGR_CTRL_REG2) | 80C40620h | | 80F8h | 4 | USB2 Port Link Control 3 (USB2_LINK_MGR_CTRL_REG3) | F865EB6Bh | | 80FCh | 4 | USB2 Port Link Control 4 (USB2_LINK_MGR_CTRL_REG4) | 02008003h | | 8140h | 4 | Power Scheduler Control-0 (PWR_SCHED_CTRL0) | 0A019132h | | 8144h | 4 | Power Scheduler Control-1 (PWR_SCHED_CTRL2) | 0000023Fh | | 8154h | 4 | AUX Power Management Control (AUX_CTRL_REG2) | 81192206h | | 8164h | 4 | USB2 PHY Power Management Control (USB2_PHY_PMC) | 000000FCh | | 816Ch | 4 | XHCI Aux Clock Control Register (XHCI_AUX_CCR) | 000F403Ch | | 8174h | 4 | XHC Latency Tolerance Parameters LTV Control (XLTP_LTV1) | 01400C01h | | 8178h | 4 | XHC Latency Tolerance Parameters LTV Control 2 (XLTP_LTV2) | 000017FFh | | 817Ch | 4 | XHC Latency Tolerance Parameters High Idle Time Control (XLTP_HITC) | 00050002h | | 8180h | 4 | XHC Latency Tolerance Parameters Medium Idle Time Control (XLTP_MITC) | 00050002h | | 8184h | 4 | XHC Latency Tolerance Parameters Low Idle Time Control (XLTP_LITC) | 00050002h | | 81B8h | 4 | LFPS On Count (LFPSONCOUNT_REG) | 000400C8h | | 81C4h | 4 | USB2 Power Management Control (USB2PMCTRL_REG) | 00822908h | | 846Ch | 4 | USB Legacy Support Capability (USBLEGSUP) | 00002201h | | 8470h | 4 | USB Legacy Support Control Status (USBLEGCTLSTS) | 00000000h | | 84F4h | 4 | Port Disable Override Capability Register (PDO_CAPABILITY) | 000003C6h | | 8604h | 2 | Command Reg (CMD_MMIO) | 0000h | | 8606h | 2 | Device Status (STS_MMIO) | 0290h | | 8608h | 1 | Revision ID (RID_MMIO) | 00h | | 8609h | 1 | Programming Interface (PI_MMIO) | 30h | | 860Ah | 1 | Sub Class Code (SCC_MMIO) | 03h | | 860Bh | 1 | Base Class Code (BCC_MMIO) | 0Ch | | 860Ch | 1 | Cache Line Size (CLS_MMIO) | 00h | | 860Dh | 1 | Master Latency Timer (MLT_MMIO) | 00h | | 860Eh | 1 | Header Type (HT_MMIO) | 80h | | 8610h | 8 | Memory Base Address (MBAR_MMIO) | 00000000000000<br>04h | | 862Ch | 2 | USB Subsystem Vendor ID (SSVID_MMIO) | 0000h | | 862Eh | 2 | USB Subsystem ID (SSID_MMIO) | 0000h | | 8634h | 1 | Capabilities Pointer (CAP_PTR_MMIO) | 70h | | 863Ch | 1 | Interrupt Line (ILINE_MMIO) | 00h | | 863Dh | 1 | Interrupt Pin (IPIN_MMIO) | 00h | | 8660h | 1 | Serial Bus Release Number (SBRN_MMIO) | 32h | | | | . – , | 1 | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|--------------------------------------------------------------------------------------|-----------------------| | 8661h | 1 | Frame Length Adjustment (FLADJ_MMIO) | 60h | | 8662h | 1 | Best Effort Service Latency (BESL_MMIO) | 00h | | 8670h | 1 | PCI Power Management Capability ID (PM_CID_MMIO) | 01h | | 8671h | 1 | Next Item Pointer 1 (PM_NEXT_MMIO) | 80h | | 8672h | 2 | Power Management Capabilities (PM_CAP_MMIO) | C1C2h | | 8674h | 2 | Power Management Control/Status (PM_CS_MMIO) | 0008h | | 8680h | 1 | Message Signaled Interrupt CID (MSI_CID_MMIO) | 05h | | 8681h | 1 | Next Item Pointer (MSI_NEXT_MMIO) | 90h | | 8682h | 2 | Message Signaled Interrupt Message Control (MSI_MCTL_MMIO) | 0086h | | 8684h | 4 | Message Signaled Interrupt Message Address (MSI_MAD_MMIO) | 00000000h | | 8688h | 4 | Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) | 00000000h | | 868Ch | 2 | Message Signaled Interrupt Message Data (MSI_MD_MMIO) | 0000h | | 86A4h | 4 | High Speed Configuration 2 (HSCFG2_MMIO) | 00003800h | | 8700h | 4 | Debug Capability ID Register (DCID) | 0005100Ah | | 8704h | 4 | Debug Capability Doorbell Register (DCDB) | 00000000h | | 8708h | 4 | Debug Capability Event Ring Segment Table Size Register (DCERSTSZ) | 00000000h | | 8710h | 8 | Debug Capability Event Ring Segment Table Base Address Register (DCERSTBA) | 00000000000000<br>00h | | 8718h | 8 | Debug Capability Event Ring Dequeue Pointer Register (DCERDP) | 00000000000000<br>00h | | 8720h | 4 | Debug Capability Control Register (DCCTRL) | 00000000h | | 8724h | 4 | Debug Capability Status Register (DCST) | 00000000h | | 8728h | 4 | Debug Capability Port Status And Control Register (DCPORTSC) | 00000080h | | 8730h | 8 | Debug Capability Context Pointer Register (DCCP) | 00000000000000<br>00h | | 8800h | 4 | Strap Mirror Capability Register (STRAP_MIRROR_CAP) | 000040D1h | | 8E10h | 4 | GLOBAL TIME SYNC CAP REG (GLOBAL_TIME_SYNC_CAP_REG) | 000012C9h | | 8E14h | 4 | GLOBAL TIME SYNC CTRL REG (GLOBAL_TIME_SYNC_CTRL_REG) | 00000000h | | 8E18h | 4 | MICROFRAME TIME REG (MICROFRAME_TIME_REG) | 00000000h | | 8E20h | 4 | Global Time Value (Low Register) (GLOBAL_TIME_LOW_REG) | 00000000h | | 8E24h | 4 | Global Time High (GLOBAL_TIME_HI_REG) | 00000000h | | 8E60h | 4 | Dublin Host Controller USB3 Local Loopback Repeater (HOST_CTRL_USB3_LOCAL_LPBK_RPTR) | 00000000h | | 8EC8h | 4 | Host Ctrl USB3 Master Loopback Register (HOST_CTRL_USB3_MSTR_LPBK) | 00000000h | | 8ECCh | 4 | Host Controller USB3 BLR Comp (HOST_CTRL_USB3_BLR_COMP) | 00000000h | | 8ED0h | 4 | Host Controller SSP Disable (HOST_CTRL_SSP_DIS) | 00000000h | | 90A4h | 4 | XHCI USB2 Overcurrent Pin Mapping (U2OCM1) | 00000000h | | 90A8h | 4 | XHCI USB2 Overcurrent Pin Mapping (U2OCM2) | 00000000h | | 90ACh | 4 | XHCI USB2 Overcurrent Pin Mapping (U2OCM3) | 00000000h | | 90B0h | 4 | XHCI USB2 Overcurrent Pin Mapping (U2OCM4) | 00000000h | | 9124h | 4 | XHCI USB3 Overcurrent Pin Mapping (U3OCM1) | 00000000h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|--------------------------------------------|---------------| | 9128h | 4 | XHCI USB3 Overcurrent Pin Mapping (U3OCM2) | 00000000h | | 912Ch | 4 | XHCI USB3 Overcurrent Pin Mapping (U3OCM3) | 00000000h | | 9130h | 4 | XHCI USB3 Overcurrent Pin Mapping (U3OCM4) | 00000000h | ### 12.3.2 Capability Registers Length (CAPLENGTH) — Offset 0h This register is modified and maintained by BIOS | Туре | Size | Offset | Default | |------|-------|-----------|---------| | MMIO | 8 bit | MBAR + 0h | 80h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------| | 7:0 | 80h<br>RW/L | Capability Registers Length (CAPLENGTH): Capability Registers Length (CAPLENGTH) Locked by: XHCC1.ACCTRL | # 12.3.3 Host Controller Interface Version Number (HCIVERSION) — Offset 2h This register is modified and maintained by BIOS | Туре | Size | Offset | Default | |------|--------|-----------|---------| | MMIO | 16 bit | MBAR + 2h | 0110h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0110h<br>RW/L | Host Controller Interface Version Number (HCIVERSION): Host Controller Interface Version Number (HCIVERSION) Locked by: XHCC1.ACCTRL | ### 12.3.4 Structural Parameters 1 (HCSPARAMS1) — Offset 4h This register is modified and maintained by BIOS | Туре | Size | Offset | Default | |------|--------|-----------|-----------| | MMIO | 32 bit | MBAR + 4h | 05000840h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 05h<br>RW/L | Number of Ports (MAXPORTS): Number of Ports (MaxPorts): The value in this field reflects the highest numbered port in the controller, not the actual count of the number of ports. This allows for gaps in the port numbering, between USB2 and USB3 protocol capabilities. Locked by: XHCC1.ACCTRL | | | 23:19 | 0h<br>RO | Reserved | | | 18:8 | 008h<br>RW/L | Number of Interrupters (MAXINTRS): Number of Interrupters (MaxInt) Locked by: XHCC1.ACCTRL | | | 7:0 | 40h<br>RW/L | Number of Device Slots (MAXSLOTS): Number of Device Slots (MaxSlots) Locked by: XHCC1.ACCTRL | | ### 12.3.5 Structural Parameters 2 (HCSPARAMS2) — Offset 8h This register is modified and maintained by BIOS | Туре | Size | Offset | Default | |------|--------|-----------|-----------| | MMIO | 32 bit | MBAR + 8h | 14200054h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------| | 31:27 | 02h<br>RW/L | Max Scratchpad Buffers LO (MAXSCRATCHPADBUFS): Max Scratchpad Buffers Lo (MaxScratchpadBufs) Locked by: XHCC1.ACCTRL | | 26 | 1h<br>RW/L | Scratchpad Restore (SPR): Scratchpad Restore (SPR) Locked by: XHCC1.ACCTRL | | 25:21 | 01h<br>RW/L | Max Scratchpad Buffers HI (MAXSCRATCHPADBUFS_HI): Max Scratchpad Buffers Hi (MaxScratchpadBufs) Locked by: XHCC1.ACCTRL | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------| | 20:8 | 0h<br>RO | Reserved | | 7:4 | 5h<br>RW/L | Event Ring Segment Table Max (ERSTMAX): Event Ring Segment Table Max (ERSTMax) Locked by: XHCC1.ACCTRL | | 3:0 | 4h<br>RW/L | Isochronous Scheduling Threshold (IST): Isochronous Scheduling Threshold (IST) Locked by: XHCC1.ACCTRL | ### 12.3.6 Structural Parameters 3 (HCSPARAMS3) — Offset Ch This register is modified and maintained by BIOS | Туре | Size | Offset | Default | |------|--------|-----------|-----------| | MMIO | 32 bit | MBAR + Ch | 00A0000Ah | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------| | 31:16 | 00A0h<br>RW/L | U2 Device Exit Latency (U2DEL): U2 Device Exit Latency (U2DEL): Locked by: XHCC1.ACCTRL | | 15:8 | 0h<br>RO | Reserved | | 7:0 | 0Ah<br>RW/L | U1 Device Exit Latency (U1DEL): U1 Device Exit Latency (U1DEL): Locked by: XHCC1.ACCTRL | ### 12.3.7 Capability Parameters (HCCPARAMS) — Offset 10h This register is modified and maintained by BIOS | Туре | Size | Offset | Default | |------|--------|------------|-----------| | MMIO | 32 bit | MBAR + 10h | 20007FC1h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | 2000h<br>RW/L | xHCI Extended Capabilities Pointer (XECP): xHCI Extended Capabilities Pointer (xECP): The Default value should be 2008h if NumUSB2 = 0 Locked by: XHCC1.ACCTRL | | 15:12 | 7h<br>RW/L | Maximum Primary Stream Array Size (MAXPSASIZE): Maximum Primary Stream Array Size (MaxPSASize): Locked by: XHCC1.ACCTRL | | 11 | 1h<br>RW/L | Contiguous Frame ID Capability (CFC): Contiguous Frame ID Capability (CFC) Locked by: XHCC1.ACCTRL | | 10 | 1h<br>RW/L | Stopped EDLTA Capabilty (SEC): Stopped EDLTA Capabilty (SEC) Locked by: XHCC1.ACCTRL | | 9 | 1h<br>RW/L | Stopped - Short Packet Capability (SPC): Stopped - Short Packet Capability (SPC) Locked by: XHCC1.ACCTRL | | 8 | 1h<br>RW/L | Parst All Event Data (PAE): Parse All Event Data (PAE) Locked by: XHCC1.ACCTRL | | 7 | 1h<br>RW/L | No Secondary SID Support (NSS): No Secondary SID Support (NSS) Locked by: XHCC1.ACCTRL | | 6 | 1h<br>RW/L | Latency Tolerance Messaging Capability (LTC): Latency Tolerance Messaging Capability (LTC): Locked by: XHCC1.ACCTRL | | 5 | 0h<br>RW/L | Light HC Reset Capability (LHRC): Light HC Reset Capability (LHRC) Locked by: XHCC1.ACCTRL | | 4 | 0h<br>RW/L | Port Indicators (PIND): Port Indicators (PIND): Locked by: XHCC1.ACCTRL | | 3 | 0h<br>RW/L | Port Power Control (PPC): Port Power Control (PPC): Locked by: XHCC1.ACCTRL | | 2 | 0h<br>RW/L | Context Size (CSZ): Context Size (CSZ): Locked by: XHCC1.ACCTRL | | 1 | 0h<br>RW/L | BW Negotiation Capability (BNC): BW Negotiation Capability (BNC): Locked by: XHCC1.ACCTRL | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------| | 0 | 1h<br>RW/L | 64-bit Addressing Capability (AC64): 64-bit Addressing Capability (AC64) Locked by: XHCC1.ACCTRL | ### 12.3.8 Doorbell Offset (DBOFF) — Offset 14h Doorbell Offset | Туре | Size | Offset | Default | |------|--------|------------|-----------| | MMIO | 32 bit | MBAR + 14h | 00003000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------| | 31:2 | 00000C00<br>h<br>RO | Doorbell Array Offset (DBAO): Doorbell Array Offset (DBAO) | | 1:0 | 0h<br>RO | Reserved | ### 12.3.9 Runtime Register Space Offset (RTSOFF) — Offset 18h Runtime Register Space Offset | Туре | Size | Offset | Default | |------|--------|------------|-----------| | MMIO | 32 bit | MBAR + 18h | 00002000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------| | 31:5 | 0000100h<br>RO | Runtime Register Space Offset (RTRSO): Runtime Register Space Offset (RTRSO): | | 4:0 | 0h<br>RO | Reserved | ### 12.3.10 USB Command (USBCMD) — Offset 80h **USB** Command | Туре | Size | Offset | Default | |------|--------|------------|----------| | MMIO | 32 bit | MBAR + 80h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:15 | 0h<br>RO | Reserved | | 14 | 0h<br>RW | Extended TCB Enable (ETE): This flag indicates that the host controller implementation is enabled to support Transfer Burst Count values greater than 4 in Isoch TDs. This bit may be set only if ETC = 1. | | 13 | Oh<br>RW | CEM Enable (CEM): Default = '0'. when set to '1', a Max Exit Latency Too Large Capability Error may be returned by a Configure Endpoint Command. When Cleared to '0', a Max Exit latency Too Large Capability Error shall not be returned by a Configure Endpoint Command. This bit is Reserved if CMC='0'. | | 12 | 0h<br>RO | Reserved | | 11 | 0h<br>RW | Enable U3 MFINDEX Stop (EU3S): Enable U3 MFINDEX Stop | | 10 | 0h<br>RW | Enable Wrap Event (EWE): Enable Wrap Event | | 9 | 0h<br>RW | Controller Restore State (CRS): Controller Restore State | | 8 | 0h<br>RW | Controller Save State (CSS): Controller Save State | | 7 | 0h<br>RW | Light Host Controller Reset (LHCRST): Light Host Controller Reset | | 6:4 | 0h<br>RO | Reserved | | 3 | 0h<br>RW | Host System Error Enable (HSEE): Host System Error Enable | | 2 | 0h<br>RW | Interrupter Enable (INTE): Interrupter Enable | | 1 | 0h<br>RW | Host Controller Reset (HCRST): Host Controller Reset | | 0 | 0h<br>RW | RS:<br>Run or Stop | ### 12.3.11 USB Status (USBSTS) — Offset 84h **USB Status** | Туре | Size | Offset | Default | |------|--------|------------|----------| | MMIO | 32 bit | MBAR + 84h | 0000001h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------| | 31:13 | 0h<br>RO | Reserved | | 12 | 0h<br>RO | Host Controller Error (HCE): This bit is not preset in HC, this is deviation from XHCI 1.0 spec. | | 11 | 0h<br>RO | Controller Not Ready (CNR): This is deviation from XHCI 1.0 spec. | | 10 | 0h<br>RW/1C | Save/Restore Error (SRE): Save/Restore Error | | 9 | 0h<br>RO | Restore State Status (RSS): Restore State Status | | 8 | 0h<br>RO | Save State Status (SSS): Save State Status | | 7:5 | 0h<br>RO | Reserved | | 4 | 0h<br>RW/1C | Port Change Detect (PCD): Port Change Detect | | 3 | 0h<br>RW/1C | Event Interrupt (EINT): Event Interrupt | | 2 | 0h<br>RW/1C | Host System Error (HSE): Host System Error | | 1 | 0h<br>RO | Reserved | | 0 | 1h<br>RO | Host Controller Halted (HCH): Host Controller Halted | ### 12.3.12 Page Size (PAGESIZE) — Offset 88h Page Size | Туре | Size | Offset | Default | |------|--------|------------|----------| | MMIO | 32 bit | MBAR + 88h | 0000001h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:0 | 0001h<br>RO | Page Size (PAGESIZE):<br>Page Size | | ### 12.3.13 Device Notification Control (DNCTRL) — Offset 94h **Device Notification Control** | Туре | Size | Offset | Default | |------|--------|------------|----------| | MMIO | 32 bit | MBAR + 94h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:0 | 0000h<br>RW | Notification Enable (N0_N15): Notification Enable | | ### 12.3.14 Command Ring Low (CRCR\_LO) — Offset 98h Command Ring Low | Туре | Size | Offset | Default | |------|--------|------------|-----------| | MMIO | 32 bit | MBAR + 98h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------| | 31:6 | 0000000h<br>WO | Command Ring Pointer (CRP): Command Ring Pointer | | 5:4 | 0h<br>RO | Reserved | | 3 | 0h<br>RO | Command Ring Running (CRR): Command Ring Running | | 2 | 0h<br>WO | Command Abort (CA): Command Abort | | 1 | 0h<br>WO | Command Stop (CS): Command Stop | | 0 | 0h<br>WO | Ring Cycle State (RCS): Ring Cycle State | ### 12.3.15 Command Ring High (CRCR\_HI) — Offset 9Ch Command Ring High | Туре | Size | Offset | Default | |------|--------|------------|-----------| | MMIO | 32 bit | MBAR + 9Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------| | 31:0 | 00000000<br>h<br>WO | Command Ring Pointer (CRP): Command Ring Pointer | # 12.3.16 Device Context Base Address Array Pointer Low (DCBAAP\_LO) — Offset B0h Device Context Base Address Array Pointer Low | Туре | Size | Offset | Default | |------|--------|------------|----------| | MMIO | 32 bit | MBAR + B0h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------| | 31:6 | 0000000h<br>RW | Device Context Base Address Array Pointer (DCBAAP): Device Context Base Address Array Pointer | | 5:0 | 0h<br>RO | Reserved | # 12.3.17 Device Context Base Address Array Pointer High (DCBAAP\_HI) — Offset B4h Device Context Base Address Array Pointer High | Туре | Size | Offset | Default | |------|--------|------------|----------| | MMIO | 32 bit | MBAR + B4h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Device Context Base Address Array Pointer (DCBAAP): Device Context Base Address Array Pointer High | ### 12.3.18 Configure Reg (CONFIG) — Offset B8h Configure Reg | Туре | Size | Offset | Default | |------|--------|------------|----------| | MMIO | 32 bit | MBAR + B8h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------| | 31:10 | 0h<br>RO | Reserved | | 9 | 0h<br>RW | Configuration Information Enable (CIE): Configuration Information Enable | | 8 | 0h<br>RW | U3 Entry Enable (U3E): U3 Entry Enable | | 7:0 | 00h<br>RW | Max Device Slots Enabled (MAXSLOTSEN): Max Device Slots Enabled | #### 12.3.19 Port Status AndControl USB2 (PORTSC1) — Offset 480h There are NumUSB2 USB2 PORTSC registers at offsets: 480h, 490h, ... (480h + (NumUSB2-1)\*10h) The USB PORTSC registers should be accessed via DW writes for any modification. Byte Writes have unintended behavior. | Туре | Size | Offset | Default | |------|--------|-------------|-----------| | MMIO | 32 bit | MBAR + 480h | 000002A0h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------| | 31 | 0h<br>RW/1S | Warm Port Reset (WPR): Warm Port Reset | | 30 | 0h<br>RW/L | Device Removable (DR): Device Removable Locked by: XHCC1.ACCTRL | | 29:28 | 0h<br>RO | Reserved | | 27 | 0h<br>RW/P | Wake on Over-current Enable (WOE): Note: This register is sticky. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------| | 26 | 0h<br>RW/P | Wake on Disconnect Enable (WDE): Note: This register is sticky. | | 25 | 0h<br>RW/P | Wake on Connect Enable (WCE): Note: This register is sticky. | | 24 | 0h<br>RO | Cold Attach Status (CAS): Cold Attach Status | | 23 | 0h<br>RW/1C | Port Config Error Change (CEC): Note: This register is sticky. | | 22 | 0h<br>RW/1C | Port Link State Change (PLC): Note: This register is sticky. | | 21 | 0h<br>RW/1C | Port Reset Change (PRC): Note: This register is sticky. | | 20 | 0h<br>RW/1C | Over-current Change (OCC): Note: This register is sticky. | | 19 | 0h<br>RW/1C | Warm Port Reset Change (WRC): Note: This register is sticky. | | 18 | 0h<br>RW/1C | Port Enabled Disabled Change (PEC): Note: This register is sticky. | | 17 | 0h<br>RW/1C | Connect Status Change (CSC): Note: This register is sticky. | | 16 | 0h<br>RW | Port Link State Write Strobe (LWS): Port Link State Write Strobe | | 15:14 | 0h<br>RW/P | Port Indicator Control (PIC): Note: This register is sticky. | | 13:10 | 0h<br>RO | Port Speed (PORTSPEED): Note: This register is sticky. | | 9 | 1h<br>RW/P | Port Power (PP): Note: This register is sticky. | | 8:5 | 5h<br>RW/P | Port Link State (PLS): Note: This register is sticky. | | 4 | 0h<br>RW/1S | Port Reset (PR): Port Reset | | 3 | 0h<br>RO | Over-current Active (OCA): Note: This register is sticky. | | 2 | 0h<br>RO | Reserved | | 1 | 0h<br>RW/1C | Port Enabled Disabled (PED): Note: This register is sticky. | | 0 | 0h<br>RO | Current Connect Status (CCS): Note: This register is sticky. | # 12.3.20 Port Power Management Status Aand Control USB2 (PORTPMSC1) — Offset 484h There are 6 USB2 PORTPMSC registers at offsets: 484h, 494h, ... (484h + (NumUSB2-1)\*10h) | Туре | Size | Offset | Default | |------|--------|-------------|-----------| | MMIO | 32 bit | MBAR + 484h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------|--| | 31:28 | 0h<br>RW/P | Port Test Control (PTC): Note: This register is sticky. | | | 27:17 | 0h<br>RO | Reserved | | | 16 | 0h<br>RW | dware LPM Enable (HLE):<br>dware LPM Enable | | | 15:8 | 00h<br>RW/P | Device Address (DA): Note: This register is sticky. | | | 7:4 | 0h<br>RW/P | Host Initiated Resume Duration (HIRD): Note: This register is sticky. | | | 3 | 0h<br>RW/P | Remote Wake Enable (RWE):<br>lote: This register is sticky. | | | 2:0 | 0h<br>RW | L1 Status (L1S): Note: This register is sticky. | | ## 12.3.21 Port X Hardware LPM Control Register (PORTHLPMC1) — Offset 48Ch There are 9 PORTHLPMC registers at offsets 48Ch, 49Ch, 4ACh, 4BCh, 4Ch, 4DCh, 4ECh, 4FCh, 50Ch This register is reset only by platform hardware during cold reset or in response to a Host Controller Reset (HCRST). The definition for the fields depend on the protocol supported. For USB3 this register is reserved and shall be treated by software as RsvdP. For USB2 the definition is given below. Fields contain parameters necessary for xHC to automatically generate an LPM Token to the downstream device. | Туре | Size | Offset | Default | |------|--------|-------------|-----------| | MMIO | 32 bit | MBAR + 48Ch | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |---------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:14 | 0h<br>RO | Reserved | | | 13:10 | 0h<br>RW | Host Initiated Resume Duration-Deep (HIRDD): System software sets this field to indicate to the recipient device how long the x will drive resume if an exit from L1. The HIRDD value is is encoded as follows: 0h: 50 us (default) 1h: 125 us 2h: 200 us Fh: 1.175ms The value of 0h is interpreted as 50 us. Each incrementing value adds 75 us to the previous value. | | | 9:2 to '1'. Following are permissible values: 00h | | Timeout value for L1 inactivity timer. This field shall be set to 00h by assertion of PR to '1'. Following are permissible values: 00h: 128 us (default) 01h: 256 us | | | 1:0 | Oh<br>RW/P | Host Initiated Resume Duration Mode (HIRDM): Indicates which HIRD value should be used. Following are permissible values: 0: Initiate L1 using HIRD only time out (default) 1: Initiate HIRDDon timeout. If rejected by device, initiate L1 using HIRD 2,3: Reserved Note: This register is sticky. | | ### 12.3.22 Port Status And Control USB3 (PORTSC2) — Offset 490h The USB3 PORTSC registers are at offsets: First USB3 port: 480h+NumUSB2\*10h Next USB3 port: First USB3 Port + 10h and so on... Final USB3 Port: First USB3 Port + (NumUSB3-1)\*10h) The USB PORTSC registers should be accessed via DW writes for any modification. Byte Writes have unintended behavior. **Note:** Bit definitions are the same as PORTSC1, offset 480h. ## 12.3.23 Port Power Management Status And Control USB3 (PORTPMSC2) — Offset 494h Port Power Management Status And Control USB3 | Туре | Size | Offset | Default | |------|--------|-------------|-----------| | MMIO | 32 bit | MBAR + 494h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------| | 31:17 | 0h<br>RO | Reserved | | 16 | 0h<br>RW | Force Link PM Accept (FLA): Force Link PM Accept | | 15:8 | 00h<br>RW/P | U2 Timeout (U2T): U2 Timeout | | 7:0 | 00h<br>RW/P | U1 Timeout (U1T): U1 Timeout | #### 12.3.24 USB3 Port Link Info (PORTLI2) — Offset 498h The USB3 PORTLI registers are at offsets: First USB3 port: 488h+NumUSB2\*10h Next USB3 port: First USB3 Port + 10h and so on... Final USB3 Port: First USB3 Port + (NumUSB3-1)\*10h) | Туре | Size | Offset | Default | |------|--------|-------------|-----------| | MMIO | 32 bit | MBAR + 498h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------|--| | 31:24 | 0h<br>RO | Reserved | | | 23:20 | 0h<br>RO/V | Tx Lane Count (TLC): Tx Lane Count | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------|--| | 19:16 | 0h<br>RO/V | Rx Lane Count (RLC): Rx Lane Count | | | 15:0 | 0000h<br>RW | Link Error Count (LEC): Link Error Count | | #### 12.3.25 Port Status And Control USB3 (PORTSC3) — Offset 4A0h The USB3 PORTSC registers are at offsets: First USB3 port: 480h+NumUSB2\*10h Next USB3 port: First USB3 Port + 10h and so on... Final USB3 Port: First USB3 Port + (NumUSB3-1)\*10h) The USB PORTSC registers should be accessed via DW writes for any modification. Byte Writes have unintended behavior. **Note:** Bit definitions are the same as PORTSC1, offset 480h. ## 12.3.26 Port Power Management Status And Control USB3 (PORTPMSC3) — Offset 4A4h Port Power Management Status And Control USB3 **Note:** Bit definitions are the same as PORTPMSC2, offset 494h. #### 12.3.27 USB3 Port Link Info (PORTLI3) — Offset 4A8h The USB3 PORTLI registers are at offsets: First USB3 port: 488h+NumUSB2\*10h Next USB3 port: First USB3 Port + 10h and so on... Final USB3 Port: First USB3 Port + (NumUSB3-1)\*10h) **Note:** Bit definitions are the same as PORTLI2, offset 498h. #### 12.3.28 Port Status And Control USB3 (PORTSC4) — Offset 4B0h The USB3 PORTSC registers are at offsets: First USB3 port: 480h+NumUSB2\*10h Next USB3 port: First USB3 Port + 10h and so on... Final USB3 Port: First USB3 Port + (NumUSB3-1)\*10h) The USB PORTSC registers should be accessed via DW writes for any modification. Byte Writes have unintended behavior. **Note:** Bit definitions are the same as PORTSC1, offset 480h. ## 12.3.29 Port Power Management Status And Control USB3 (PORTPMSC4) — Offset 4B4h Port Power Management Status And Control USB3 **Note:** Bit definitions are the same as PORTPMSC2, offset 494h. #### 12.3.30 USB3 Port Link Info (PORTLI4) - Offset 4B8h The USB3 PORTLI registers are at offsets: First USB3 port: 488h+NumUSB2\*10h Next USB3 port: First USB3 Port + 10h and so on... Final USB3 Port: First USB3 Port + (NumUSB3-1)\*10h) **Note:** Bit definitions are the same as PORTLI2, offset 498h. #### 12.3.31 Port Status And Control USB3 (PORTSC5) — Offset 4C0h The USB3 PORTSC registers are at offsets: First USB3 port: 480h+NumUSB2\*10h Next USB3 port: First USB3 Port + 10h and so on... Final USB3 Port: First USB3 Port + (NumUSB3-1)\*10h) The USB PORTSC registers should be accessed via DW writes for any modification. Byte Writes have unintended behavior. **Note:** Bit definitions are the same as PORTSC1, offset 480h. ## 12.3.32 Port Power Management Status And Control USB3 (PORTPMSC5) — Offset 4C4h Port Power Management Status And Control USB3 **Note:** Bit definitions are the same as PORTPMSC2, offset 494h. #### 12.3.33 USB3 Port Link Info (PORTLI5) — Offset 4C8h The USB3 PORTLI registers are at offsets: First USB3 port: 488h+NumUSB2\*10h Next USB3 port: First USB3 Port + 10h and so on... Final USB3 Port: First USB3 Port + (NumUSB3-1)\*10h) **Note:** Bit definitions are the same as PORTLI2, offset 498h. ### 12.3.34 Microframe Index (RTMFINDEX) — Offset 2000h Microframe Index | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | MBAR + 2000h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------|--| | 31:14 | 0h<br>RO | Reserved | | | 13:0 | 0000h<br>RO | Microframe Index (IMANO): Microframe Index | | ### 12.3.35 Interrupter Management (IMAN0) — Offset 2020h There are 8 IMAN registers. $$x = 1, 2, ..., 8$$ | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 2020h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------| | 31:2 | 0h<br>RO | Reserved | | 1 | 0h<br>RW | Interrupt Enable (IE): Interrupt Enable | | 0 | 0h<br>RW/1C | Interrupt Pending (IP): Interrupt Pending | #### 12.3.36 Interrupter Moderation (IMOD0) — Offset 2024h There are 8 IMOD registers. $$x = 1, 2, ..., 8$$ | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 2024h | 00000FA0h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------| | 31:16 | 0000h<br>RW | Interrupt Moderation Counter (IMODC): Interrupt Moderation Counter | | 15:0 | 0FA0h<br>RW | Interrupt Moderation Interval (IMODI): Interrupt Moderation Interval | ### 12.3.37 Event Ring Segment Table Size (ERSTSZ0) — Offset 2028h There are 8 ERSTSZ register. $$x = 1, 2, ..., 8$$ | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | MBAR + 2028h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------| | 31:16 | 0h<br>RO | Reserved | | 15:0 | 0000h<br>RW | <b>Event Ring Segment Table Size (ERSTS):</b> Event Ring Segment Table Size | # 12.3.38 Event Ring Segment Table Base Address Low (ERSTBA\_LO0) — Offset 2030h There are 8 ERSTBA\_LO registers $$x = 1, 2, ..., 8$$ | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | MBAR + 2030h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------| | 31:6 | 0000000h<br>RW | Event Ring Segment Table Base Address Register (ERSTBA): Event Ring Segment Table Base Address Register | | 5:0 | 0h<br>RO | Reserved | # 12.3.39 Event Ring Segment Table Base Address High (ERSTBA\_HI0) — Offset 2034h Event Ring Segment Table Base Address High | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | MBAR + 2034h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |---|--------------|---------------------|---------------------------------------------------------------------------------------| | Ī | 31:0 | 00000000<br>h<br>RW | Event Ring Segment Table Base Address (ERSTBA): Event Ring Segment Table Base Address | # 12.3.40 Event Ring Dequeue Pointer Low (ERDP\_LO0) — Offset 2038h There are 8 ERDP\_LO registers. x = 1, 2, ..., 8 | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 2038h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------| | 31:4 | 0000000h<br>RW | Event Ring Dequeue Pointer (ERDP): Event Ring Dequeue Pointer | | 3 | 0h<br>RW/1C | Event Handler Busy (EHB): Event Handler Busy | | 2:0 | 0h<br>RW | Dequeue ERST Segment Index (DESI): Dequeue ERST Segment Index | ## 12.3.41 Event Ring Dequeue Pointer High (ERDP\_HI0) — Offset 203Ch There are 8 ERDP\_HI registers. $$x = 1, 2, ..., 8$$ | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 203Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Event Ring Dequeue Pointer (ERDP): Event Ring Dequeue Pointer | ### 12.3.42 Interrupter Management (IMAN1) — Offset 2040h There are 8 IMAN registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as IMANO, offset 2020h. #### 12.3.43 Interrupter Moderation (IMOD1) — Offset 2044h There are 8 IMOD registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as IMOD0, offset 2024h. #### 12.3.44 Event Ring Segment Table Size (ERSTSZ1) — Offset 2048h There are 8 ERSTSZ register. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERSTSZ0, offset 2028h. ## 12.3.45 Event Ring Segment Table Base Address Low (ERSTBA\_LO1) — Offset 2050h There are 8 ERSTBA LO registers $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERSTBA\_LOO, offset 2030h. ## 12.3.46 Event Ring Segment Table Base Address High (ERSTBA\_HI1) — Offset 2054h Event Ring Segment Table Base Address High **Note:** Bit definitions are the same as ERSTBA HIO, offset 2034h. ## 12.3.47 Event Ring Dequeue Pointer Low (ERDP\_LO1) — Offset 2058h There are 8 ERDP\_LO registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERDP LOO, offset 2038h. ## 12.3.48 Event Ring Dequeue Pointer High (ERDP\_HI1) — Offset 205Ch There are 8 ERDP\_HI registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERDP HIO, offset 203Ch. #### 12.3.49 Interrupter Management (IMAN2) — Offset 2060h There are 8 IMAN registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as IMANO, offset 2020h. #### 12.3.50 Interrupter Moderation (IMOD2) — Offset 2064h There are 8 IMOD registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as IMOD0, offset 2024h. #### 12.3.51 Event Ring Segment Table Size (ERSTSZ2) - Offset 2068h There are 8 ERSTSZ register. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERSTSZ0, offset 2028h. ## 12.3.52 Event Ring Segment Table Base Address Low (ERSTBA\_LO2) — Offset 2070h There are 8 ERSTBA\_LO registers $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERSTBA\_LO0, offset 2030h. ## 12.3.53 Event Ring Segment Table Base Address High (ERSTBA HI2) — Offset 2074h Event Ring Segment Table Base Address High **Note:** Bit definitions are the same as ERSTBA\_HIO, offset 2034h. ## 12.3.54 Event Ring Dequeue Pointer Low (ERDP\_LO2) — Offset 2078h There are 8 ERDP\_LO registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERDP\_LO0, offset 2038h. ## 12.3.55 Event Ring Dequeue Pointer High (ERDP\_HI2) — Offset 207Ch There are 8 ERDP HI registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERDP\_HIO, offset 203Ch. #### 12.3.56 Interrupter Management (IMAN3) — Offset 2080h There are 8 IMAN registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as IMANO, offset 2020h. #### 12.3.57 Interrupter Moderation (IMOD3) — Offset 2084h There are 8 IMOD registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as IMOD0, offset 2024h. #### 12.3.58 Event Ring Segment Table Size (ERSTSZ3) — Offset 2088h There are 8 ERSTSZ register. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERSTSZ0, offset 2028h. ## 12.3.59 Event Ring Segment Table Base Address Low (ERSTBA\_LO3) — Offset 2090h There are 8 ERSTBA\_LO registers $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERSTBA LOO, offset 2030h. ### 12.3.60 Event Ring Segment Table Base Address High (ERSTBA\_HI3) — Offset 2094h Event Ring Segment Table Base Address High **Note:** Bit definitions are the same as ERSTBA\_HIO, offset 2034h. ## 12.3.61 Event Ring Dequeue Pointer Low (ERDP\_LO3) — Offset 2098h There are 8 ERDP\_LO registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERDP\_LO0, offset 2038h. ### 12.3.62 Event Ring Dequeue Pointer High (ERDP\_HI3) — Offset 209Ch There are 8 ERDP\_HI registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERDP\_HIO, offset 203Ch. #### 12.3.63 Interrupter Management (IMAN4) — Offset 20A0h There are 8 IMAN registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as IMANO, offset 2020h. #### 12.3.64 Interrupter Moderation (IMOD4) - Offset 20A4h There are 8 IMOD registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as IMOD0, offset 2024h. #### 12.3.65 Event Ring Segment Table Size (ERSTSZ4) — Offset 20A8h There are 8 ERSTSZ register. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERSTSZO, offset 2028h. # 12.3.66 Event Ring Segment Table Base Address Low (ERSTBA\_LO4) — Offset 20B0h There are 8 ERSTBA\_LO registers $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERSTBA\_LOO, offset 2030h. ## 12.3.67 Event Ring Segment Table Base Address High (ERSTBA\_HI4) — Offset 20B4h Event Ring Segment Table Base Address High **Note:** Bit definitions are the same as ERSTBA\_HIO, offset 2034h. ## 12.3.68 Event Ring Dequeue Pointer Low (ERDP\_LO4) — Offset 20B8h There are 8 ERDP\_LO registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERDP\_LO0, offset 2038h. ## 12.3.69 Event Ring Dequeue Pointer High (ERDP\_HI4) — Offset 20BCh There are 8 ERDP\_HI registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERDP\_HIO, offset 203Ch. #### 12.3.70 Interrupter Management (IMAN5) — Offset 20C0h There are 8 IMAN registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as IMANO, offset 2020h. #### 12.3.71 Interrupter Moderation (IMOD5) — Offset 20C4h There are 8 IMOD registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as IMODO, offset 2024h. #### 12.3.72 Event Ring Segment Table Size (ERSTSZ5) — Offset 20C8h There are 8 ERSTSZ register. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERSTSZ0, offset 2028h. ## 12.3.73 Event Ring Segment Table Base Address Low (ERSTBA\_LO5) — Offset 20D0h There are 8 ERSTBA\_LO registers $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERSTBA\_LOO, offset 2030h. ## 12.3.74 Event Ring Segment Table Base Address High (ERSTBA\_HI5) — Offset 20D4h Event Ring Segment Table Base Address High **Note:** Bit definitions are the same as ERSTBA\_HIO, offset 2034h. ### 12.3.75 Event Ring Dequeue Pointer Low (ERDP\_LO5) — Offset 20D8h There are 8 ERDP\_LO registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERDP\_LOO, offset 2038h. ## 12.3.76 Event Ring Dequeue Pointer High (ERDP\_HI5) — Offset 20DCh There are 8 ERDP\_HI registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERDP\_HIO, offset 203Ch. #### 12.3.77 Interrupter Management (IMAN6) — Offset 20E0h There are 8 IMAN registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as IMANO, offset 2020h. #### 12.3.78 Interrupter Moderation (IMOD6) — Offset 20E4h There are 8 IMOD registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as IMODO, offset 2024h. #### 12.3.79 Event Ring Segment Table Size (ERSTSZ6) - Offset 20E8h There are 8 ERSTSZ register. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERSTSZ0, offset 2028h. ## 12.3.80 Event Ring Segment Table Base Address Low (ERSTBA\_LO6) — Offset 20F0h There are 8 ERSTBA\_LO registers $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERSTBA\_LO0, offset 2030h. ## 12.3.81 Event Ring Segment Table Base Address High (ERSTBA\_HI6) — Offset 20F4h Event Ring Segment Table Base Address High **Note:** Bit definitions are the same as ERSTBA\_HIO, offset 2034h. ## 12.3.82 Event Ring Dequeue Pointer Low (ERDP\_LO6) — Offset 20F8h There are 8 ERDP\_LO registers. $$x = 1, 2, ..., 8$$ **Note:** Bit definitions are the same as ERDP\_LO0, offset 2038h. ## 12.3.83 Event Ring Dequeue Pointer High (ERDP\_HI6) — Offset 20FCh There are 8 ERDP\_HI registers. $$x = 1, 2, ..., 8$$ Note: Bit definitions are the same as ERDP\_HIO, offset 203Ch. #### 12.3.84 **Interrupter Management (IMAN7) — Offset 2100h** There are 8 IMAN registers. $$x = 1, 2, ..., 8$$ Note: Bit definitions are the same as IMANO, offset 2020h. #### 12.3.85 **Interrupter Moderation (IMOD7) — Offset 2104h** There are 8 IMOD registers. $$x = 1, 2, ..., 8$$ Bit definitions are the same as IMODO, offset 2024h. Note: #### 12.3.86 **Event Ring Segment Table Size (ERSTSZ7) — Offset 2108h** There are 8 ERSTSZ register. $$x = 1, 2, ..., 8$$ Note: Bit definitions are the same as ERSTSZO, offset 2028h. #### 12.3.87 **Event Ring Segment Table Base Address Low** (ERSTBA\_LO7) — Offset 2110h There are 8 ERSTBA\_LO registers $$x = 1, 2, ..., 8$$ Bit definitions are the same as ERSTBA\_LOO, offset 2030h. Note: #### 12.3.88 **Event Ring Segment Table Base Address High** (ERSTBA\_HI7) — Offset 2114h Event Ring Segment Table Base Address High Bit definitions are the same as ERSTBA\_HIO, offset 2034h. Note: #### **Event Ring Dequeue Pointer Low (ERDP LO7) — Offset** 12.3.89 2118h There are 8 ERDP LO registers. $$x = 1, 2, ..., 8$$ Bit definitions are the same as ERDP\_LOO, offset 2038h. Note: ## 12.3.90 Event Ring Dequeue Pointer High (ERDP\_HI7) — Offset 211Ch There are 8 ERDP\_HI registers. x = 1, 2, ..., 8 **Note:** Bit definitions are the same as ERDP\_HIO, offset 203Ch. #### 12.3.91 Door Bell (DB0) - Offset 3000h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 3000h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------|--| | 31:16 | 0000h<br>RW | DB Stream ID (DSI): DB Stream ID | | | 15:8 | 0h<br>RO | eserved | | | 7:0 | 00h<br>RW | DB Target (DT): DB Target | | #### 12.3.92 Door Bell (DB1) - Offset 3004h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.93 Door Bell (DB2) — Offset 3008h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.94 Door Bell (DB3) - Offset 300Ch Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.95 Door Bell (DB4) - Offset 3010h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.96 Door Bell (DB5) - Offset 3014h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.97 Door Bell (DB6) — Offset 3018h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.98 Door Bell (DB7) — Offset 301Ch Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.99 Door Bell (DB8) - Offset 3020h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.100 Door Bell (DB9) - Offset 3024h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.101 Door Bell (DB10) — Offset 3028h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.102 Door Bell (DB11) - Offset 302Ch Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.103 Door Bell (DB12) - Offset 3030h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.104 Door Bell (DB13) - Offset 3034h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.105 Door Bell (DB14) - Offset 3038h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.106 Door Bell (DB15) - Offset 303Ch Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. ### 12.3.107 Door Bell (DB16) - Offset 3040h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.108 Door Bell (DB17) — Offset 3044h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.109 Door Bell (DB18) - Offset 3048h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.110 Door Bell (DB19) — Offset 304Ch Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.111 Door Bell (DB20) - Offset 3050h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.112 Door Bell (DB21) - Offset 3054h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.113 Door Bell (DB22) - Offset 3058h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.114 Door Bell (DB23) - Offset 305Ch Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.115 Door Bell (DB24) - Offset 3060h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.116 Door Bell (DB25) — Offset 3064h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.117 Door Bell (DB26) — Offset 3068h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.118 Door Bell (DB27) - Offset 306Ch Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.119 Door Bell (DB28) - Offset 3070h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.120 Door Bell (DB29) - Offset 3074h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.121 Door Bell (DB30) - Offset 3078h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.122 Door Bell (DB31) - Offset 307Ch Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. ### 12.3.123 Door Bell (DB32) - Offset 3080h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.124 Door Bell (DB33) - Offset 3084h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.125 Door Bell (DB34) — Offset 3088h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.126 Door Bell (DB35) - Offset 308Ch Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.127 Door Bell (DB36) - Offset 3090h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.128 Door Bell (DB37) - Offset 3094h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.129 Door Bell (DB38) - Offset 3098h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.130 Door Bell (DB39) — Offset 309Ch Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.131 Door Bell (DB40) - Offset 30A0h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.132 Door Bell (DB41) — Offset 30A4h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.133 Door Bell (DB42) — Offset 30A8h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.134 Door Bell (DB43) - Offset 30ACh Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.135 Door Bell (DB44) — Offset 30B0h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.136 Door Bell (DB45) - Offset 30B4h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.137 Door Bell (DB46) - Offset 30B8h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.138 Door Bell (DB47) - Offset 30BCh Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. ### 12.3.139 Door Bell (DB48) - Offset 30C0h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.140 Door Bell (DB49) — Offset 30C4h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.141 Door Bell (DB50) — Offset 30C8h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.142 Door Bell (DB51) — Offset 30CCh Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.143 Door Bell (DB52) - Offset 30D0h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.144 Door Bell (DB53) - Offset 30D4h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.145 Door Bell (DB54) — Offset 30D8h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.146 Door Bell (DB55) — Offset 30DCh Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.147 Door Bell (DB56) — Offset 30E0h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.148 Door Bell (DB57) — Offset 30E4h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. #### 12.3.149 Door Bell (DB58) — Offset 30E8h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.150 Door Bell (DB59) - Offset 30ECh Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.151 Door Bell (DB60) — Offset 30F0h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.152 Door Bell (DB61) - Offset 30F4h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.153 Door Bell (DB62) - Offset 30F8h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.154 Door Bell (DB63) - Offset 30FCh Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DBO, offset 3000h. #### 12.3.155 Door Bell (DB64) - Offset 3100h Door Bell registers are an array of 64 registers, with 0 to 32 being used by the XHC and the rest being reserved. **Note:** Bit definitions are the same as DB0, offset 3000h. ## 12.3.156 XECP USB2 Support (XECP\_SUPP\_USB2\_1) — Offset 8004h XECP USB2 Support | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8004h | 20425355h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------| | 31:0 | 20425355<br>h<br>RO | XECP USB2 Support (XECP_SUPP_USB2_1): Namestring USB | ## 12.3.157 XECP SUPP USB3\_3 (XECP\_SUPP\_USB2\_3) — Offset 800Ch XECP SUPP USB3\_3 | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | MBAR + 800Ch | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------| | 31:5 | 0h<br>RO | Reserved | | 4:0 | 00h<br>RO | Protocol Slot Type (PROTOCOL_SLOT_TYPE): Protocol Slot Type | ## 12.3.158 XECP SUPP USB2\_4 Full Speed (XECP\_SUPP\_USB2\_4) — Offset 8010h XECP SUPP USB2\_4 Full Speed | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8010h | 000C0021h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------| | 31:16 | 000Ch<br>RO | Protocol Speed ID Mantissa (PSIM): Protocol Speed ID Mantissa | | 15:9 | 0h<br>RO | Reserved | | 8 | 0h<br>RO | PSI Full Duplex (PFD): PSI Full Duplex | | 7:6 | 0h<br>RO | PSI Type (PLT): PSI Type | | 5:4 | 2h<br>RO | Protocol Speed ID Exponent (PSIE): Protocol Speed ID Exponent | | 3:0 | 1h<br>RO | Protocol Speed ID Value (PSIV): Protocol Speed ID Value | ## 12.3.159 XECP\_SUPP USB2\_5 Low Speed (XECP\_SUPP\_USB2\_5) — Offset 8014h XECP\_SUPP USB2\_5 Low Speed **Note:** Bit definitions are the same as XECP\_SUPP\_USB2\_4, offset 8010h. ## 12.3.160 XECP SUPP USB2\_6 High Speed (XECP\_SUPP\_USB2\_6) — Offset 8018h XECP SUPP USB2\_6 High Speed **Note:** Bit definitions are the same as XECP\_SUPP\_USB2\_4, offset 8010h. ## 12.3.161 XECP SUPP USB3\_0 (XECP\_SUPP\_USB3\_0) — Offset 8020h XECP SUPP USB3\_0 | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8020h | 03201402h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------------------|------------------|------------------------------------------------------------------------------------| | 31:24 | 03h<br>RO | USB Major Revision: 3.0 (USB3_MAJ_REV): USB Major Revision: 3.0 | | 23:16 | 20h<br>RW/L | USB Minor Revision (USB3_MIN_REV): USB Minor Revision: 0.2 Locked by: XHCC1.ACCTRL | | 15:8 14h Next Capability | | Next Capability Pointer (NCP): Next Capability Pointer Locked by: XHCC1.ACCTRL | | 7:0 | 02h<br>RO | Supported Protocol ID (SPID): Supported Protocol ID | ## 12.3.162 XECP USB3.1 Support (XECP\_SUPP\_USB3\_1) — Offset 8024h XECP USB3.1 Support | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8024h | 20425355h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------| | 31:0 | 20425355<br>h<br>RO | XECP USB 3 Support (XECP_SUPP_USB3_1): Namestring USB | # 12.3.163 XECP USB 3 Support (XECP\_SUPP\_USB3\_2) — Offset 8028h XECP SUPP USB3.2 | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8028h | 40000402h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------| | 31:28 | 4h<br>RO | Protocol Speed ID Count (PROT_SPD_ID_CNT): 1 USB 3.0 Speed (Supper Speed) | | 27:16 | 0h<br>RO | Reserved | | 1 15.8 1 1 - | | Compatible Port Count (CPC): The compatible port count varies based on SKU. | | 7:0 | 02h<br>RO | Compatible Port Offset (CPO): Compatible Port Offset | ## 12.3.164 XECP SUPP USB3\_3 (XECP\_SUPP\_USB3\_3) — Offset 802Ch XECP SUPP USB3\_3 **Note:** Bit definitions are the same as XECP\_SUPP\_USB2\_3, offset 800Ch. ## 12.3.165 XECP SUPP USB3\_4 (XECP\_SUPP\_USB3\_4) — Offset 8030h XECP SUPP USB3\_4 **Note:** Bit definitions are the same as XECP\_SUPP\_USB2\_4, offset 8010h. ## 12.3.166 XECP SUPP USB3\_5 (XECP\_SUPP\_USB3\_5) — Offset 8034h XECP SUPP USB3\_5 | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8034h | 000A4135h | | BIOS Access | SMM | I Access | OS Access | |-------------|-----|----------|-----------| | R | | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------| | 31:16 | 000Ah<br>RO | Protocol Speed ID Mantissa (PSIM): Protocol Speed ID Mantissa | | 15:14 | 1h<br>RO | link Protocol Link Protocol | | 13:9 | 0h<br>RO | Reserved | | 8 | 1h<br>RO | PSI Full Duplex (PFD): PSI Full Duplex | | 7:6 | 0h<br>RO | PSI Type (PLT): PSI Type | | 5:4 | 3h<br>RO | Protocol Speed ID Exponent (PSIE): Protocol Speed ID Exponent | | 3:0 | 5h<br>RO | Protocol Speed ID Value (PSIV): Protocol Speed ID Value | ## 12.3.167 XECP SUPP USB3\_6 (XECP\_SUPP\_USB3\_6) — Offset 8038h XECP SUPP USB3 6 **Note:** Bit definitions are the same as XECP\_SUPP\_USB2\_4, offset 8010h. ## 12.3.168 XECP SUPP USB3\_7 (XECP\_SUPP\_USB3\_7) — Offset 803Ch XECP SUPP USB3\_7 **Note:** Bit definitions are the same as XECP\_SUPP\_USB2\_4, offset 8010h. ## 12.3.169 Host Control Scheduler (HOST\_CTRL\_SCH\_REG) — Offset 8094h Host Control Scheduler | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8094h | 00C08140h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW | Disable repeat scheduler service of USB2 periodic (SCH_USB2_PRDC): Disable repeat scheduler service of USB2 periodic | | | 30:27 | 0h<br>RW | Enable scheduler limiter functions to block async. traffic types across ports while periodic pending (SCH_BLOCK_ASYNC): Enable scheduler limiter functions to block async. traffic types across ports while periodic pending | | | 26 | 0h<br>RW | Enable pkt pending notification to usb3 ports (EN_PP_NTFC_USB3): Enable pkt pending notification to usb3 ports | | | 25 | 0h<br>RW | disable async. burst limitation while periodic in progress (DIS_ASYNC_BURST): disable async. burst limitation while periodic in progress | | | 24 | 0h<br>RW | Disable marking overlap flag on all TT periodic INs. (DIS_OVERLAP_TT_PERIODIC): Disable marking overlap flag on all TT periodic INs. | | | 23 | 1h<br>RW | disable blocking of async. scheduling while periodic active to same port (DIS_BLOCK_ASYNC_PER_ACT): disable blocking of async. scheduling while periodic active to same port | | | 22 | 1h<br>RW | Setting this bit enables pipelining of multiple OUT EPs (EN_PIPELINE_MULTIPLE_OUT): Setting this bit enables pipelining of multiple OUT EPs (across diff ports). This will help boost the performance for multiple ports OUT test case | | | 21 | 0h<br>RW | Enable stop serving packets to disabled port (EN_STOP_SERVE_DIS_PORT): Enable stop serving packets to disabled port | | | 20:17 | 0h<br>RW | TTE Host Control (TTE_HOST_CTRL): (0): disable interrupt complete split limit to 3 microframes (1): disable checking of missed microframes (2): disable split error request w/NULL pointer on speculative INs with data payload and no TRB. (3): disable deferred split error request on speculative IN with data payload and no TRB. (7:4): reserved | | | 16 | 0h<br>RW | disable deferred split error request on speculative IN with data payload and no TRB. (DIS_DEFFER_SPLIT_ERR): disable deferred split error request on speculative IN with data payload and no TRB. | | | 15 | 1h<br>RW | TTE: disable split error request w/NULL pointer on speculative INs with data payload and no TRB. (TTE_DIS_SPLIT_ERR_IN_DATA_NO_TRB): TTE: disable split error request w/NULL pointer on speculative INs with data payload and no TRB. | | | 14 | 0h RW TTE: Disable checking of missed microframes (DIS_MISSED_UFRAME_CHECK): TTE: Disable checking of missed microframes | | | | 13 Oh RW TTE: Disable interrupt complete split limit to 3 micro frames (DIS_INTER_SPLIT_LIMIT): TTE: Disable interrupt complete split limit to 3 micro frames | | (DIS_INTER_SPLIT_LIMIT): | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12:11 | 0h<br>RW | Cache Size Control Reg (CACHE_SZ_CTRL): 0: 64 1: 32 2,3: 16 | | 10:9 | Oh<br>RW | Maximum EP Per Slot (MAX_EP_SLOT): 0: 32 1: 16 2: 8 3: 4 | | 8 | 1h<br>RW | Turn on scratch_pad_en (TO_SCRATCH_PAD_EN): Cmd Mgr: Enables scratch pad function | | 7 | 0h<br>RW | Scheduler Host Control Reg (STOP_SCH_UNCON): enable check to stop scheduling on port that are not connected | | 6 | 1h<br>RW | disable 1 pack scheduling limit when ISO pending in present microframe (DIS_SCH_LIMIT): disable 1 pack scheduling limit when ISO pending in present microframe | | 5:4 | 0h<br>RW | scheduler sort pattern (SCH_SORT_PATTERN): 00 (default) search ISO ahead of interrupt within each service interval 01 - search USB2-ISO, USB3-ISO, USB2-Interrupt, USB3-Interrupt within each service interval 10 - search strictly by interval 11 - search all ISO intervals ahead interrupt intervals and within each interval, USB2 ahead of USB3 | | 3 | 0h<br>RW | enable TTE overlap prevention on interrupt OUT EPs (at cost of possible service interval slip (EN_TTE_OVERLAP_PREV_OUT): enable TTE overlap prevention on interrupt OUT EPs (at cost of possible service interval slip | | 2 | 0h<br>RW | enable TTE overlap prevention on interrupt IN EPs (at cost of possible service interval slip (EN_TTE_OVERLAP_PREV_IN): enable TTE overlap prevention on interrupt IN EPs (at cost of possible service interval slip | | 1 | 0h<br>RW | Disable TRM active IN EP valid check function (DIS_TRM_ACT_IN_VALID): Disable TRM active IN EP valid check function | | 0 | 0h<br>RW | Disable poll delay function (DIS_POLL_DELAY): Scheduler: Disable poll delay function | # 12.3.170 Power Management Control (PMCTRL\_REG) — Offset 80A4h Power Management Control | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 80A4h | 492D5094h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RW | Async PME Source Enable (ASYNC_PME_SRC_EN): This field allows the async PME source to be allowed to generate PME. This is specifically required for SOCs that do not allow for any clock other than RTC to be available during RTD3. | | 30 | 1h<br>RW | Legacy PME Source Enable (LEGACY_PME_SRC_EN): This field allows the legacy PME source to be used in PME generation. The legacy source in in reference to the source prior to the RTD3 changes. | | 29 | 0h<br>RW | Reset Warn Power Gate Trigger Disable (RESET_WARN_PWR_GATE_TRIGGER_DISABLE): This field controls the actions taken for due to reset warn. 0 - Reset Warn will trigger a HW autonomous Power Gate 1 - Reset Warn will not trigger a HW autonomous Power Gate | | 28 | 0h<br>RW | Clear PME Flag (CLR_PME_FLAG_PULSE_AUX_CCLK): Internal PME flag Clear This Write-Only bit can be used to clear the internal PME flag. SW write to 1 will clear the PME flag. SW write to 0 will have no effect and be ignored by the controller. Read always return 0 | | 27 | 1h<br>RW | Disable RTD3 power gating when in D3 (DIS_D3_PG): Disable RTD3 power gating when in D3 and context save operation is not performed | | 26 | 0h<br>RW | XLFPS Count Source (XLFPSCOUNTSRC): XLFPSCOUNTSRC (Source for LFPS OFF Counter) 0: Central RTC Counter for LFPS detection 1: Local Counter for LFPS detection | | 25 | 0h<br>RW | X Enable LFPS Filtering on RTC (XELFPSRTC): XELFPSRTC (Enable LFPS Filtering on RTC) 0: Use Oscillator clock for LFPS Filtering during P3 1: Use RTC Clock for LFPS Filtering during P3 | | 24 | 1h<br>RW | X ModPhy Sustain Well Power Gate Disable for D0I2 (XMPHYSPGDD0I2): XMPHYSPGDD0I2 (ModPhy Sus Well Power Gate Disable for D0I2) 0: Modphy sustain well power gating enabled 1: Modphy sustain well power gating disabled | | 23 | 0h<br>RW | X ModPhy Sustain Well Power Gate Disable for D0I3 (XMPHYSPGDD0I3): XMPHYSPGDD0I3 (ModPhy Sus Well Power Gate Disable for D0I3) 0: Modphy sustain well power gating enabled 1: Modphy sustain well power gating disabled | | 22 | 0h<br>RW | X ModPhy Sustain Well Power Gate Disable for RTD3 (XMPHYSPGDRTD3): XMPHYSPGDRTD3 (ModPhy Sustain Well Power Gate Disable for RTD3) 0: Modphy sustain well power gating enabled. 1: Modphy sustain well power gating disabled. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | D3 RTC Port Timer Tick Multiplier (XD3RTCPTTM): XD3RTCPTTM (D3 RTC Port Timer Tick Multiplier) | | 21:18 | Bh<br>RW | This register will be the multiplication factor for determining USB3 Wake Detection Frequency and RXDET based on the XD3RTCPTTC value. | | | | If XD3RTCPTTC is 9h and this register is Bh, frequency for RXDET H8EXIT detection while MODPHY SUS Power gating is enabled would be 99ms. | | | | U3 LFPS Periodic Sampling ON Time Control (U3_LFPS_PRDC_SAMPLING_ON_TIME_CTRL): | | 17 | 0h<br>RW | This field controls the ON time for the LFPS periodic sampling for USB3 ports. 0 ON time is 2 rtc clocks | | | IXW | 1 ON time is 3 rtc clocks | | | | Note: This field is ignored if USB3 PHY SUS Well Power Gating is enabled. | | | | AON LFPS Detector Enable Mode (AON_LFPS_DETECTOR_EN_MODE): | | 16 | 1h<br>RW | 1 - Allow the LFSP Detector in AON to own LFPS detection when the port is in PS3 for U2/U3 - not RxD regardless of port ownership. | | | I KVV | 0 - Allow the LFPS Detector in AON to own the LFPS detection only when the AON owns the port and in U2/U3 - not RxD | | | | SS U3 LFPS Detection Threshold (SS_U3_LFPS_DETECTION_THRESHOLD): | | 15:8 | 50h | This field controls the threshold used to determine when a valid U3 Wake is detected through when using the unfiltered LFPS source. | | | RW | The value on this field will reflect the binary count required to have been detected on the counter being clocked by the unfiltered Ifps source to result in a valid U3 wake detection. | | | | U3 LFPS Periodic Sampling Off Time Control (SS_U3_LFPS_PRDC_SAMPLING_OFFTIME_CTRL): | | | | This field controls the OFF time for the LFPS periodic sampling for USB3 Ports | | | | 0x0 periodic sampling is disabled. | | 7:4 | 9h | 0x1 OFF time is 1ms<br>0x2 OFF time is 2ms | | 7.4 | RW | 0xF OFF time is 15ms | | | | The ON Time is determined by the amount of time required to reliably determine if there is a valid LFPS and is HW implementation specific. | | | | A speed up mode shall be implemented where this field is in units of us. | | | | i.e. $0x1 = 1$ us OFF time, $0x2 = 2$ us OFF time, etc. | | | | PS3 LFPS Source Select (PS3_LFPS_SRC_SEL): | | 3 | 0h<br>RW | 0 LFPS Source is unfiltered 1 LFPS Source is filtered (Rx-Elec-Idle) | | | KVV | LFPS Source is filtered (KX-Liec-Idle) LFPS Source is Rx-Elec-Idle for any non PS3 state. | | | | XHCI Engine Autonomous Power Gate Exit Reset Policy | | | | (XHC_AUTO_PWRGATE_EXITRST_POLICY): | | | | Controls when the xHCI engine is brought out of reset due to a power ungate. | | 2 | 1h | 0 Engine is brought out of reset when D3 to D0 is triggered. This allows for a quick power up sequence while leaving the virtual PCIe LTSSM in L23 | | 2 | RW | is power | | | | ungate is not due to D3 to D0. | | | | 1 Engine is brought out of reset along with the rest of the IP. This is required for PMC save/restore flow. | | | | USB2 Port Wake Unit Coupling Policy | | | | (USB2_PORT_WAKE_COUPLING_POLICY): | | 1 | 0h<br>RW | Controls the trigger for USB2 Port Wake Units to initiate Port Level Power Off Preparation. | | | | 0 RTD3 triggered | | | | 1 - Port Triggered when in L1, L2 or Disabled, Disconnected | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | 0h | USB3 Port Wake Unit Coupling Policy (USB3_PORT_WAKE_COUPLING_POLICY): Controls the trigger for USB3 Port Wake Units to initiate Port Level Power Off Preparation. | | | | RW | 0 - RTD3 Triggered<br>1 - Port Triggered when in PS3 due to RxDetect, U3, U2 or Disabled | | # 12.3.171 Host Controller Misc Reg (HOST\_CTRL\_MISC\_REG) — Offset 80B0h Host Controller Misc Reg | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 80B0h | 0080037Fh | #### Register Level Access: | BIOS Access | | SMM Access | OS Access | | |-------------|----|------------|-----------|--| | F | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RW | USB2 LTR Update Disable (USB2_LTRUPDT_DIS): This controls the inclusion of the USB2 LTR based on link state. Setting this bit will disable USB2 LTR and will expose a NO Requirement from USB2 thus not impacting the aggregated LTR vaule for the controller. | | 30 | 0h<br>RW | USB2 Line State Debounce During Port Reset Policy (USB2_LINE_STATE_DEBOUNCE_DURING_PORT_RESET_POLICY): This register controls how the debounce is enforced during the Port Reset phase. 0 do not enable the line state debounce during port reset. 1 enable the line state debounce during port reset. | | 29 | 0h<br>RW | TTE PEXE Credit Fix Disable (TTE_PEXE_CREDIT_FIX_DISABLE): When set, it disables a fix implemented to re-deem PEXE credits when a port is disconnected | | 28 | 0h<br>RW | TTE Scheduling policy (TTE_SCHEDULING_POLICY): This register controls a fix made to prevent over-scheduling by not account for 188B in each uFrame. Setting this bit will disable the fix and allow for over-scheduling. | | 27 | 0h<br>RW | USB3 ITP Delta Timer Source Select (USB3_ITP_DELTA_TIMER_SOURCE_SELECT): This register selects the source for the delta timer tracking used for ITP generation. 0 the source is a 16.666 ns tick generated from a crystal reference clock 1 - the source is a 16.666 ns tick generated from the aux_cclk. This field needs to remain in sync with Frame Timer Source Select to ensure the are both set or both cleared. There is no support for any other combination. | | 26 | 0h<br>RW | Frame Timer Source Select (FRAME_TIMER_SOURCE_SELECT): This register controls the source for the frame timer. 0 the source for the frame timer is a crystal reference clock 1 the source for the frame timer is the aux_cclk. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | uFrame Masking Enable (UFRAME_MASKING_ENABLE): | | 25 | 0h<br>RW | If set, enables the uFrame tick to be masked due to ports being in U3/NC. This controls a fix made to disable the auto masking of uFrame tick due to port state without any pipeline idle condition. | | | | When cleared, the controller relies on gating of frame timer due to proper port state and idleness tracking from the pipeline. | | 24 | 0h<br>RW | Late FID Check Disable (LATE_FID_CHECK_DISABLE): This register disables the Late FID Check performed when starting an ISOCH stream. | | 23 | 1h<br>RW | Late FID TTE count adjust Disable (DIS_LATE_FID_TTE_CNT_ADJ): 0: the value of frame late skip count starts at 1 for TTE eps and 0 for non tte eps. this represents an adjustment for the number of SI missed. 1: the value of frame late skip count starts at 0 for both TTE eps and non TTE eps. | | | | Late FID difference calculation legacy (DIS_DIF_CAL_LEGACY): | | 22 | 0h | 0: late uframeid uses the new difference calculation to compute how may SI the TD is late. | | 22 | RW | 1: late uframeid uses the legacy difference calculation to compute how may SI the TD is late. | | | | ERDY flag Disable (ERDY_FLAG_DIS): | | 21 | 0h<br>RW | 0: An ERDY received on any interrupt EP will force the backbone clock high untill the next uframe to allow that eps trm pending mask to be cleared | | | | 1: This feature is disabled | | 20 | 0h<br>RW | Enable LTR DB Device Clear (EN_LTR_DB_DEV_CLR): 1: TDB | | | KW | 0: Enable bit operation | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | USB2 Resume Cx Inhibit Disable (USB2_RESUME_CX_INHIBIT_DISABLE): | | | 0h<br>RW | Controls if USB2 L1 Resume is allowed to contribute to DMA Active which will inhibit Cx state. | | 19 | | 0 USB2 L1 Resume is allowed to inhibit Cx via DMA Active | | | | 1 USB2 L1 Resume is NOT allowed to inhibit Cx via DMA Active | | | | When cleared, Cx will only be inhibited when the DMA traffic for the port begins. | | 10 | 0h | Late FID TTE Disable (LATE_FID_TTE_DIS): | | 18 | RW | 0: Late Frame ID Check is enabled for TTE Endpoints 1: Late Frame ID Check is disabled for TTE Endpoints | | | | Late FID uframe Check Disable (LATE FID UFRAME CHK DIS): | | 17 | 0h | 0 Frame ID Match only asserts in uframe 7 for non-TTE Endpoints Frame before | | | RW | match 1 Frame ID Match can assert in any uframe | | Late FID Extra Interval (LATE FID EXTRA INTER) | | Late FID Extra Interval (LATE FID EXTRA INTER): | | 16 | 10n 1 | | | 15:0 | 037Fh<br>RW | Valid Isoch Scheduling Range (VALID_ISOCH_SCHEDULING_RANGE): This register defines the window in miliseconds from the current Frame that will be considered for scheduling in an upcoming Frame. Anything scheduled outside of this window will be considered as late and will trigger the Missed Service Error. | ## 12.3.172 Host Controller Misc Reg2 (HOST\_CTRL\_MISC\_REG2) — Offset 80B4h Host Controller Misc Reg2 | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 80B4h | 10800184h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:29 | Oh<br>RW | Max Short Packet Advance Counter (MAX_SHORT_PKT_ADV_CNT): Short Packet Advance Throttling 0: Limit SPA to 4 TRB's 1: Limit SPA to 16 TRB's 2: limit SPA to 64 TRB's 3: limit SPA to 128 TRB's 4: limit SPA to 512 TRB's 5: limit SPA to 1024 TRB's 6: limit SPA to 2048 TRB's 7: Disabled | | | 28 | 1h<br>RW | Disable Scheduler FrameID Check (DIS_SCH_FRAMEID_CHK): Disable Scheduler FrameID check. 0: Scheduler FrameID check is enabled. 1: Scheduler FrameID check is disabled | | | 27 | 0h<br>RW | Disable ISOC Buffer Overrun Detect (DISABLE_ISOC_BUF_OVERRUN_DETECT): Enable bit to disable ISOC buff overrun error code reporting. 0: Enables the reporting of ISOC buffer Overrun Error code. 1: Disabled ISOC buffer Overrun Error Code and reports Babble instead | | | 26 | 0h<br>RW | Disable CPL NODMA TRB Walk (DISABLE_CPL_NODMA_TRB_WALK): Enable bit to walk NON-DMA TRB at the end of TD. 0-Enables the walk of NON-DMA TRB on encountering TRB Cache Invalidation scenario for TTE EP. 1-Disables the NON_DMA TRB walk on encountering TRB Cache Invalidation Scenario | | | 25 | 0h<br>RW | LTM Belt Valid Clear (LTM_BELT_VALID_CLR): LTM Belt Valid Clear | | | 24 | 0h<br>RW | TRM Drop Scheduler Request Disable (CFG_TRM_DROP_SCH_REQ_DIS): TRM Drop Scheduler Request Disable | | | 23 | 1h<br>RW | TRM Drop TTE Request Disable (CFG_TRM_DROP_TTE_REQ_DIS): TRM Drop TTE Request Disable | | | 22 | 0h<br>RW | TRM EDTLA Clear Disable (CFG_TRM_EDTLA_CLR_DIS): TRM EDTLA Clear Disable | | | 21 | 0h<br>RW | XFER is_serve Check Enable (CFG_XFER_IS_SERVE_CHK_EN): Enable checking is_serve condition in XFER, mainly for undoing fix if needed | | | 20 | 0h<br>RW | Remote Flow Control Disable (CFG_CPL_NPKT0_FC_DIS): Set low to allow receiving ACK with NUMP>0 to bring the TRM out of Remote Flow Control | | | 19:18 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 17 | 0h<br>RW | Disable IDT credit leak fix (CFG_DIS_ODMA_IDT_CRD_LEAK_FIX): Disable the IDT credit leak fix in odma. 0 Fix is enabled 1 Fix is disabled | | | 16 | 0h<br>RW | IDMA Tranfer Type_Check Disable (CFG_IDMA_TTYPE_CHK_DIS): Set to disable packet Transfer Type checking in IDMA | | | 15 | 0h<br>RW | Host Controller Reset Controller Isolation Disable (HCRST_CTRL_ISOL_DISABLE): Setting this bit to 1 will disable the Host Controller Reset based quiescing/isolation flow | | | 14 | 0h<br>RW | Disable IDMA Performance Fix (DISABLE_IDMA_PERF_FIX): Fix is enabled by default 0: Fix enabled 1: Fix disabled | | | 13 | 0h<br>RW | Enable HH Frindex Not Run (EN_HH_FRINDEX_NOT_RUN): Enable HH Frindex Not Run | | | 12 | 0h<br>RW | Disable IDT Fix ODMA (DISABLE_IDT_FIX_ODMA): Disable DMA_RD_WAIT_IDT arc fix. 0: Fix enabled 1: Fix disabled | | | 11 | 0h<br>RW | Disable Ping Fix ODMA (DISABLE_PING_FIX_ODMA): 0: Fix enabled 1: Fix disabled | | | 10 | 0h<br>RW | Disable CERR (Consecutive Errors) Fix (DISABLE_CERR_FIX_IDMA): 0: Fix enabled 1: Fix disabled | | | 9 | 0h<br>RW | Enable 100ms Watch Dog Timer (EN_100MS_WATCH_DOG_TIMER): 0: 300ms Watch Dog Timer for PHY status assertion 1: 100ms Watch Dog Timer for PHY status assertion | | | 8 | 1h<br>RW | Enable Watch Dog Timer (EN_WATCH_DOG_TIMER): When set, it will enable 100/300ms watch dog timer for PHY status assertion | | | 7 | 1h<br>RW | enable SSP ISOC Pipelining (EN_SSP_ISOC_PIPELINING): Enable ISOC Pipelining feature for SSP devices. 0:disable the feature 1:enable the feature | | | 6 | 0h<br>RW | Disable Trunk Clock Gating Un-gate on Flush (DISABLE_TCG_UNGATE_ON_FLUSH): When set, it will ungate the trunk clock gating for PIPE clock when there is flush whe DBC/EXI HHH is not idle. | | | 5 | 0h<br>RW | Disable VNN Frame Timer (DISABLE_VNN_FRAME_TIMER): Frame Timer Select This register defines the frame timer used for all frame timer derived ticks. 0 - Frame timer in the VNN is the source for all frame timer related tracking. 1 - Frame timer in the Gated VNN is the source for all frame timer related tracking. | | | 4 | 0h<br>RW | Disable Clear CCS on CAS Set (DISABLE_CLR_CCS_ON_CAS_SET): Disables Clear CCS on CAS. When set, XHCI port will not clear the CAS when CCS is set. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | Disable Root Hub Park at DBC Disconnect (DISABLE_RHUB_PARK_AT_DBCDISC): | | | | | On Default Enables Root Hub s/m to arc to DBC_DISCONNECTED from ERROR and RESET states if the reason to enter into those state was a prior connection failure to exchange Link Capabilities | | | | Set 1 Keep the Root hub s/m in ERROR or RESET as the case may connection as a DBC if the first attempt was failed due to PortCon | | | | 2 | 1h | Disable WPR on Disconnected Ports (DISABLE_BLOCK_WPR_ON_DISPORTS): | | | 2 | RW | Warm Port Reset on Disconnected Port Disable<br>When set, disables the generation of a WPR on a disconnected port. | | | 1:0 | 0h<br>RO | Reserved | | ## 12.3.173 Super Speed Port Enable (SSPE\_REG) — Offset 80B8h Super Speed Port Enable | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 80B8h | C0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 1h<br>RW | Block Power Down for Active LFPS (SS_CFG_BLOCK_PWRDWN_4_ACT_LFPS): Delay power down entry if Rx LFPS is active. Setting this bit will block the controllers power down entry seq (for Sx/D3/D0i2 etc) if Rx LFPS is active. The power down entry will happen once a device stops sending LFPS. Enable Clear CCS for Host Controller Reset (DIS_CLR_CCS_4_HCRESET): Enable Clearing of CCS for Host Controller Reset - Setting this bit clears the USB3 ports PORTSC.CCS bit upon Host Controller Reset. | | | 30 | 1h<br>RW | | | | 29 | 0h<br>RW | Disable Raw LFPS Based Detection Wake (DISABLE_RAWLFPS_BASED_WAKE_FIX): Disable Raw LFPS Detection Based Wake from P3 This bit is used to disable RTL fix provided to separate Raw LFPS and RxElecIDle detection 0: Transition port to RESUME based on raw LFPS detection 1: Transition port to RESUME based Filtered RxElecIdle detection | | | 28 | 0h<br>RW | EXI Override Disable (EXI_OVERRIDE_DIS): EXI Override Disable | | | 27:4 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | 0h<br>RW | USB3 Port Enable (SSPE_REG): This field controls whether SuperSpeed capability is enabled for a given USB3 port. When set to 1, Enables SuperSpeed termination Enables PORTSC to see the connects on the ports. When set to 0, Disables SuperSpeed termination Blocks PORTSC from reporting attach/connect. Places port in the lowest power state. | # 12.3.174 AUX Power Management Control (AUX\_CTRL\_REG1) — Offset 80E0h **AUX Power Management Control** | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 80E0h | 8080BCE0h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 1h<br>RW | D3 Hot function enable register (D3_HOT_FXN_EN): This bit is from pin input which is set 1. Software can alter it as needed. 0: D3 Hot Disabled 1: D3 Hot Enabled | | | 30 | 0h<br>RW | Allow L1 Core Clock Gating (ALL_L1_CORE_CG): When set to 1 allows core clock being gated during L1 state. | | | 29 | 0h<br>RW | Allow Engine PHY Status Extension (AL_EP_SEXT): When set to 1 allows the engine to extend PHY status of PCIe PIPE for one more cycle. This is due to the fact that our rate change function has a potential of not being able to sample the phystatus signal. | | | 28 | 0h<br>RW | Allow Engine PCIe Rate Change Passing (ALL_EP_RCP): When set to 1 allows the engine to pass PCIe rate change signal as it is from PCIe core to PCIe PHY. | | | 27 | 0h<br>RW | Allow Engine PERST Fundamental Reset (AL_PERST_FRST): When set to 1 allow engine to treat PERST# as a foundamental reset | | | 26 | 0h<br>RW | Overwrite PCIe P2 to P1 (OVR_PCIE_P2_P1): When set to 1 will overwrite a PCIe powerdown state of P2 to P1. | | | 25 | 0h<br>RW | Set Internal SSV 1 (SET_ISSV_1): When set to 1 set the internal SSV to 1. | | | 24 | 0h<br>RW | Clear Internal SSV 0 (CLR_ISSV_0): When set to 1 clear the internal SSV to 0. | | | 23 | 1h<br>RW | Enable Save/Restore Software Loading (EN_SRE_SW_LD): This is a bit that enables the save_restore_enable signal being loaded when a software command has set Save bit. This is a debug function. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 22 | 0h<br>RO | Reserved | | | 21 | 0h<br>RW | Force Save/Restore 1 (FORCE_SR1): When set to 1, it will force the save_restore flag to 1. This flag is an bit to ensure that the controller has masked the update during low power state. If software write this bit to 1, it must write it to 0 in order to resume the normal save and restore function. | | | 20 | 0h<br>RW | Disable Warm Reset Detect Speculative Upstream Ports (CFG_DIS_WRSTDET_SPECU): 0: Speculative upstream for Debug and SS/SSP port will detect WPR 1: No speculative upstream till port configuration is completed | | | 19 | 0h<br>RW | I/O Buffer Drive Strength (CIDS1): Controls the drive strength of the IO buffer | | | 18 | 0h<br>RW | I/O Buffer Drive Strength (CIDS0): Controls the drive strength of the IO buffer | | | 17 | 0h<br>RW | Disable Arc RXDP3 (CFG_DIS_ARC_RXDP3): When set to '1' DIsables arc to RXDET_p3 on disc from U2P3/U3 | | | 16 | 0h<br>RW | cfg clk gate dis (CCGD): 1: Disable USB3 port clock gating 0: Enable USB3 port clock gating | | | 15 | 1h<br>RW | Enable CFG RXDET P3 (EN_CFG_RDP3): When set to '1' enable cfg rxdet p3 | | | 14 | 0h<br>RW | Enable CFG PIPE Reset (EN_CFG_PIPE_RST): When set to '1' enable cfg pipe rst | | | 13 | 1h<br>RW | Enable Filter TX Idle (EN_FILT_TX_IDLE): When set to 1 enables a filter function to TX electrical idle signal at PCIe PIPE. The controller has a filter that sets TXelecidle signal of PCIe PIPE to 1 when it is in isolation state or power down transition states. | | | 12 | 1h<br>RW | Enable Host Engine Generate PME (EN_HE_GEN_PME): This is a global switch to whether or not eable this host engine to generate PME message. | | | 11 | 1h<br>RW | Enable Isolation (EN_ISOL): When set to '1' enable isolation | | | 10 | 1h<br>RW | Enable L1 Caused P2 Overwrite (EN_L1_P2_OVR): Set 1 to enable a new feature. This new feature is designed to use L1 as a state to identify whether the controller should do P2 Overwrite or not. Legacy behavior: P1 state was used to identify whether or not to invoke P2 overwrite function. | | | 9 | 0h<br>RW | Enable Core Clock Gating (EN_CORE_CG): When set to '1' disable core clock gating based on low power state entered | | | 8 | 0h<br>RW | Enable PHY Status Timeout (EN_PHY_STS_TO): When set to '1' enable PHY status timeout function which is designed to cover the PCIePHY issue that the controller may have not able to detect the PHY status toggle. | | | 7 | 1h<br>RW | Ignore aux_pm_en PCIe Core (IGN_APE_PC): When set to '1' ignore the aux_pm_en reg from PCIe core to continue the remote wake/clock switching support | | | 6 | 1h<br>RW | Enable P2 Overwrite P1 (EN_P2_OVR_P1): When set to '1' enable P2 overwrite P1 when PCIe core has indicated the transition from P0 to P1. This is to enable entering the even lower power state. | | | 5 | 1h<br>RW | Enable P2 Remote Wake (EN_P2_REM_WAKE): When set 1 '1' enable the remote wake function by allowing P2 clock/switching and P2 entering | | | 4:1 | 0h<br>RW | Forced PM State (FORCED_PM_STATE): Forced PM state | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------|--| | 0 | 0h<br>RW | Initiate Force PM State (INIT_FPMS): When set to '1' force PM state to go to the state indicated in bit 4:1 | | # 12.3.175 SuperSpeed Port Link Control (HOST\_CTRL\_PORT\_LINK\_REG) — Offset 80ECh SuperSpeed Port Link Control | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 80ECh | 18020000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:27 | 03h<br>RW | Force LTSSM State (FORCE_LTSSM_ST): LTSSM state to be forced This value is for test purpose only. | | | 26 | 0h<br>RW | Direct Link LTSSM State (DL_LTSSM_ST): 0: Normal operation mode 1: Direct link to a specific state specified by bit 31:27 This bit is for test purpose only. It shall be written 0 in normal operation mode. | | | 25 | 0h<br>RW | Direct Link To U0 (DL_U0): 0: Normal operation mode 1: Direct link to U0 This bit is for test purpose only. It shall be written 0 in normal operation mode. | | | 24:21 | 0h<br>RW | Forced Compliance Pattern (FORCED_CMP_PAT): Compliance pattern to be forced to enter compliance mode This value is for test purpose only. | | | 20 | 0h<br>RW | Enable Link Partner Error Count (EN_LES_CNT): 0: Disable link partner error count 1: Enable link partner error count | | | 19 | 0h<br>RW | TS Receive to Complete U1/U2/U3 Exit LFPS Handshake (TS_RCV_UX_EXIT_LFPS_HS): 1: enable TS receive to complete U1/U2/U3 exit LFPS handshake 0: disable TS receive to complete U1/U2/U3 exit LFPS handshake | | | 18 | 0h<br>RW | Enable Logic Idle Receive to Exit Polling (EN_LOGIC_TO_EXIT_POLLCONF_AND_RECCONF): 0: disable logic idle receive to exit Polling. Configuration and Recovery. 1: enable logic idle receive to exit Polling. Configuration and Recovery. | | | 17 | 1h<br>RW | Port Initialization Timeout Value (PORT_INTIL_TIMEOUT_VAL): This bit specifies the port initialization timeout value. 1: 20us - 21us 0: 19us - 20us | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 16:15 | 0h<br>RW | PHY Low Power Latency (PHY_LP_LAT): This field defines the latency to drive the PHY to enter low power mode 0: 4 cycles 1: 8 cycles 2: 16 cycles 3: 32 cycles | | | 14:12 | 0h<br>RW | Link Recovery Minimum Time (LR_MIN_TM): This value defines the minimum time for the link to stay in Recovery. Active other than from U3. The granuity is 128us. | | | 11:9 | 0h<br>RW | Link Polling Minimum Time (LP_MIN_TM): This value defines the minimum time for the link to stay in Polling.Active and Recovery.Active from U3. The granuity is 128us. | | | 8 | 0h<br>RW | Force Link Accept PM Command (FORCE_LA_PMC): 0: Normal operation mode 1: Force link to accept power management command | | | 7 | 0h<br>RW | Direct Link Recovery U0 (DL_REC_U0): 0: Normal operation mode 1: Direct link to Recovery from U0 | | | 6 | 0h<br>RW | Link Fast Training Mode (LINK_FTM): 0: Normal operation mode 1: Link fast training mode This bit should be written 0 in normal operation. | | | 5 | 0h<br>RW | Disable Link Scrambler (DIS_LINK_SCRAM): 0: Enable link scrambler 1: Disable link scramber | | | 4 | 0h<br>RW | Direct Link U3 From U0 (DL_U3_U0): 0: Normal operation mode 1: Direct link to U3 from U0 This bit is for test purpose only. It shall be written 0 in normal operation mode. | | | 3 | 0h<br>RW | Direct Link U3 From U0 (DL_U2_U0): 0: Normal operation mode 1: Direct link to U2 from U0 This bit is for test purpose only. It shall be written 0 in normal operation mode. | | | 2 | 0h<br>RW | Direct Link U3 From U0 (DL_U1_U0): 0: Normal operation mode 1: Direct link to U1 from U0 This bit is for test purpose only. It shall be written 0 in normal operation mode. | | | 1 | 0h<br>RW | Enable Link Loopback Master Mode (EN_LINK_LB_MAST): 0: Disable link loopback master mode 1: Enable link loopback master mode | | | 0 | 0h<br>RW | Disable Link Compliance Mode (DIS_LINK_CM): 0: Enable link compliance mode 1: Disable link compliance mode | | ## 12.3.176 USB2 Port Link Control 1 (USB2\_LINK\_MGR\_CTRL\_REG1) - Offset 80F0h These set of registers is used to control jey USB set of timers. They are spread over 4 registers each 32 bits wide. | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 80F0h | 314803A0h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 31h<br>RW | FS/LS Mode SE0 Disconnect Delay (FSLS_SE0_DIS_DEL_7_0): Number of microseconds of SE0 in FS/LS mode to register disconnect had occurred. | | | 23 | 0h<br>RW | Enable SNPS PHY Fix (EN_SNPS_PHY_FIX): Enable SNPS PHY Fix: 1: When set, termselect will assert at the start of EOR. Fslsserialmode will also deassert at the same clock as txenb. 0: Legacy behavior for Intel PHY. | | | 22 | 1h<br>RW | Enable L1 Disconnect in L0 (EN_L1_DISC_IN_L0): Enable Pseudo L0 state when transition from L1 to L2 due to disconnect: 1: When set, {L1 suspendm, L2 suspendm} will go from 01->11->10 to allow the USB2 PHY to exit L1 and enter L2 for deeper PM 0: Legacy behavior (01->10) | | | 21 | 0h<br>RW | Disable Purge On Setup (DIS_PURGE_ON_SETUP_FIX): To disable the fix for SETUP purge that match for both device address and endpoint number: 0: Only allow purge for SETUP when both device address and endpoint number are matched. 1: Revert back to old behaviour that purge is allowed when either device address or endpoint number is matched. | | | 20 | 0h<br>RW | L1 Exit Recovery Mode (L1_EXIT_RECOVERY_MODE): Mode for extended L1 Exit recovery delay: 0: 12us 1: 50us | | | 19 | 1h<br>RW | L1 Timeout Increment Mode (L1_TO_INCR_MODE): Mode select for L1 Timeout increments: 0: time out increments are in 125us 1: L1 Timeout increments are in 256us. Refer to USB2 PORTHLPMC.L1 Timeout in XHCI Spec for additional details | | | 18 | 0h<br>RO | Reserved | | | 17 | 0h<br>RW | Enable Detect Minimal Packet EOP (EN_DETECT_NOMINAL_PKT_EOP): 0: Detect minimal packet EOP. 1: Detect nominal packet EOP. | | | 16 Oh RW Disable Chirp Response (DIS_CHIRP_RESPONSE): 0: Normal 1: Force full speed on host ports (disable chirp response) | | 0: Normal | | | 15 | Disable 192 Byte Limit Check (DIS_192B_LIM): 0: Enforce 192 byte limit on complete-split INs. Treat any packet ) 192 as bab case. 1: Disable 192 byte limit check. | | | | 14 Oh RW External Provided FS/LS Disconnect (EXT_FSLS_DIS): 0: Internal FS/LS Disconnect from linestate(1:0) 1: External provided FS/LS Disconnect from hostdisconnect input | | 0: Internal FS/LS Disconnect from linestate(1:0) | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 13:12 | 0h<br>RW | UTMI Reset Source Select (UTMI_RST_SEL): Select UTMI Reset Source (FRD UTMI Reset Only) 00: HCReset or Force PHY Reset or internal reset after disconnect/suspend for restart (default) 01,11: UTMI reset = ~UTMI suspendm 10: UTMI reset = ~UTMI suspendm and synchronization to port clk. | | | 11 | 0h<br>RW | Disable HS Disconnect Window (DIS_HS_DIS_WIN): 0: Enable HS Disconnect Window Function 1: Disable HS Disconnect Window Function | | | 10 | 0h<br>RW | Disable Port Error Detection (DIS_PERR_DET): 0: Enable Port Error Detection (default) 1: Disable Port Error Detection | | | 9 | 1h<br>RW | Disable Peek Function for ISO-OUT (DIS_PF_IOUT): 0: Enable Peek function for ISO-OUT (default) 1: Disable Peek function for ISO-OUT | | | 8 | 1h<br>RW | Drive Resume-K FS/LS Serial Interface (DRV_RESK_FSLS_SER): 0: Drive Resume-K on parallel Interface 1: Drive Resume-K directly on FS/LS Serial Interface (default) | | | 7 | 1h<br>RW | Enable USB2 Drop-Ping (EN_U2_DROP_PING): 0: Disable Drop-Ping Function in USB2 Protocol (default) 1: Enable Drop-Ping Function in USB2 Protocol | | | 6 | 0h<br>RW | Enable USB2 Force-Ping (EN_U2_FORCE_PING): 0: Disable Force-Ping Function in USB2 Protocol (default) 1: Enable Force-Ping Function in USB2 Protocol | | | 5 | 1h<br>RW | Enable USB2 Auto-Ping (EN_U2_AUTO_PING): 0: Disable Auto-Ping Function 1: Enable Auto-Ping Function in USB2 Protocol (default) | | | 4 | 0h<br>RW | Disable PHY SuspendM (DIS_PHY_SUSM): 0: PHY is suspend=U3,U2,disconnect (default) 1: Disable PHY SuspendM in All States | | | 3 | 0h<br>RW | UTMI Internal Clock Gate Disable (UTMI_INT_CG_DIS): 0: Normal operation (internal clock gated in U2,U3,disconnect) 1: UTMI Internal Clock Gate Disable | | | 2 | 0h<br>RW | Disable PHY SuspendM in Disconnect State (DIS_PSUSM_DS): 0: PHY is suspendM=0 in Disconnect State (default) 1: Disable PHY SuspendM in Disconnect State | | | 1 | 0h<br>RW | Force PHY Reset (FORCE_PHY_RST): 0: Normal Operation (default) 1: Force PHY Reset | | | 0 | 0h<br>RW | USB2 Accelerated Simulation Timing (U2_ACC_SIM_TIM): 0: Normal Operation (default - FPGA/ASIC) 1: USB2 Accelerated Simulation Timing (default - simulation) | | ## 12.3.177 USB2 Port Link Control 2 (USB2\_LINK\_MGR\_CTRL\_REG2) - Offset 80F4h These set of registers is used to control jey USB set of timers. They are spread over 4 registers each 32 bits wide. | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 80F4h | 80C40620h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 1h<br>RW | Total Reset Duration[0] (TOT_RST_DUR_0): # of microseconds for total reset duration | | 30:18 | 0031h<br>RW | Chirp-K Duration (CHIRPK_DUR): # of microseconds of Chirp-K to register that a device is chirping | | 17:5 | 0031h<br>RW | K/J Disconnect Connect Delay (KJ_DIS_CON_DEL): # of microseconds of K/J in disconnected state to register connect has occurred. | | 4:0 | 00h<br>RW | FS/LS Mode SE0 Disconnect Delay[12:8] (FSLS_SE0_DIS_DEL_12_8): # of microseconds of SE0 in FS/LS mode to register disconnect had occurred. | ## 12.3.178 USB2 Port Link Control 3 (USB2\_LINK\_MGR\_CTRL\_REG3) - Offset 80F8h These set of registers is used to control jey USB set of timers. They are spread over 4 registers each 32 bits wide. | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 80F8h | F865EB6Bh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:28 | Fh<br>RW | U2 Entry Ignore Linestate Changes Duration[3:0] (U2_IGN_LS_DUR_3_0): # of microseconds after entering U2, linestate changes are ignored as bus settles | | 27:15 | 10CBh<br>RW | U3 Entry Ignore Linestate Changes Duration (U3_IGN_LS_DUR): # of microseconds after entering U3, linestate changes are ignored as bus settles | | 14:0 | 6B6Bh<br>RW | Total Reset Duration[15:1] (TOT_RST_DUR_15_1): # of microseconds for total reset duration | ## 12.3.179 USB2 Port Link Control 4 (USB2\_LINK\_MGR\_CTRL\_REG4) - Offset 80FCh These set of registers is used to control jey USB set of timers. They are spread over 4 registers each 32 bits wide. | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 80FCh | 02008003h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:29 | 0h<br>RO | Reserved | | | 28:27 | 0h<br>RW | Additional Guardband for L1 Advance Prewake (ADD_GB_4_L1_PREWAKE): 00: +0uF 01: +1uF 10: +2uF 11: +4uF | | | 26 | 0h<br>RW | select L1 min idle duration that will be driven to Scheduler. Either drive '0' or based on L1 Timeout value (SEL_L1_MIN_IDLE): select L1 min idle duration that will be driven to Scheduler. Either drive '0' or based on L1 Timeout value | | | 25 | 1h<br>RW | Enable periodic_prewake to prevent L1 entry if in U0, or wake from L1 if already in U2. (EN_PER_PREWAKE): Enable periodic_prewake to prevent L1 entry if in U0, or wake from L1 if already in U2. | | | 24:22 | 0h<br>RO | Reserved | | | 21:9 | 0040h<br>RW | U2 Detect Remote Wake Delay (U2D_RWAKE_DEL): #of microseconds after detecting U2 remote wake condition to reflect K | | | 8:0 | 003h<br>RW | U2 Entry Ignore Linestate Changes Duration[12:4] (U2_IGN_LS_DUR_12_4): # of microseconds after entering U2, linestate changes are ignored as bus settles | | ## 12.3.180 Power Scheduler Control-0 (PWR\_SCHED\_CTRL0) — Offset 8140h Power Scheduler Control-0 | | Туре | Size | Offset | Default | |---|------|--------|--------------|-----------| | Ī | MMIO | 32 bit | MBAR + 8140h | 0A019132h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 0Ah<br>RW | Engine Idle Hysteresis (EIH): This register controls the min. idle span that has to be observed from the engine idle indicators before the power state flags (xhc_*_idle) will indicate a 1. | | 23:12 | 019h<br>RW | Backbone PLL Shutdown Advance Wake (BPSAW): This register controls the time before the next scheduled transaction where the Backbone PLL request will assert. Register Format: Bits [11:7] # of 125us uframes Bits [6:0] # of microseconds (0-124) | | 11:0 | 132h<br>RW | Backbone PLL Shutdown Min. Idle Duration (BPSMID): The sum of this register plus the Backbone PLL Shutdown Advance Wake form to a Total Idle time. When the next scheduled periodic transaction is after present time + Total Idle, the Backbone PLL request will de-assert, allowing the PLL to shutdwon. Register Format: Bits [11:7] # of 125us uframes Bits [6:0] # of microseconds (0-124) | ## 12.3.181 Power Scheduler Control-1 (PWR\_SCHED\_CTRL2) — Offset 8144h These bit enable by EP type those EPs classes that are considered for determining next periodic active interval for pre-wake of the periodic\_active signal. EP classes that are disabled may never be observed in setting of the periodic\_active signal. | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8144h | 0000023Fh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------|--| | 31:27 | 0h<br>RO | Reserved | | | hysteresis loop for the LPMs. 1: The global pwr_sch_xhc_engine_prdc_idle signal is used to reset all of the perport hysteresis loops for LPM. This is the legacy behavior. 19 Oh RO Reserved Flow-Controlled SS INTR 2SI Mode (FLOW_CTRL_2SI_MODE): 0: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to the SI determined by the Endpoint's Interval value. 1: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to twice the SI determined by the Endpoint's Interval value. 17 Oh RW d0i2 Clear Alarm Fix Disable (D0I2_CLR_ALARM_FIX_DISAB): d0i2 Clear Alarm Fix Disable (NO_DB_CLR_VAL_DISAB): No Doorbell Clear Valid Disable Disable BELT Latch (DISAB_BELT_LATCH): 1: The Power Scheduler's interface to the LTR Manager signals BELT and | Bit<br>Range | Default & Access | Field Name (ID): Description | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--| | 26 Oh RW STATEL* FSM will wait for inprogress NDE message to complete before transitioning to one of the INACTIVE states 1: LTR_STATE_* FSM will not wait for inprogress NDE message to complete before transitioning to one of the INACTIVE states 1: LTR_STATE_* FSM will not wait for inprogress NDE message to complete before transitioning to one of the INACTIVE states Disable sending NDE sideband messages with NOREQ (NDE_SBMSG_NOREQ_DIS): Policy to disable sending NOREQ NDE sideband messages. 0: Controller will send NOREQ NDE sideband messages 1: Controller will not send NOREQ NDE sideband messages 1: Controller is not allowed to send NDE_SBMSG_EN): Policy to enable NDE Sideband messaging. 0: Controller is not allowed to send NDE sideband messages 1: Controller is allowed to send NDE sideband messages 1: Controller is allowed to send NDE sideband messages 23:21 Oh RO Reserved Revert LPM Hysteresis Clear (RVRT_LPM_HYS_CLR): 0: The per-port periodic active signal from the Scheduler is used to reset the per-port hysteresis loop for the LPMs. 1: The global pwr_sch_xLc_engine_prdc_idle signal is used to reset all of the per-port hysteresis loops for LPM. This is the legacy behavior. 19 Oh RO Reserved Flow-Controlled SS INTR 2SI Mode (FLOW_CTRL_2SI_MODE): 0: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm the side determined by the Endpoint's Interval value. 1: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm the side determined by the Endpoint's Interval value. 17 Oh RW di012 Clear Alarm Fix Disable (D012_CLR_ALARM_FIX_DISAB): 0 Oh No Doorbell Clear Valid Disable (NO_DB_CLR_VAL_DISAB): No Doorbell Clear Valid Disable (NO_DB_CLR_VAL_DISAB): 15 In Power Scheduler's interface to the LTR Manager signals BELT and No_Requirement are not latched with the Request signal and can change before Hal is deaserted. | | | | | | 0: LTR_STATE_* FSM will wait for inprogress NDE message to complete before transitioning to one of the INACTIVE states 1: LTR_STATE_* FSM will not wait for inprogress NDE message to complete before transitioning to one of the INACTIVE states Disable sending NDE sideband messages with NoREQ (NDE_SBMSG_NOREQ_DIS): Policy to disable sending NOREQ NDE sideband messages. 0: Controller will send NOREQ NDE sideband messages 1: Controller will not send NOREQ NDE sideband messages 1: Controller is not allowed to send NDE Sideband messages 1: Controller is allowed to send NDE Sideband messages 1: Controller is allowed to send NDE Sideband messages 1: Controller is allowed to send NDE Sideband messages Reserved Reserved Revert LPM Hysteresis Clear (RVRT_LPM_HYS_CLR): 0: The per-port periodic active signal from the Scheduler is used to reset the per-port hysteresis loop for the LPMs. 1: The global pwr_sch_xhc_engine_prdc_idle signal is used to reset all of the per-port hysteresis loop for LPM. This is the legacy behavior. Plow-Controlled SS INTR 2SI Mode (FLOW_CTRL_2SI_MODE): 0: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to the SI determined by the Endpoint's Interval value. Plow-Controlled SS INTR 2SI Mode (FLOW_CTRL_2SI_MODE): 0: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to the SI determined by the Endpoint's Interval value. Plow-Controlled SS INTR 2DI Sable (DOI2_CLR_ALARM_FIX_DISAB): 0: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to the SI determined by the Endpoint's Interval value. Disable BELT Latch (DISAB_BELT_LATCH): 1: The Power Scheduler's interface to the LTR Manager signals BELT and No_Requirement are not latched with the Request signal and can change before Hail is deasserted. | 26 | 0h | | | | transitioning to one of the INACTIVE states Disable sending NDE sideband messages with NoREQ (NDE_SBMSG_NOREQ_DIS): Policy to disable sending NOREQ NDE sideband messages Controller will send NOREQ NDE sideband messages Controller will send NOREQ NDE sideband messages Controller will not send NOREQ NDE sideband messages Controller sideband messaging (NDE_SBMSG_EN): Policy to enable NDE Sideband messaging (NDE_SBMSG_EN): Policy to enable NDE Sideband messages Controller is not allowed to send NDE sideband messages Controller is allowed to send NDE sideband messages Controller is allowed to send NDE sideband messages Reserved | 20 | RW | 0: LTR_STATE_* FSM will wait for inprogress NDE message to complete before transitioning to one of the INACTIVE states | | | Controller will send NOREQ NDE sideband messages | | | 1: LTR_STATE_* FSM will not wait for inprogress NDE message to complete before transitioning to one of the INACTIVE states | | | 25 Oh RW Policy to disable sending NOREQ NDE sideband messages. 0: Controller will send NOREQ NDE sideband messages 1: Controller will not send NOREQ NDE sideband messages 1: Controller will not send NOREQ NDE sideband messages 1: Controller both NDE sideband messaging (NDE_SBMSG_EN): Policy to enable NDE Sideband messaging. 0: Controller is not allowed to send NDE sideband messages 1: Controller is allowed to send NDE sideband messages 1: Controller is allowed to send NDE sideband messages 23:21 Oh RO Reserved Revert LPM Hysteresis Clear (RVRT_LPM_HYS_CLR): 0: The per-port periodic active signal from the Scheduler is used to reset the per-port hysteresis loop for the LPMs. 1: The global pwr_sch_xhc_engine_prdc_idle signal is used to reset all of the per-port hysteresis loops for LPM. This is the legacy behavior. 19 Oh RO Reserved Flow-Controlled SS INTR 2SI Mode (FLOW_CTRL_2SI_MODE): 0: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to the SI determined by the Endpoint's Interval value. 1: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to twice the SI determined by the Endpoint's Interval value. 17 Oh RW doi2 Clear Alarm Fix Disable (DOI2_CLR_ALARM_FIX_DISAB): doi2 Clear Alarm Fix Disable (DOI2_CLR_ALARM_FIX_DISAB): No Doorbell Clear Valid Disable (NO_DB_CLR_VAL_DISAB): 15 No Poorbell Clear Valid Disable (No_DB_CLR_VAL_DISAB): 15 No Poorbell Clear Valid Disable (No_DB_CLR_VAL_DISAB): No Requirement are not latched with the Request signal and can change before Halis deasserted. | | | | | | 1: Controller will send NOREQ NDE sideband messages 1: Controller will not send NOREQ NDE sideband messages 1: Controller will not send NOREQ NDE sideband messages 1: Controller is not allowed to send NDE sideband messages 1: Controller is not allowed to send NDE sideband messages 1: Controller is allowed to send NDE sideband messages 1: Controller is allowed to send NDE sideband messages 23:21 | 25 | _ | ` | | | 24 Oh RW Policy to enable NDE Sideband messaging (NDE_SBMSG_EN): Policy to enable NDE Sideband messaging. 0: Controller is not allowed to send NDE sideband messages 1: Controller is allowed to send NDE Sideband messages 23:21 Oh RO Reserved 20 Oh RW RW 21 Oh RO Reserved 22 Oh RO Reserved 23:21 Oh RO Reserved 24 Oh RW RO Reserved 25 Oh RW RO Reserved 26 Oh RO Reserved 27 Oh RO Reserved 28 Flow-Controlled SS INTR 2SI Mode (FLOW_CTRL_2SI_MODE): O: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to the SI determined by the Endpoint's Interval value. 1: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to twice the SI determined by the Endpoint's Interval value. 28 Oh RW | | RW | | | | 24 | | | | | | 23:21 | | Oh | | | | 1: Controller is allowed to send NDE Sideband messages Reserved Revert LPM Hysteresis Clear (RVRT_LPM_HYS_CLR): 0: The per-port periodic active signal from the Scheduler is used to reset the per-por hysteresis loop for the LPMs. 1: The global pwr_sch_xhc_engine_prdc_idle signal is used to reset all of the per-port hysteresis loops for LPM. This is the legacy behavior. Reserved Reserved Flow-Controlled SS INTR 2SI Mode (FLOW_CTRL_2SI_MODE): 0: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to the SI determined by the Endpoint's Interval value. 1: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to twice the SI determined by the Endpoint's Interval value. 17 Oh RW d0i2 Clear Alarm Fix Disable (D0I2_CLR_ALARM_FIX_DISAB): d0i2 Clear Alarm Fix Disable (NO_DB_CLR_VAL_DISAB): No Doorbell Clear Valid Disable (NO_DB_CLR_VAL_DISAB): 16 Oh No Doorbell Clear Valid Disable (NO_DB_CLR_VAL_DISAB): 17 Disable BELT Latch (DISAB_BELT_LATCH): 18 The Power Scheduler's interface to the LTR Manager signals BELT and No_Requirement are not latched with the Request signal and can change before Halis deasserted. | 24 | _ | , | | | Reserved Revert LPM Hysteresis Clear (RVRT_LPM_HYS_CLR): 0: The per-port periodic active signal from the Scheduler is used to reset the per-port hysteresis loop for the LPMs. 1: The global pwr_sch_xhc_engine_prdc_idle signal is used to reset all of the per-port hysteresis loops for LPM. This is the legacy behavior. 19 Oh RO Reserved Flow-Controlled SS INTR 2SI Mode (FLOW_CTRL_2SI_MODE): 0: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to the SI determined by the Endpoint's Interval value. 1: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to twice the SI determined by the Endpoint's Interval value. 17 Oh RW d0i2 Clear Alarm Fix Disable (D0I2_CLR_ALARM_FIX_DISAB): d0i2 Clear Alarm Fix Disable (NO_DB_CLR_VAL_DISAB): No Doorbell Clear Valid Disable (NO_DB_CLR_VAL_DISAB): 15 Oh Oh RW Oh RO Oborbell Clear Valid Disable (NO_DB_CLR_VAL_DISAB): 1: The Power Scheduler's interface to the LTR Manager signals BELT and No_Requirement are not latched with the Request signal and can change before Halis deasserted. | | | | | | 0: The per-port periodic active signal from the Scheduler is used to reset the per-port hysteresis loop for the LPMs. 1: The global pwr_sch_xhc_engine_prdc_idle signal is used to reset all of the per-port hysteresis loops for LPM. This is the legacy behavior. 19 0h RO Reserved Flow-Controlled SS INTR 2SI Mode (FLOW_CTRL_2SI_MODE): 0: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to the SI determined by the Endpoint's Interval value. 1: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to twice the SI determined by the Endpoint's Interval value. 17 0h RW d0i2 Clear Alarm Fix Disable (D0I2_CLR_ALARM_FIX_DISAB): d0i2 Clear Alarm Fix Disable (NO_DB_CLR_VAL_DISAB): No Doorbell Clear Valid Disable Disable BELT Latch (DISAB_BELT_LATCH): 1: The Power Scheduler's interface to the LTR Manager signals BELT and No_Requirement are not latched with the Request signal and can change before Halis deasserted. | 23:21 | _ | Reserved | | | hysteresis loop for the LPMs. 1: The global pwr_sch_xhc_engine_prdc_idle signal is used to reset all of the perport hysteresis loops for LPM. This is the legacy behavior. 19 | | | Revert LPM Hysteresis Clear (RVRT_LPM_HYS_CLR): | | | 1: The global pwr_sch_xhc_engine_prdc_idle signal is used to reset all of the perport hysteresis loops for LPM. This is the legacy behavior. 19 | 20 | 0h | 0: The per-port periodic active signal from the Scheduler is used to reset the per-port | | | 19 Oh RO Reserved Flow-Controlled SS INTR 2SI Mode (FLOW_CTRL_2SI_MODE): 0: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to the SI determined by the Endpoint's Interval value. 1: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to twice the SI determined by the Endpoint's Interval value. 17 Oh RW d0i2 Clear Alarm Fix Disable (D0I2_CLR_ALARM_FIX_DISAB): d0i2 Clear Alarm Fix Disable (NO_DB_CLR_VAL_DISAB): No Doorbell Clear Valid Disable (NO_DB_CLR_VAL_DISAB): No Doorbell Clear Valid Disable (NO_DB_CLR_VAL_DISAB): 1: The Power Scheduler's interface to the LTR Manager signals BELT and No_Requirement are not latched with the Request signal and can change before Halis deasserted. | 20 | RW | 1: The global pwr_sch_xhc_engine_prdc_idle signal is used to reset all of the per- | | | Flow-Controlled SS INTR 2SI Mode (FLOW_CTRL_2SI_MODE): 0: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to the SI determined by the Endpoint's Interval value. 1: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to twice the SI determined by the Endpoint's Interval value. 17 Oh RW d0i2 Clear Alarm Fix Disable (D0I2_CLR_ALARM_FIX_DISAB): d0i2 Clear Alarm Fix Disable No Doorbell Clear Valid Disable (NO_DB_CLR_VAL_DISAB): No Doorbell Clear Valid Disable Disable BELT Latch (DISAB_BELT_LATCH): 1: The Power Scheduler's interface to the LTR Manager signals BELT and No_Requirement are not latched with the Request signal and can change before Halis deasserted. | | port hysteresis loops for LPM. This is the legacy behavior. | | | | 18 Oh RW O: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to the SI determined by the Endpoint's Interval value. 1: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to twice the SI determined by the Endpoint's Interval value. 17 Oh RW d0i2 Clear Alarm Fix Disable (D0I2_CLR_ALARM_FIX_DISAB): d0i2 Clear Alarm Fix Disable (NO_DB_CLR_VAL_DISAB): No Doorbell Clear Valid Disable (NO_DB_CLR_VAL_DISAB): No Doorbell Clear Valid Disable Disable BELT Latch (DISAB_BELT_LATCH): 1: The Power Scheduler's interface to the LTR Manager signals BELT and No_Requirement are not latched with the Request signal and can change before Halis deasserted. | 19 | _ | Reserved | | | the SI determined by the Endpoint's Interval value. 1: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm t twice the SI determined by the Endpoint's Interval value. 17 Oh RW Oh RW Oh RW No Doorbell Clear Valid Disable (NO_DB_CLR_VAL_DISAB): No Doorbell Clear Valid Disable Disable BELT Latch (DISAB_BELT_LATCH): 1: The Power Scheduler's interface to the LTR Manager signals BELT and No_Requirement are not latched with the Request signal and can change before Hal is deasserted. | | | Flow-Controlled SS INTR 2SI Mode (FLOW_CTRL_2SI_MODE): | | | 1: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm t twice the SI determined by the Endpoint's Interval value. 17 Oh RW Oh RW Oh RW No Doorbell Clear Valid Disable (NO_DB_CLR_VAL_DISAB): No Doorbell Clear Valid Disable Disable BELT Latch (DISAB_BELT_LATCH): 1: The Power Scheduler's interface to the LTR Manager signals BELT and No_Requirement are not latched with the Request signal and can change before Halis deasserted. | 18 | | 0: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to the SI determined by the Endpoint's Interval value. | | | 17 RW d0i2 Clear Alarm Fix Disable 16 No Doorbell Clear Valid Disable (NO_DB_CLR_VAL_DISAB): No Doorbell Clear Valid Disable Disable BELT Latch (DISAB_BELT_LATCH): 1: The Power Scheduler's interface to the LTR Manager signals BELT and No_Requirement are not latched with the Request signal and can change before Halis deasserted. | | | 1: The Power Scheduler will Schedule all Flow-Controlled SS INTR Endpoint's alarm to twice the SI determined by the Endpoint's Interval value. | | | 16 No Doorbell Clear Valid Disable (NO_DB_CLR_VAL_DISAB): No Doorbell Clear Valid Disable Disable BELT Latch (DISAB_BELT_LATCH): 1: The Power Scheduler's interface to the LTR Manager signals BELT and No_Requirement are not latched with the Request signal and can change before Halis deasserted. | 17 | _ | , – – – , | | | No Doorbell Clear Valid Disable Disable BELT Latch (DISAB_BELT_LATCH): 1: The Power Scheduler's interface to the LTR Manager signals BELT and No_Requirement are not latched with the Request signal and can change before Halis deasserted. | | | | | | 1: The Power Scheduler's interface to the LTR Manager signals BELT and No_Requirement are not latched with the Request signal and can change before Hall is deasserted. | 16 | 16 | | | | No_Requirement are not latched with the Request signal and can change before Hall is deasserted. | | | Disable BELT Latch (DISAB_BELT_LATCH): | | | KW . | 15 | - | No_Requirement are not latched with the Request signal and can change before Halt | | | 0: The Power Scheduler's interface to the LTR Manager signals BELT and No_Requirement are latched when the Request signal is asserted and will remain latched until Halt is deasserted. | | | No_Requirement are latched when the Request signal is asserted and will remain | | | LPM Prewake Interrupt NAK Disable (LPM_PREWAKE_INTR_NAK_DIS): | | 0h<br>RW | LPM Prewake Interrupt NAK Disable (LPM_PREWAKE_INTR_NAK_DIS): | | | 1 14 1 ' | 14 | | · · | | | RW 0: Ignore the Naked INTR for LPM. 1: Do not ignore the Naked INTR for LPM. | | | | | | LPM Prewake Interrupt Enable (LPM_PREWAKE_INTR_EN): | | | | | | LPM Prewake Interrupt Enable | | | LPM Prewake Interrupt Enable | | | 13:12 Oh 11: Disable interrupt prewake for LPM. | 13:12 | 0h<br>RW | · · | | | RW 01: Enable interrupt OUT prewake for LPM. 10: Enable interrupt IN prewake for LPM. | | | · · · · | | | 00: Enable both interrupt IN/OUT prewake for LPM. | | | · · · | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 11:10 | 0h<br>RW | Idle Scale (IDLE_SCALE): Engine Idle Hysteresis Scale Controls the Engine Idle Hysteresis scale. 0 - clock 1 - 1 us 2 - 125 us | | | 9 | 1h<br>RW | HS Interrupt-OUT Alarm (HS_INT_OUT_ALRM): HS Interrupt OUT Alarm | | | 8 | 0h<br>RW | HS Interrupt-IN Alarm (HS_INT_IN_ALRM): HS Interrupt IN Alarm (HSII): Note: This is required to be set to enable the functionality behind the PCICFG.HSCFG2.HSIIPAPC method of tracking HS Intr IN EPs for Periodic Active. | | | 7 | 0h<br>RW | SS Interrupt-OUT FC Alarm (SS_INT_OUT_FC_ALRM): SS Interrupt OUT Alarm | | | 6 | 0h<br>RW | SS Interrupt-IN Alarm (SS_INT_IN_FC_ALRM): SS Interrupt IN Alarm | | | 5 | 1h<br>RW | SS Interrupt-OUT & not in FC Alarm (SS_INT_OUT_ALRM): SS Interrupt OUT and not in FC Frame Alarm | | | 4 | 1h<br>RW | SS Interrupt-IN & not in FC Alarm (SS_INT_IN_ALRM): SS Interrupt IN and not in FC Frame Alarm | | | 3 | 1h<br>RW | HS ISO-OUT Alarm (HS_ISO_OUT_ALRM): HS ISO-OUT Alarm | | | 2 | 1h<br>RW | HS ISO-IN Alarm (HS_ISO_IN_ALRM): HS ISO-IN Alarm | | | 1 | 1h<br>RW | SS ISO-OUT Alarm (SS_ISO_OUT_ALRM): SS ISO-OUT Alarm | | | 0 | 1h<br>RW | SS ISO-IN Alarm (SS_ISO_IN_ALRM): SS ISO-IN Alarm | | # 12.3.182 AUX Power Management Control (AUX\_CTRL\_REG2) — Offset 8154h AUX Power Management Control Register2 | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8154h | 81192206h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 1h<br>RW | Disable L1P2 Exit on Wake Enable (DIS_L1P2_EXIT_ON_WAKE_EN): This bit disables the dependency on Wake Enables defined in PORTSC for L1P2 exit when in D0 | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 30 | 0h<br>RW | Link Fast Training Mode (CFG_FAST_TRAINING): 0: Normal operation mode 1: Link fast training mode This bit should be written 0 in normal operation | | | 29 | 0h<br>RW | SNPS PHY Status Done L1 Disable (SNPS_PHYSTATUS_DONE_L1_DIS): SNPS PHY Status Done L1 Disable | | | 28 | 0h<br>RW | Shadow Decode Disable (SHADOW_DECODE_DIS): Shadow Decode Disable | | | 27 | 0h<br>RW | Battery Charge D3 Enable (BATT_CHARGE_D3_EN): Battery Charge D3 Enable | | | 26 | 0h<br>RW | Debounce Enable (CFG_DEBOUNCE_EN): Debounce Enable | | | 25 | 0h<br>RW | PCIe P0 Exit L1 Enable (PCIE_P0_EXIT_L1_EN): PCIe P0 Exit L1 Enable | | | 24 | 1h<br>RW | Enable L1 exit notification to SNPS PCIe core (EN_L1_EXIT_NOTIF_PCIE): This bit enables a L1 exit notification to SNPS PCIe core. There is a case where USB ports have waked up and AUX PM module has started the wakeup process. The AUX PM control state got into a wait for P0 state because it needs to wait until PCIe core to signal powerdown state change. Due to the fact that the core is in D3Hot, there is no run_stop bit set such that no internal interrupt will be fired. This causes the LTSSM of PCIe stayed in L1 even though AUX PM has known that it needs an L1 exit. This bit works together with bit21 of this register. 1: enables this feature 0: disables this feature. | | | 23 | 0h<br>RW | Disable PLC on Disconnect (DIS_PLC_ON_DISCONNECT): 1: do not assert PLC for disconnection 0: assert PLC for disconnection | | | 22 | 0h<br>RW | Treat Idle as TS2 in LTSSM Wait for TS2 (TREAT_IDLE_AS_TS2_IN_LTSSM_WAIT_4_TS2): This bit enables a feature in PCIe core LTSSM to treat IDLE received as TS2 when LTSSM is in wait for TS2 receive state. This is a function requested from PHY where it is possible to not able to receive TS2 without error. 1: treat Logic IDLE as TS2 received when in some PCIe LTSSM state. 0: disable this feature. | | | 21 | 0h<br>RW | Disable p2 overwrite due to the D3HOT where PCIe core enters the L1 (DIS_P2_OVERWRITE_DUE2_D3HOT): This feature applies when if PCIe core LTSSM enters L1 due to the D3hot, the aux PM control will not start a P2 overwrite function in anticipating for the next L23 enter. 1: disables p2 overwrite due to the D3HOT where PCIe core enters the L1. 0: enables P2 overwrite even when in D3Hot state. | | | 20 | 1h<br>RW | Enable the port to enter U3 automatically when in U1/U2 (ENABLE_AUTO_U3_ENTRY_FROM_U2_U3): 1: enables the port to enter U3 automatically when in U1/U2 0: disables the port to enter U3 automatically when in U1/U2 | | | 19 | 1h<br>RW | No Linkdown Reset is Issue During Low Power State (DIS_LINKDOWN_RST_DURING_LOW_POWER): No linkdown reset is issue during low power state | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 18 | 0h<br>RW | Exit Deep Sleep If PCIe In P0 (EN_EXIT_DEEP_SLEEP_IF_PCIE_IN_P0): This bit enables a feature in AUX PM module where if PCIe core LTSSM is in P0 for a duration of time, the controller will exit the deep sleep state. This is for failure control in case. 0: disable this feature 1: enables this feature | | | 17 | Oh This bit selects U2 exit LFPS timer value RW 0: 320ns 400ns in 25MHz domain 1: 240ns 320ns in 25MHz domain | | | | 16 | 1h<br>RW | Enable Exit Deep Sleep on USB Port Wakeup (EN_EXIT_DEEP_SLEEP_ON_USB_PORT_WAKEUP): This bit enables a function that AUX PM module exits from the deep sleep state due to the USB ports wakeup level signal. 0: disables this function which means that a wakeup pulse generated from each USB PortSC event will wake up the AUX PM module from deep sleep if the D3 state is programmed. 1: enables this function | | | 15:14 | 0h<br>RW | P3 Entry Timeout (P3_ENTRY_TIMEOUT): This field defines the timeout value to enter P3 mode in U2. 00: 7us 8us 01: 511us 512us 10: disables the timer (0us) 11: disables the timer (0us) | | | 13 | 1h<br>RW | Enable U2 P3 Mode (EN_U2_P3): 0: Disable U2 P3 mode 1: Enable U2 P3 mode | | | 12:11 | 0h<br>RW | Fine Debug Mode Select (FINE_DM_SEL): Fine Debug Mode Select | | | 10 | 0h<br>RW | Enable Low Power State Based Core Clock Gating (EN_LP_CORE_CG): When set to '1' enable core clock gating based on low power state entered | | | 9 | 1h<br>RW | Disable USB3 Port Status Changed Event (DIS_U3_PORT_SCE): 0: Enable USB3 port status change event generation if any change bit is not cleared 1: Disable USB3 port status change event generation if any change bit is not cleared Bit 12 default 0 | | | 8:4 | 00h<br>RW | Debug Mode Select Register (DEB_MODE_SEL): Debug Mode Select Register | | | 3 | 0h<br>RW | Enable Auto Wakeup Non-IDLE (EN_AWAK_NIDLE): When set to 1 enables the auto wakeup function when engine has identified non IDLE condition. | | | 2 | 1h<br>RW | Enable PM Control P1 Exit P2 (EN_PMC_P1_EXIT_P2): When set 1 enables the PM control module to transition to P1 instead of P0 when exit P2. | | | 1 | 1h<br>RW | Enable PCIe PIPE CLK Isolation (EN_PP_CLK_ISOL): When set to 1 enables the PCIe PIPE CLK to be isolated when main power is removed. | | | 0 | 0h<br>RW | Enable P2 Overwrite P1 Allowed Detect (EN_P2OVRP1_ADET): When set to 1 enables a function that can detect whether or not enable P2 overwrite P1 function. The condition to get to P2 overwrite is when engine is in idle conditions. This means that there is no ISO EP pending. | | ## 12.3.183 USB2 PHY Power Management Control (USB2\_PHY\_PMC) — Offset 8164h **USB2 PHY Power Management Control** | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8164h | 000000FCh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW | 125us Frame Tick Sync Selection (FRAMETICK_SYNC_SEL): 0: Selects 125us tick synched from Frame Clock. 1: Selects 125us tick synched from aux_clk. | | | 30:8 | 0h<br>RO | Reserved | | | 7 | 1h<br>RW | Enable Command Manager Active Indication for Tx/Rx Bias (EN_CMDM_TXRXB): Enable Command Manager Active indication for Tx/Rx Bias circuit HS Phy PM Policy | | | 6 | 1h<br>RW | Enable TTE Tx/Rx Bias (EN_TTE_TXRXB): Enable TTE Active indication for Tx/Rx Bias circuit HS Phy PM Policy | | | 5 | 1h<br>RW | Enable IDMA Tx/Rx Bias (EN_IDMA_TXRXB): Enable IDMA Active indication for Tx/Rx Bias circuit HS Phy PM Policy | | | 4 | 1h<br>RW | Enable ODMA Tx/Rx Bias (EN_ODMA_TXRXB): Enable ODMA Active indication for Tx/Rx Bias circuit HS Phy PM Policy | | | 3 | 1h<br>RW | Enable TRM Tx/Rx Bias (EN_TRM_TXRXB): Enable Transfer Manager Active indication for Tx/Rx Bias circuit HS Phy PM Policy | | | 2 | 1h<br>RW | Enable Scheduler Tx/Rx Bias (EN_SCH_TXRXB): Enable Scheduler Active indication for Tx/Rx Bias circuit HS Phy PM Policy | | | 1 | 0h<br>RW | Enable Rx Bias ckt disable (EN_RXB_CD): When set enables the Rx bias ckt to be disabled when conditions met (as described by the HS phy PM policy bits) | | | 0 | 0h<br>RW | Enable Tx Bias ckt disable (EN_TXB_CD): When set enables the Tx bias ckt to be disabled when conditions met (as described by the HS phy PM policy bits) | | ## 12.3.184 XHCI Aux Clock Control Register (XHCI\_AUX\_CCR) — Offset 816Ch XHCI Aux Clock Control Register | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 816Ch | 000F403Ch | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 0h<br>RO | Reserved | | | 19 | 1h<br>RW | USB3 Partition Engine/Link trunk gating Enable (PARUSB3_ENG_GEN): When set to 1 enables gating of the SOSC trunk to the XHCI engine and link in the PARUSB3 partition. | | | 18 | 1h<br>RW | USB3 Partition Frame Timer trunk gating Enable (PARUSB3_LINK_GEN): When set to 1 enables gating of the SOSC trunk to the Frame timer in the PARUSB3 partition. | | | 17 | 1h<br>RW | USB2 link partition clock gating enable (PARUSB2_CLK_GEN): When set to 1 enables gating of the SOSC trunk to the USB2 link and Phy logic in the PARUSB2 partition. | | | 16 | 1h<br>RW | USB2/USHIP 12.5 MHz partition clock gating enable (USHIP_PCGEN): When set to 1 enables gating of the 12.5 MHz SOSC trunk to the USB2 and USHIP logic in the PARUSB2 partition. | | | 15 | 0h<br>RO | Reserved | | | 14 | 1h<br>RW | USB3 Port Aux/Core clock gating enable (USB3_AC_CGE): When set, allows the aux_cclk clock into the USB3 port to be gated when conditions are met. Usage of this bit is further qualified with xHC Dynamic Clock Gating Disable setting. If the setting disables dynamic clock gating, Aux clock gating will not be enabled either. This bit always returns the value that was written to it irrespective of the setting of xHC Dynamic Clock Gating Disable setting. | | | 13:12 | Oh<br>RW | Rx Detect Timer when port Aux Clock is Gated (RX_DT_ACG): This field defines the value of the timer used to perform Rx Detect when port Aux Clock has been gated. 0x0: 100ms 0x1: 12ms Others: Reserved Note: This timer shall use the Fast Training Timer Tick (about 1us tick) for simulation purposes. For Fast Training mode, the above timeouts will become about 11us and about 100us, +/- implementation uncertainty, respectively. | | | 11:10 | 0h<br>RO | Reserved | | | 9 | 0h<br>RW | Aux Clock Gating Counter PipeStage Enable (AUXCLKGT_CNTEN_PIPE_STGEN): Policy to enable pipe stage on cnten of aux_clk and frame_clk gating logic | | | 8 | 0h<br>RO | Reserved | | | 7 | 0h<br>RW | Frame Timer Clock Gating Ports in U2 Enable (FTCGPU2E): This bit, when set, allows Host Controller to gate the clock to the Frame Timer when ports are in U2. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | 0h | USB2 port clock throttle enable (USB2_PC_TE): | | | 6 | RW | When set, allows the Aux clock into the USB2 ports to be throttled when conditions allow. | | | | | XHCI Engine Aux clock gating enable (XHCI_AC_GE): | | | 5 | 1h<br>RW | When set, allows the aux clock into the XHCI engine to be gated when idle. Usage of this bit is further qualified with xHC Dynamic Clock Gating Disable setting. If the setting disables dynamic clock gating, Aux clock gating will not be enabled either. This bit always returns the value that was written to it irrespective of the setting of xHC Dynamic Clock Gating Disable setting. | | | | | XHCI Aux PM block clock gating enable (XHCI_APMB_CGE): | | | | | When set, allows the aux clock into the Aux PM block to be gated when idle. | | | 4 | 1h<br>RW | Usage of this bit is further qualified with xHC Dynamic Clock Gating Disable setting. If the setting disables dynamic clock gating, Aux clock gating will not be enabled either. This bit always returns the value that was written to it irrespective of the setting of | | | | | xHC Dynamic Clock Gating Disable setting. | | | | | USB3 Aux Clock Trunk Gating Enable (USB3_AC_TGE): | | | | 1h | When set, allows Aux Clock Trunk feeding to USB3.0 ports to be gated when port Aux clock is gated at all USB3.0 ports and all USB3.0 modPHY instances. | | | 3 | RW | Usage of this bit is further qualified with xHC Dynamic Clock Gating Disable setting. If the setting disables dynamic clock gating, Aux clock gating will not be enabled either. | | | | | This bit always returns the value that was written to it irrespective of the setting of xHC Dynamic Clock Gating Disable setting. | | | | | USB3 Port Aux/Port clock gating enable (USB3_AP_CGE): | | | | 1h | When set, allows the aux_pclk clock into the USB3 port to be gated when conditions are met. | | | 2 | RW | Usage of this bit is further qualified with xHC Dynamic Clock Gating Disable setting. If the setting disables dynamic clock gating, Aux clock gating will not be enabled either. | | | | | This bit always returns the value that was written to it irrespective of the setting of xHC Dynamic Clock Gating Disable setting. | | | | | ModPHY port Aux clock gating enable in U2 (MPP_AC_GEU2): | | | | 0h | When set, allows the aux clock into the ModPhy to be gated when Link is in U2 and pipe has been in PS3 for at least the time defined by U2 Residency Before ModPHY Clock Gating field. | | | 1 | RW | Usage of this bit is further qualified with xHC Dynamic Clock Gating Disable setting. If the setting disables dynamic clock gating, Aux clock gating will not be enabled either. | | | | | This bit always returns the value that was written to it irrespective of the setting of xHC Dynamic Clock Gating Disable setting. | | | | | ModPHY port Aux clock gating enable in Disconnected, U3 or Disabled (MPP AC GE DDU3): | | | | 0h<br>RW | When set, allows the aux clock into the ModPHY to be gated when Link is in Disconnected, U3 or Disabled state. | | | 0 | | Usage of this bit is further qualified with xHC Dynamic Clock Gating Disable setting. If the setting disables dynamic clock gating, Aux clock gating will not be enabled either. | | | | | This bit always returns the value that was written to it irrespective of the setting of xHC Dynamic Clock Gating Disable setting. | | # 12.3.185 XHC Latency Tolerance Parameters LTV Control (XLTP\_LTV1) — Offset 8174h XHC Latency Tolerance Parameters LTV Control | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8174h | 01400C01h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW | Disable scheduler direct transition from IDLE to NO requirement (DIS_SDT_IDL_NR): 0: (default) allow scheduler direct transition from IDLE to NO requirement 1: Disable scheduler direct transition from IDLE to NO requirement | | | 30 | 0h<br>RW | XHCI LTR Transition Policy (XLTRTP) (LTR_TRANS_POL): When 0, the LTR messaging state machine transitions through High Med Low Active states assuming enough latency is available for each transition. When 1, LTR messaging state machine transitions from High, Medium, or Low LTR states to Active state upon the Alarm Timer timeout and stays in Active until the next service boundary. | | | 29 | 0h<br>RW | Include Scheduler First Round in Active Signal Disable (INCL_ROUND1_DIS): 0: xHC Engine Idle from the Power Scheduler will not assert if the Scheduler is performing its first round pass through periodic endpoints. 1: (Debug bit only) Revert to previous behavior. Scheduler's first round checks not included in xHC Engine Idle equation. | | | 28 | 0h<br>RW | XHCI LTR Active Enable (XLTRAE) (XLTRAE): 0: The Power Scheduler will not request an LTR message on a transition to ACTIVE. 1: The Power Scheduler will request an LTR message on a transition to ACTIVE. | | | 27 | 0h<br>RW | Power Scheduler Local Clock Gating Enable (PWRLCGE) (PWRLCGE): 0: Power Scheduler does not use local clock gating 1: Power Scheduler's local clock gating enabled. Note: This functionality is no longer required. This LCG existed previous to the inclusion of Aux clock gating. | | | 26 | Oh<br>RW | LTR EVM Hysteresis Max Count (LTR_HYS_MAX): Power Scheduler's Periodic IDLE residency before the controller asserts Periodic Complete. 0: Hysteresis set to 127 clock ticks. (.64us) 1: Hysteresis set to 31 clock ticks (.16us) | | | 25 | 0h<br>RW | Enable USB2 Port L0 LTV Based on Active Async (EN_USB2_LTV_U0_PORT_ASYNC_ACTIVE): 0: USB2 Port L0 LTV is used regardless of whether there is active async EPs being present or not (Legacy mode) 1: USB2 LTR L0 LTV is used only when there is active async EPs being present on that port. In the absence of active async EPs on given port, the L0 LTR value is NoRequirement for that port. | | | 24 | 1h<br>RW | XHCI LTR Enable (XLTRE): This bit must be set to enable LTV messaging from XHCI to the PMC. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23:12 | 400h<br>RW | Periodic Active LTV (PA_LTV): 23:22 Latency Scale 00b: Reserved 01b: Latency Value to be multiplied by 1024 10b: Latency Value to be multiplied by 32,768 11b: Latency Value to be multiplied by 1,048,576 21:12 Latency Value (ns) Defaults to 0 micro seconds | | 11:0 | C01h<br>RW | USB2 Port L0 LTV (USB2_PL0_LTV): 11:10 Latency Scale 00b: Reserved 01b: Latency Value to be multiplied by 1024 10b: Latency Value to be multiplied by 32,768 11b: Latency Value to be multiplied by 1,048,576 9:0 Latency Value (ns) Defaults to 128 Micro Seconds | # 12.3.186 XHC Latency Tolerance Parameters LTV Control 2 (XLTP\_LTV2) — Offset 8178h XHC Latency Tolerance Parameters LTV Control 2 | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8178h | 000017FFh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:18 | 0h<br>RO | Reserved | | 17 | 0h<br>RW | Enable Sending Zero LTR message based on run125 (RUN125_IN_LTR_EN): When set, LTR manager will send Zero LTR message upon run125 assertion. And, recomputes and send another LTR upon run125 deassertion | | 16 | 0h<br>RW | Non Offload Active Periodic TTE Counter Clearing Disable (NONOFLD_ACTV_PRDC_TTE_CNT_CLR_DIS): Setting this bit will disable clearing Non-offload active periodic TTE counter based on TTE Idle indicator | | 15 | Oh<br>RW | xHC Engine active Propogation Into ux_pmcm_run125 (ENAB_NON_DMA_ENGINE_ACTIVE): This register enables/disables the non DMA related memory traffic to PMC via the xHC active indication. 0: xHC Engine non DMA active is NOT propagated to PMC 1: xHC Engine non DMA active is propagated to PMC | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 14 | 0h<br>RW | Audio Offload USB2 Resume to DMA Active Mapping Enable (ADO_USB2RES_DMAACTV_MAP_EN): Enables USB2 Port Resume Influence on 'XHCI DMA Active' indication (i.e. Run 125) for Ports Handling Audio Offload. 0 - A USB2 port involved with Audio Offload will NOT influence the XHCI DMA Active indication through USB2 Resume (i.e. USB2 resume for the associated port is not consumed when generating XHCI DMA Active). 1 - A USB2 port involved with Audio Offload will influence (legacy mode) the XHCI DMA Active indication through USB2 Resume (i.e. USB2 resume for the associated port is not consumed when generating XHCI DMA Active). Note: When this field is '0' will allow for a different field to determine what constitutes Audio Offload involvemen The different field is located at 0x8174[13] | | | 13 | 0h<br>RW | Audio Offload USB2 Resume to DMA Active Mask Policy (ADO_USB2RES_DMAACTV_MASK_POLICY): Defines the conditions required for what constitutes Audio Offload involvement for appropriate masking of USB2 Resume on 'XHCI DMA Active' indication (i.e. Run 125) for Ports Handling Audio Offload. 0 - Mask USB2 Resume from asserting the XHCI DMA Active if the particular port going through resume is engaged in Audio Offload while an Audio Offload DB is active (i.e. Audio Offload is connected and active). 1 - Mask USB2 Resume from asserting the XHCI DMA Active if the particular port going through resume is engaged in Audio Offload (i.e. Audio Offload is connected) irrespective of a DB being active/idle. | | | 12:0 | 17FFh<br>RW | LTV Limit (LTV_LMT): This register defines a maximum LTR value that is allowed to be advertised to the PMC. This is meant to be used as a mitigation if issues are discovered with the LTR values generated by the XHC using the defined algorithms. If the LTR value of the XHC is larger than the value in this register field, the value in this field is sent to the PMC instead. Default value is the highest possible - 101b 12:10: Latency Multiplier Field 000b - Value times 1 ns 001b - Value times 32 ns 010b - Value times 32,768 ns 100b - Value times 32,768 ns 100b - Value times 33,554,432 ns 110b-111b - Not Permitted 9:0: Latency Value Default = 3FFh | | # 12.3.187 XHC Latency Tolerance Parameters High Idle Time Control (XLTP\_HITC) — Offset 817Ch XHC Latency Tolerance Parameters High Idle Time Control | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 817Ch | 00050002h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:29 | 0h<br>RO | Reserved | | | 28:16 | 0005h<br>RW | Minimum High Idle Time (MHIT): This is the minimum schedule idle time that must be available before a "High" LTR value can be indicated. This value must be larger than HIWL 12:7 - Time value in # of 125 Micro Seconds Bus Intervals (0 - 8ms) 6:0 - Fractional BI Time value in Micro Seconds (0 - 124 Micro Seconds) | | | 15:13 | 0h<br>RO | Reserved | | | 12:0 | 0002h<br>RW | High Idle Wake Latency (HIWL): This is the latency to access memory from the High Idle Latency state. This value must be larger than MIWL and LIWL 12:7 - Time value in # of 125 Micro Seconds Bus Intervals (0 - 8ms) 6:0 - Fractional BI Time value in Micro Seconds (0 - 124 Micro Seconds) | | # 12.3.188 XHC Latency Tolerance Parameters Medium Idle Time Control (XLTP\_MITC) — Offset 8180h XHC Latency Tolerance Parameters Medium Idle Time Control | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8180h | 00050002h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:29 | 0h<br>RO | Reserved | | 28:16 | 0005h<br>RW | Minimum Medium Idle Time (MMIT): This is the minimum schedule idle time that must be available before a "Medium" LTR value can be indicated. This value must be larger than MIWL 12:7 - Time value in # of 125 Micro Seconds Bus Intervals (0 - 8ms) 6:0 - Fractional BI Time value in Micro Seconds (0 - 124 Micro Seconds) | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:13 | 0h<br>RO | Reserved | | | 12:0 | 0002h<br>RW | Medium Idle Wake Latency (MIWL): This is the latency to access memory from the Medium Idle Latency state. This value must be larger than LIWL 12:7 - Time value in # of 125 Micro Seconds Bus Intervals (0 - 8ms) 6:0 - Fractional BI Time value in Micro Seconds (0 - 124 Micro Seconds) | | # 12.3.189 XHC Latency Tolerance Parameters Low Idle Time Control (XLTP\_LITC) — Offset 8184h XHC Latency Tolerance Parameters Low Idle Time Control | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8184h | 00050002h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:29 | 0h<br>RO | Reserved | | | 28:16 | 0005h<br>RW | Minimum Low Idle Time (MLIT): This is the minimum schedule idle time that must be available before a "Low" LTR value can be indicated. This value must be larger than LIWL 12:7 - Time value in # of 125 Micro Seconds Bus Intervals (0 - 8ms) 6:0 - Fractional BI Time value in Micro Seconds (0 - 124 Micro Seconds) | | | 15:13 | 0h<br>RO | Reserved | | | 12:0 | 0002h<br>RW | Low Idle Wake Latency (LIWL): This is the latency to access memory from the Medium Idle Latency state. 12:7 - Time value in # of 125 Micro Seconds Bus Intervals (0 - 8ms) 6:0 - Fractional BI Time value in Micro Seconds (0 - 124 Micro Seconds) | | ## 12.3.190 LFPS On Count (LFPSONCOUNT\_REG) - Offset 81B8h LFPS On Count | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 81B8h | 000400C8h | | BIOS Access | SMM Access OS Access | | |-------------|----------------------|----| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:23 | 0h<br>RO | Reserved | | | 22 | 0h<br>RW | Enable LFPS Resume Exits Consolidation (EN_LFPS_RX_CONSOLIDATION): When set, port will start comprehending LFPS on either of lane for the Resume Exits. | | | 21 | 0h<br>RW | RTC Clock Generation Override (RTCCLKGENOVERRIDE): When set it will Disable the RTC tick generation unconditionally. This will be used by software to disable the tick and CRO if WDE/WCE is disabled during D3 | | | 20 | 0h<br>RW | Disable U3 Wait for Ownership (DISABLE_U3_WAIT_FOROWNERSHIP): Debug bit when set will allow Gated SS Link to send the LFPS even though AON owns the LFPS detection | | | 19 | 0h<br>RW | Rx LFPS Filter 8us Enable (RXLFPSFILT_8US_EN): 0: RXLFPS detection filter for U3 Exit is 4 ticks of 128ns 1: RXLFPS Filter will remain at 8us | | | 18 | 1h<br>RW | Disable RTC Polling (XDISRTCPOLLING): 1: Disable the RTC tick generation which is consumed for the RxDet Polling, LFPS Polling and Aux Clock PCG Wakup to enable this. 0: RTC tick generation based on the defined interval | | | 17:16 | Oh<br>RW | U2P3 LFPS Periodic Sampling Control (XU2P3LPSC): This field controls the OFF time for the LFPS periodic sampling for USB3 ports in U2P3. If LFPSPM for a port is 1, it will override the OFF time and LFPS receiver will remain OFF permanently. For Fast Sim mode, 500us will be equivalent to 5us. 0x0 Polling Disable. (RXDET Polling will become 100ms.) 0x1 500us OFF Time 0x2 1ms OFF Time 0x3 1.5ms OFF Time | | | 15:10 | 0h<br>RO | Reserved | | | 9:0 Properation may be carried out on using RTC clock or Oscillator register should be adjusted accordingly. | | This time would describe the number of clocks LFPS will remain ON. LFPS detection operation may be carried out on using RTC clock or Oscillator clock. The value of this | | # 12.3.191 USB2 Power Management Control (USB2PMCTRL\_REG) — Offset 81C4h USB2 Power Management Control | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 81C4h | 00822908h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RW | RF Power Gate Fix Disable (DIS_RFPGFIX): 0: Enable RF Power gating fix (Default) 1: Disable RF Power gating fix | | 30:25 | 0h<br>RO | Reserved | | 24 | 0h<br>RW | SNPS PHY OPMODE Normal Enable (SNPSPHYOPNORMEN): 1: Enables OPMODE == Normal during suspendm/sleepm assertion 0: OPMODE == Disable Bit Stuff/NRZI during suspendm/sleepm assertion | | 23 | 1h<br>RW | SNPS PHY Resume Bypass Path Disable (SNPSPHYRESBYPDIS): 1: Disables the resume signaling through the bypass path 0: Enables the resume signaling through the bypass path | | 22:21 | 0h<br>RW | L1 Timeout Override (L1TOUTOVR): Overrides and ignores SW programmed values for L1 Timeout on all ports to 11: 60 us 10: 40 us 01: 20 us 00: Accepts L1 Timeout value from SW (no override) | | 20 | 20 Oh RW L1 BESL/BESLD Override (L1BESLOVR): 1: Overrides BESL/BESLD to zero on all ports and ignores SW production of the company com | | | 19 | 0h<br>RW | Disable RTC Sus Power Gating Control (DISRTCSPGC): 1: Disables the RTC Sus PG SM from asserting sus_pwr_req to PMC, legacy path is used instead 0: Enables the RTC Sus PG SM to assert sus_pwr_req to PMC | | 18:16 2h RW L1 USB2 PLL Spin Up Time (L1USB2PLLSUT): PLL Spin Up Time in 10us increments (0-70us). | | | | 15 | 0h<br>RO | Reserved | | 14 Oh RW RTC Resume Disable (DIS_RTCRSM): 1: When set, RTC resume will be disable and fallback to use portmgr for 0: When cleared, RTC resume will take over port manager's U3 resume | | 1: When set, RTC resume will be disable and fallback to use portmgr for resumes | | RW directly to the PHY | | 1: When set, Suspend SM is bypassed and L1/L2 suspendm from the controller goes | | 12 Un This | | USB2 HOST PHY UTMI Clock Gate Disable Policy (U2HPUCGDP): This controls the policy for Host PHY UTMI Clock Gating. When Set HOST PHY UTMI Clock Gating is disabled else Host PHY UTMI Clock Gating is enable | | | 1 | | | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | | 11 | 1h<br>RW | USB2 PHY SUS Power Gate PORTSC Block Policy (U2PSPGPSCBP): This controls the policy for blocking PORTSC Updates while the USB2 PHY SUS Well is power gated. When set, the controller will block any updates to the PORTSC caused by port status change if the USB2 PHY SUS is power gated. 0 Do not | | | 10:8 | 1h<br>RW | USB2 PHY SUS Well Power Gate Entry Hysteresis Count (U2PSPGEHC): This controls the amount of hysteresis time the controller will enforce after detecting the USB2 PHY SUS Power Gate entry condition. 0h 0 clocks 1h 32 clocks 2h 64 clocks 3h 128 clocks 4h 256 clocks 5h 512 clocks 6h 1024 clocks 7h 2048 clocks | | | 7:4 | 0h<br>RW | USB2 PHY SUS Power Gate PORTSC Block Policy (U2CLPGLAT): This field represents the worst case latency for the USB2 Common Lane to enter and exit its power gate state. This fields is required to be compared to a ports HIRD/HIRD value for the ports that have allowed L1 to L2 mapping to determine if the Common Lane can be allowed to power off. If the power gate entry/exit latency is greater than the HIRD/HIRDD then the common lane should not be allowed to power gate as this will result in a L1 exit violation. Oh 100 us 1h 200 us 2h 300 us Eh 1500us Fh 1600 us | | | 3:2 | 3:2 USB2 PHY SUS Well Power Gate Policy (U2PSUSPGP): This field controls when to enable the USB2 PHY SUS Well Power Gate proper conditions are met. 00 USB2 PHY SUS Power Gating is Disabled. 01 USB2 PHY SUS Power Gating is Enabled in Only D0 and D0i2 (Expansion) 10 USB2 PHY SUS Power Gating is Eanabled in only in D0, D0i2 and D3) 11 USB2 PHY SUS Power Gating is Eanabled in D0/D0i2/D0i3/D3 | | | | 1:0 | 0h<br>RO | Reserved | | # 12.3.192 USB Legacy Support Capability (USBLEGSUP) — Offset 846Ch This register is modified and maintained by BIOS | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 846Ch | 00002201h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------| | 31:25 | 0h<br>RO | Reserved | | 24 | 0h<br>RW | HC OS Owned Semaphore (HCOSOS): HC OS Owned Semaphore | | 23:17 | 0h<br>RO | Reserved | | 16 | 0h<br>RW | HC BIOS Owned Semaphore (HCBIOSOS): HC BIOS Owned Semaphore | | 15:8 | 22h<br>RW/L | Next Capability Pointer (NEXTCP): Next Capability Pointer Locked by: XHCC1.ACCTRL | | 7:0 | 01h<br>RW/L | Capability ID (CID): Capability ID Locked by: XHCC1.ACCTRL | # 12.3.193 USB Legacy Support Control Status (USBLEGCTLSTS) — Offset 8470h **USB Legacy Support Control Status** | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | MBAR + 8470h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------| | 31 | 0h<br>RW/1C | SMI on BAR (SMIBAR):<br>SMI on BAR | | 30 | 0h<br>RW/1C | SMI on PCI Command (SMIPCIC): SMI on PCI Command | | 29 | 0h<br>RW/1C | SMI on OS Ownership Change (SMIOSOC): SMI on OS Ownership Change | | 28:21 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------| | 20 | 0h<br>RO | SMI on Host System Error (SMIHSE):<br>SMI on Host System Error | | 19:17 | 0h<br>RO | Reserved | | 16 | 0h<br>RO | SMI on Event Interrupt (SMIEI): SMI on Event Interrupt | | 15 | 0h<br>RW | SMI on BAR Enable (SMIBARE):<br>SMI on BAR Enable | | 14 | 0h<br>RW | SMI on PCI Command Enable (SMIPCICE): SMI on PCI Command Enable | | 13 | 0h<br>RW | SMI on OS Ownership Enable (SMIOSOE):<br>SMI on OS Ownership Enable | | 12:5 | 0h<br>RO | Reserved | | 4 | 0h<br>RW | SMI on Host System Error Enable (SMIHSEE): SMI on Host System Error Enable | | 3:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RW | USB SMI Enable (USBSMIE): USB SMI Enable | # 12.3.194 Port Disable Override Capability Register (PDO\_CAPABILITY) — Offset 84F4h Port Disable Override Capability Register | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 84F4h | 000003C6h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------| | 31:16 | 0h<br>RO | Reserved | | 15:8 | 03h<br>RW/L | Next Capability Pointer (NCP): Next Capability Pointer Locked by: XHCC1.ACCTRL | | 7:0 | C6h<br>RW/L | Capability ID (CID): Capability ID Locked by: XHCC1.ACCTRL | ## 12.3.195 Command Reg (CMD\_MMIO) — Offset 8604h Mirror of physical register as CMD | Туре | Size | Offset | Default | |------|--------|--------------|---------| | MMIO | 16 bit | MBAR + 8604h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:11 | 0h<br>RO | Reserved | | | 10 | 0h<br>RW | Interrupt Disable (INTR_DIS): When cleared to 0, the function is capable of generating interrupts. When 1, the function can not generate its interrupt to the interrupt controller. Note that the corresponding Interrupt Status bit is not affected by the interrupt enable. | | | 9 | 0h<br>RO | Fast Back to Back Enable (FBE): Fast Back to Back Enable | | | 8 | 0h<br>RW | SERR# Enable (SERR): When set to 1, the XHC is capable of generating (internally) SERR#. | | | 7 | 0h<br>RO | Wait Cycle Control (WCC): Wait Cycle Control | | | 6 | 0h<br>RW | Parity Error Response (PER): When set to 1, the XHCI Host Controller will check for correct parity (on its internal interface) and halt operation when bad parity is detected during the data phase as recommended by the XHCI specification. Note that this applies to both requests and completions from the system interface. This bit must be set in order for the parity errors to generate SERR#. | | | 5 | 0h<br>RO | VGA Palette Snoop (VPS):<br>VGA Palette Snoop | | | 4 | 0h<br>RO | Memory Write Invalidate (MWI): Memory Write Invalidate | | | 3 | 0h<br>RO | Special Cycle Enable (SCE): Special Cycle Enable | | | 2 | 0h<br>RW | Bus Master Enable (BME): When set, it allows XHC to act as a bus master. When cleared, it disable XHC from initiating transactions on the system bus. | | | 1 | 0h<br>RW | Memory Space Enable (MSE): This bit controls access to the XHC Memory Space registers. If this bit is set, accesses to the XHC registers are enabled. The Base Address register for the XHC should be programmed before this bit is set. | | | 0 | 0h<br>RO | I/O Space Enable (IOSE): Reserved | | ## 12.3.196 Device Status (STS\_MMIO) — Offset 8606h **Device Status** | Туре | Size | Offset | Default | |------|--------|--------------|---------| | MMIO | 16 bit | MBAR + 8606h | 0290h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RW/1C | Detected Parity Error (DPE): This bit is set by the Intel PCH whenever a parity error is seen on the internal interface to the XHC host controller, regardless of the setting of bit 6 or bit 8 in the Command register or any other conditions. Software clears this bit by writing a 1 to this bit location. | | | 14 | 0h<br>RW/1C | Signaled System Error (SSE): This bit is set by the Intel PCH whenever it signals SERR# (internally). The SERR_EN bit (bit 8 in the Command Register) must be 1 for this bit to be set. Software clears this bit by writing a 1 to this bit location. | | | 13 | 0h<br>RW/1C | Received Master-Abort Status (RMA): This bit is set when XHC, as a master, receives a master-abort status on a memory access. This is treated as a Host Error and halts the DMA engines. Software clears this bit by writing a 1 to this bit location. | | | 12 | 0h<br>RW/1C | Received Target Abort Status (RTA): This bit is set when XHC, as a master, receives a target abort status on a memory access. This is treated as a Host Error and halts the DMA engines. Software clears this bit by writing a 1 to this bit location. | | | 11 | 0h<br>RW/1C | <b>Signaled Target-Abort Status (STA):</b> This bit is used to indicate when the XHC function responds to a cycle with a target abort. | | | 10:9 | 1h<br>RO | DEVSEL# Timing Status (DEVT): This 2-bit field defines the timing for DEVSEL# assertion. Read-Only. | | | 8 | Oh<br>RW/1C | Master Data Parity Error Detected (MDPED): This bit is set by the Intel PCH whenever a data parity error is detected on a XHC read completion packet on the internal interface to the XHC host controller and bit 6 of the Command register is set to 1. Software clears this bit by writing a 1 to this bi location. | | | 7 | 1h<br>RO | Fast Back-to-Back Capable (FBBC):<br>Reserved | | | 6 | 0h<br>RO | User Definable Features (UDF): Reserved | | | 5 | 0h<br>RO | 66 MHz Capable (MC): Reserved | | | 4 | 1h<br>RO | Capabilities List (CL): Hardwired to 1 indicating that offset 34h contains a valid capabilities pointer. | | | 3 | 0h<br>RO/V | Interrupt Status (INTR_STS): This read-only bit reflects the state of this function's interrupt at the input of the enable/disable logic. This bit is a 1 when the interrupt is asserted. This bit will be 0 when the interrupt is deasserted. The value reported in this bit is independent of the value in the Interrupt Enable bit. | | | 2:0 | 0h<br>RO | Reserved | | ## 12.3.197 Revision ID (RID\_MMIO) — Offset 8608h #### Revision ID | Туре | Size | Offset | Default | |------|-------|--------------|---------| | MMIO | 8 bit | MBAR + 8608h | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------| | 7:0 | 00h<br>RO/V | Revision ID (RID): See Chap 6 for value. | ## 12.3.198 Programming Interface (PI\_MMIO) — Offset 8609h #### Programming Interface | Туре | Size | Offset | Default | |------|-------|--------------|---------| | MMIO | 8 bit | MBAR + 8609h | 30h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------|--| | 7:0 30h RO Programming Interface (PI): A value of 30h indicates that this USB Host Controller conforms to the XH specification. | | A value of 30h indicates that this USB Host Controller conforms to the XHCI | | ## 12.3.199 Sub Class Code (SCC\_MMIO) — Offset 860Ah Sub Class Code | Туре | Size | Offset | Default | |------|-------|--------------|---------| | MMIO | 8 bit | MBAR + 860Ah | 03h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------|--| | 7:0 | 03h<br>RO | Sub Class Code (SCC): A value of 03h indicates that this is a Universal Serial Bus Host Controller. | | ## 12.3.200 Base Class Code (BCC\_MMIO) — Offset 860Bh #### Base Class Code | Туре | Size | Offset | Default | |------|-------|--------------|---------| | MMIO | 8 bit | MBAR + 860Bh | 0Ch | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------| | 7:0 | 0Ch<br>RO | Base Class Code (BCC): A value of 0Ch indicates that this is a Serial Bus controller. | ## 12.3.201 Cache Line Size (CLS\_MMIO) — Offset 860Ch #### Cache Line Size | Туре | Size | Offset | Default | |------|-------|--------------|---------| | MMIO | 8 bit | MBAR + 860Ch | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------| | 7:0 | 00h<br>RW | Cache Line Size (CLS): Cache Line Size | ### 12.3.202 Master Latency Timer (MLT\_MMIO) — Offset 860Dh Master Latency Timer | | Туре | Size | Offset | Default | |---|------|-------|--------------|---------| | Ī | MMIO | 8 bit | MBAR + 860Dh | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | 00h<br>RO | Master Latency Timer (MLT): Because the XHC controller is internally implemented with arbitration on an internal interface, it does not need a master latency timer. The bits will be fixed at 0. | | ### 12.3.203 Header Type (HT\_MMIO) — Offset 860Eh Header Type | Туре | Size | Offset | Default | |------|-------|--------------|---------| | MMIO | 8 bit | MBAR + 860Eh | 80h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------|--| | 7 | 1h<br>RO | Multi-Function Bit (MFB): Read only indicating single function device. | | | 6:0 | 00h<br>RO | Configuration layout (CL): Hardwired to 0 to indicate a standard PCI configuration layout. | | ## 12.3.204 Memory Base Address (MBAR\_MMIO) — Offset 8610h Mirror of physical register as MBAR. Value in this register will be different after the enumeration process. | Туре | Size | Offset | Default | |------|--------|--------------|-------------------| | MMIO | 64 bit | MBAR + 8610h | 0000000000000004h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:16 | 00000000<br>0000h<br>RW | Base Address (BA): Bits (63:16) correspond to memory address signals (63:16), respectively. This gives 64 KB of relocatable memory space aligned to 64 KB boundaries. | | | 15:4 | 0h<br>RO | Reserved | | | 3 | 0h<br>RO | Prefetchable Indication (PREFETCHABLE): This bit is hardwired to 0 indicating that this range should not be prefetched. | | | 2:1 | 2h<br>RO | Memory BAR Type (MBAR_TYPE): If this field is hardwired to 00 it indicates that this range can be mapped anywhere within 32-bit address space. If this field is hardwired to 10 it indicates that this range can be mapped anywhere within 64-bit address space. | | | 0 | 0h<br>RO | Resource Type Indicator (RTE): This bit is hardwired to 0 indicating that the base address field in this register maps to memory space | | ### 12.3.205 USB Subsystem Vendor ID (SSVID\_MMIO) - Offset 862Ch Mirror of physical register as SSVID. This register is modified and maintained by BIOS. | Туре | Size | Offset | Default | |------|--------|--------------|---------| | MMIO | 16 bit | MBAR + 862Ch | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:0 | 0000h<br>RW/L | USB Subsystem Vendor ID (SSVID): This register, in combination with the USB Subsystem ID register, enables the operating system to distinguish each subsystem from the others. Locked by: XHCC1.ACCTRL | | ## 12.3.206 USB Subsystem ID (SSID\_MMIO) — Offset 862Eh Mirror of physical register as SSID. This register is modified and maintained by BIOS | Туре | Size | Offset | Default | |------|--------|--------------|---------| | MMIO | 16 bit | MBAR + 862Eh | 0000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RW/L | USB Subsystem ID (SSID): BIOS sets the value in this register to identify the Subsystem ID. This register, in combination with the Subsystem Vendor ID register, enables the operating system to distinguish each subsystem from other(s). Locked by: XHCC1.ACCTRL | ## 12.3.207 Capabilities Pointer (CAP\_PTR\_MMIO) — Offset 8634h This register points to the starting offset of the capabilities ranges. | Туре | Size | Offset | Default | |------|-------|--------------|---------| | MMIO | 8 bit | MBAR + 8634h | 70h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |-------------------------------------|--------------|---------------------------------|-------------------------------------------------------------------------| | 7:0 Capabilities Pointer (CAP_PTR): | | Capabilities Pointer (CAP_PTR): | | | | 7:0 RO | | This register points to the starting offset of the capabilities ranges. | ## 12.3.208 Interrupt Line (ILINE\_MMIO) — Offset 863Ch Mirror of physical register as ILINE. | Туре | Size | Offset | Default | |------|-------|--------------|---------| | MMIO | 8 bit | MBAR + 863Ch | 00h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RW | Interrupt Line (ILINE): This data is not used by the Intel PCH. It is used as a scratchpad register to communicate to software the interrupt line that the interrupt pin is connected to. | ## 12.3.209 Interrupt Pin (IPIN\_MMIO) — Offset 863Dh Mirror of physical register as IPIN. | Туре | Size | Offset | Default | |------|-------|--------------|---------| | MMIC | 8 bit | MBAR + 863Dh | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 00h<br>RW/L | Interrupt pin (IPIN): Bits 7:0 reflect the Interrupt Pin assigned to the host controller by the platform (and are hardwired). Locked by: XHCC1.ACCTRL | ## 12.3.210 Serial Bus Release Number (SBRN\_MMIO) — Offset 8660h Serial Bus Release Number | Туре | Size | Offset | Default | |------|-------|--------------|---------| | MMIO | 8 bit | MBAR + 8660h | 32h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 32h<br>RW/L | Serial Bus Release Number (SBRN): A value of 32h indicates that this controller follows USB release 3.2. Locked by: XHCC1.ACCTRL | ### 12.3.211 Frame Length Adjustment (FLADJ\_MMIO) - Offset 8661h This feature is used to adjust any offset from the clock source that generates the clock that drives the SOF counter. When a new value is written into these six bits, the length of the frame is adjusted. Its initial programmed value is system dependent based on the accuracy of hardware USB clock and is initialized by system BIOS. This register should only be modified when the HChalted bit in the USBSTS register is a one. Changing value of this register while the host controller is operating yields undefined results. | Туре | Size | Offset | Default | |------|-------|--------------|---------| | MMIO | 8 bit | MBAR + 8661h | 60h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0h<br>RO | Reserved | | 6 | 1h<br>RO | No Frame Length Timing Capability (NO_FRAME_LENGTH_TIMING_CAP): This flag is set to 1 to indicate that the host controller does not support a programmable Frame Length Timing Value field. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5:0 | 20h<br>RO | Frame Length Timing Value (FLTV): SOF micro-frame length) is equal to 59488 + value in this field. The default value is decimal 32 (20h), which gives a SOF cycle time of 60000. Frame Length (number of High Speed bit times) FLADJ Value (decimal) (decimal) 59488 0 (00h) 59504 1 (01h) 59520 2 (02h) 59984 31 (1Fh) 60000 32 (20h) 60480 62 (3Eh) 60496 63 (3Fh) Each decimal value change to this register corresponds to 16 high-speed bit times. The SOF cycle time (number of SOF counter clock periods to generate a SOF microframe length) is equal to 59488 + value in this field. The default value is decimal 32 (20h), which gives a SOF cycle time of 60000. Frame Length (# High Speed bit times) FLADJ Value | ### 12.3.212 Best Effort Service Latency (BESL\_MMIO) — Offset 8662h Mirror of physical register as BESL. Best Effort Service Latency. | Туре | Size | Offset | Default | |------|-------|--------------|---------| | MMIO | 8 bit | MBAR + 8662h | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Oh<br>RW/L | Default Best Effort Service Latency Deep (DBESLD): Default Best Effort Service Latency (DBESLD) If the value of this field is non-zero, it defines the recommended value for programming the PORTPMSC register BESLD field. This is programmed by BIOS based on platform parameters. Locked by: XHCC1.ACCTRL | | 3:0 | Oh<br>RW/L | Default Best Effort Service Latency (DBESL): If the value of this field is non-zero, it defines the recommended value for programming the PORTPMSC register BESL field. This is programmed by BIOS based on platform parameters. Locked by: XHCC1.ACCTRL | ## 12.3.213 PCI Power Management Capability ID (PM\_CID\_MMIO) — Offset 8670h PCI Power Management Capability ID | Туре | Size | Offset | Default | |------|-------|--------------|---------| | MMIO | 8 bit | MBAR + 8670h | 01h | | BIOS Access | SMM | I Access | OS Access | |-------------|-----|----------|-----------| | R | | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 01h<br>RO | PCI Power Management Capability ID (PM_CID): A value of 01h indicates that this is a PCI Power Management capabilities field. | ### 12.3.214 Next Item Pointer 1 (PM\_NEXT\_MMIO) — Offset 8671h Mirror of physical register as PM\_NEXT. This register is modified and maintained by BIOS | Туре | Size | Offset | Default | |------|-------|--------------|---------| | MMIO | 8 bit | MBAR + 8671h | 80h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 80h<br>RW/L | Next Item Pointer 1 (PM_NEXT): This register defaults to 80h, which indicates that the next capability registers begin at configuration offset 80h. This register is writable when the Access Control bit is set to '0'. This allows BIOS to effectively hide the next capability registers, if necessary. This register should only be written during system initialization before the plug-and-play software has enabled any master-initiated traffic. Values of: 80h implies next capability is MSI 00h implies that MSI capability is hidden. Note: This value is never expected to be programmed. Locked by: XHCC1.ACCTRL | ## 12.3.215 Power Management Capabilities (PM\_CAP\_MMIO) — Offset 8672h Mirror of physical register as PM\_CAP. Normally, this register is read-only to report capabilities to the power management software. In order to report different power management capabilities depending on the system in which the Intel PCH is used, the write access to this register is controlled by the Access Control bit (ACCTRL). The value written to this register does not affect the hardware other than changing the value returned during a read. This register is modified and maintained by BIOS | Туре | Size | Offset | Default | |------|--------|--------------|---------| | MMIO | 16 bit | MBAR + 8672h | C1C2h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:11 | 18h<br>RW/L | PME Support (PME_SUPPORT): This 5-bit field indicates the power states in which the function may assert PME#. The Intel PCH XHC does not support the D1 or D2 states. For all other states, the Intel PCH XHC is capable of generating PME#. Software should never need to modify this field. Locked by: XHCC1.ACCTRL | | 10 | 0h<br>RW/L | D2 Support (D2_SUPPORT): The D2 state is not supported. Locked by: XHCC1.ACCTRL | | 9 | 0h<br>RW/L | D1 Support (D1_SUPPORT): The D1 state is not supported. Locked by: XHCC1.ACCTRL | | 8:6 | 7h<br>RW/L | Auxiliary Current (AUX_CURRENT): The Intel PCH XHC reports 375mA maximum Suspend well current required when in the D3cold state. This value can be written by BIOS when a more accurate value is known. Locked by: XHCC1.ACCTRL | | 5 | 0h<br>RW/L | Device Specific Initialization (DSI): The Intel PCH reports 0, indicating that no device-specific initialization is required. Locked by: XHCC1.ACCTRL | | 4 | 0h<br>RO | Reserved | | 3 | 0h<br>RW/L | PME Clock (PMECLOCK): The Intel PCH reports 0, indicating that no PCI clock is required to generate PME#. Locked by: XHCC1.ACCTRL | | 2:0 | 2h<br>RW/L | VERSION: The Intel PCH reports 010, indicating that it complies with Revision 1.1 of the PCI Power Management Specification. Locked by: XHCC1.ACCTRL | # 12.3.216 Power Management Control/Status (PM\_CS\_MMIO) — Offset 8674h Mirror of physical register as PM\_CS | Туре | Size | Offset | Default | |------|--------|--------------|---------| | MMIO | 16 bit | MBAR + 8674h | 0008h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Oh<br>RW/1C | PME Status (PME_STATUS): This bit is set when the Intel PCH XHC would normally assert the PME# signal independent of the state of the PME_En bit. Writing a 1 to this bit will clear it and cause the internal PME to deassert (if enabled). Writing a 0 has no effect. This bit must be explicitly cleared by the operating system each time the operating system is loaded. | | 14:13 | 0h<br>RO | Data Scale (DATA_SCALE): The Intel PCH hardwires these bits to 00 because it does not support the associated Data register. | | 12:9 | 0h<br>RO | Data Select (DATA_SELECT): The Intel PCH hardwires these bits to 0000 because it does not support the associated Data register. | | 8 | 0h<br>RW | PME Enable (PME_EN): A 1 enables the Intel PCH XHC to generate an internal PME signal when PME_Status is 1. This bit must be explicitly cleared by the operating system each time it is initially loaded. | | 7:4 | 0h<br>RO | Reserved | | 3 | 1h<br>RW/L | No Soft Reset (NSR): No_Soft_Reset - When set ("1"), this bit indicates that devices transitioning from D3hot to D0 because of PowerState commands do not perform an internal reset. Configuration Context is preserved. Upon transition from the D3hot to the D0 Initialized state, no additional operating system intervention is required to preserve Configuration Context beyond writing the PowerState bits. Transition from D3hot to D0 by a system or bus segment reset will return to the device state D0 Uninitialized with only PME context preserved if PME is supported and enabled. Locked by: XHCC1.ACCTRL | | 2 | 0h<br>RO | Reserved | | 1:0 | 0h<br>RW | Power State (POWERSTATE): This 2-bit field is used both to determine the current power state of XHC function and to set a new power state. The definition of the field values are: 00b - D0 state 11b - D3hot state If software attempts to write a value of 10b or 01b in to this field, the write operation must complete normally, however, the data is discarded and no state change occurs. When in the D3hot state, the Intel PCH must not accept accesses to the XHC memory range, but the configuration space must still be accessible. | # 12.3.217 Message Signaled Interrupt CID (MSI\_CID\_MMIO) — Offset 8680h Message Signaled Interrupt CID | Туре | Size | Offset | Default | |------|-------|--------------|---------| | MMIO | 8 bit | MBAR + 8680h | 05h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------| | 7:0 | 05h<br>RO | Capability ID (CID): Indicates that this is an MSI capability | ### 12.3.218 Next Item Pointer (MSI\_NEXT\_MMIO) — Offset 8681h Mirror of physical register as MSI\_NEXT | Туре | Size | Offset | Default | |------|-------|--------------|---------| | MMIO | 8 bit | MBAR + 8681h | 90h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------| | 7:0 | 90h<br>RW/L | Next Pointer (NEXT_POINTER): Indicates that this is the last item on the capability list Locked by: XHCC1.ACCTRL | ## 12.3.219 Message Signaled Interrupt Message Control (MSI\_MCTL\_MMIO) — Offset 8682h Mirror of physical register as MSI\_MCTL | Туре | Size | Offset | Default | |------|--------|--------------|---------| | MMIO | 16 bit | MBAR + 8682h | 0086h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:9 | 0h<br>RO | Reserved | | 8 | 0h<br>RO | Per-Vector Masking Capable (PVM): Specifies whether controller supports MSI per vector masking. Not supported | | 7 | 1h<br>RO | <b>64 Bit Address Capable (C64):</b> Specifies whether capable of generating 64-bit messages. This device is 64-bit capable. | | 6:4 | 0h<br>RW | Multiple Message Enable (MME): Indicates the number of messages the controller should assert. This device supports multiple message MSI. | | 3:1 | 3h<br>RO | Multiple Message Capable (MMC): Indicates the number of messages the controller wishes to assert. This field must be set by HW to reflect the number of Interrupters supported. Encoding number of Vectors requested (number of Interrupters) 000 1 001 2 010 4 011 8 100 16 101 32 110-111 Reserved | | 0 | 0h<br>RW | MSI Enable (MSIE): If set to 1, MSI is enabled and the traditional interrupt pins are not used to generate interrupts. If cleared to 0, MSI operation is disabled and the traditional interrupt pins are used. | # 12.3.220 Message Signaled Interrupt Message Address (MSI\_MAD\_MMIO) — Offset 8684h Mirror of physical register as MSI\_MAD | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8684h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------| | 31:2 | 00000000<br>h<br>RW | Lower DWORD Address (ADDR): Lower DWORD of system specified message address, always DWORD aligned. | | 1:0 | 0h<br>RO | Reserved | ## 12.3.221 Message Signaled Interrupt Upper Address (MSI\_MUAD\_MMIO) — Offset 8688h Mirror of physical register as MSI\_MUAD | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8688h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Upper DWORD Address (UPPERADDR): Upper DWORD of system specified message address. | ## 12.3.222 Message Signaled Interrupt Message Data (MSI\_MD\_MMIO) — Offset 868Ch Mirror of physical register as MSI\_MD | Туре | Size | Offset | Default | |------|--------|--------------|---------| | MMIO | 16 bit | MBAR + 868Ch | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RW | DATA: This 16-bit field is programmed by system software if MSI is enabled. Its content is driven onto the lower word (PCI AD(15:0)) during the data phase of the MSI memory write transaction. The Multiple Message Enable field (bits 6-4 of the Message Control register) defines the number of low order message data bits the function is permitted to modify to generate its system software allocated vectors. For example, a Multiple Message Enable encoding of 010 indicates the function has been allocated four vectors and is permitted to modify message data bits 1 and 0 (a function modifies the lower message data bits to generate the allocated number of vectors). If the Multiple Message Enable field is 000, the function is not permitted to modify the message data. | # 12.3.223 High Speed Configuration 2 (HSCFG2\_MMIO) — Offset 86A4h Mirror of physical register as HSCFG2 | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 86A4h | 00003800h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:19 | 0h<br>RO | Reserved | | 18 | 0h<br>RW | Port1 Host Mode Override (PORT1_HOST_MODE_OVERRIDE): When set, this bit causes the Host_Device mux on port 1 to be forced into the Host mode. | | 17:16 | 0h<br>RW | EUSB2SEL: The two bits are associate with USB2 ports 1 - bit 16 and 2 - bit 2 0: Port is mapped to USB2 1: Port is mapped to eUSB2 | | 15 | 0h<br>RW | HS ASYNC Active IN Mask (HSAAIM): Determines if the Async Active will mask/ignore IN EP s. 0 HS ASYNC Active will include IN EP s. 1 HS ASYNC Active will mask/ignore IN EP s. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 14 | Oh<br>RW | HS OUT ASYNC Active Polling EP Mask (HSOAAPEPM): Determines if the Async Active for OUT HS/FS/LS masks/ignores EP s that are polling/PINGing (HS) due to NAK. 0 HS OUT ASYNC Active will include EP s that are polling. 1 HS OUT ASYNC Active will mask/ignore EP s that are polling. | | | 13 | 1h<br>RW | HS IN ASYNC Active Polling EP Mask (HSIAAPEPM): Determines if the Async Active for IN HS/FS/LS masks/ignores EP s that are polling due to NAK. 0 HS IN ASYNC Active will include EP s that are polling. 1 HS IN ASYNC Active will mask/ignore EP s that are polling. | | | 12:11 | 3h<br>RW | HS INTR IN Periodic Active Policy Control (HSIIPAPC): Controls how the HS INTR IN periodic active is used to generate the global periodic active. This will determine how the smallest service interval among active EP s and number of active EP s are used. 0 HS INTR IN periodic active will be used to generate periodic active if Service Interval Threshold OR Numb of EP Threshold values meet the requirement. 1 HS INTR IN periodic active will be used to generate periodic active if Service Interval Threshold AND Numb of EP Threshold values meet the requirement. 2 Always allow HS INTR EP s to be used in the generation of the global Periodic Active indication. 3 Never allow HS INTR EP s to be used in the generation of the global Periodic Active indication | | | 10:4 | 00h<br>RW | HS INTR IN Periodic Active Num of EP Threshold (HSIIPANEPT): Defines the threshold used to determine if Periodic active may include HS/FS/LS INTR IN EP active indication. If there are more than NumEPThreshold active HS/FS/LS INTR EP s then they may be included as part of the periodic active generation. | | | 3:0 | Oh<br>RW | HS INTR IN Periodic Active Service Interval Threshold (HSIIPASIT): Defines the Service Interval threshold used to determine if Periodic active will include HS/FS/LS INTR IN EP active indication. If there are any active HS/FS/LS INTR EP s with a service interval less than or equal to this threshold then they may be included as part of the periodic active generation. | | ## 12.3.224 Debug Capability ID Register (DCID) — Offset 8700h This register is modified and maintained by BIOS | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8700h | 0005100Ah | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------|--| | 31:21 | 0h<br>RO | Reserved | | | 20:16 | 05h<br>RW/L | Debug Capability Event Ring Segment Table Max (DCERSTM): Note: This register is sticky. Locked by: XHCC1.ACCTRL | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------|--| | 15:8 | 10h<br>RW/L | Next Capability Pointer (NCP): Note: This register is sticky. Locked by: XHCC1.ACCTRL | | | 7:0 | 0Ah<br>RW/L | Capability ID (CID): Note: This register is sticky. Locked by: XHCC1.ACCTRL | | ## 12.3.225 Debug Capability Doorbell Register (DCDB) — Offset 8704h Debug Capability Doorbell Register | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | MBAR + 8704h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | Doorbell Target (DBTGT): This field defines the target of the doorbell refer Debug Capability notification that is generated by Value Definition Ooh RW Ooh RW 15:8 Ooh RW This field refunction O Data EP 1 OUT Enqueue Pointer Update 1 Data EP 1 IN Enqueue Pointer Update 2:255 Reserved This field returns '0' when read and the value sh | | This field defines the target of the doorbell reference. The table below defines the Debug Capability notification that is generated by ringing the doorbell. Value Definition 0 Data EP 1 OUT Enqueue Pointer Update 1 Data EP 1 IN Enqueue Pointer Update | | | 7:0 | 0h<br>RO | Reserved | | # 12.3.226 Debug Capability Event Ring Segment Table Size Register (DCERSTSZ) — Offset 8708h Debug Capability Event Ring Segment Table Size Register | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8708h | 00000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description Reserved | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | | | | 15:0 | 0000h<br>RW | Event Ring Segment Table Size (ERSTS): This field identifies the number of valid Event Ring Segment Table entries in the Event Ring Segment Table pointed to by the Debug Capability Event Ring Segment Table Base Address register. The maximum value supported by an xHC implementation for this register is defined by the DCERST Max field in the DCID register Software shall initialize this register before setting the Debug Capability Enable field in the DCCTRL register to '1'. | | ## 12.3.227 Debug Capability Event Ring Segment Table Base Address Register (DCERSTBA) — Offset 8710h Debug Capability Event Ring Segment Table Base Address Register | Туј | ре | Size | Offset | Default | |-----|----|--------|--------------|-------------------| | MM | IO | 64 bit | MBAR + 8710h | 0000000000000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63:4 | 00000000<br>0000000h<br>RW | Event Ring Segment Table Base Address Register (ERSTBAR): This field defines the high order bits of the start address of the Debug Capability Event Ring Segment Table. Software shall initialize this register before setting the Debug Capability Enable field in the DCCTRL register to '1'. | | 3:0 | 0h<br>RO | Reserved | ## 12.3.228 Debug Capability Event Ring Dequeue Pointer Register (DCERDP) — Offset 8718h Debug Capability Event Ring Dequeue Pointer Register | Туре | Size | Offset | Default | |------|--------|--------------|-------------------| | MMIO | 64 bit | MBAR + 8718h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |-------------------------------------------------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:4 | 00000000<br>0000000h<br>RW | Dequeue Pointer (DQP): This field defines the high order bits of the 64-bit address of the current Debug Capability Event Ring Dequeue Pointer. Software shall initialize this register before setting the Debug Capability Enable field in the DCCTRL register to '1'. | | | 3 | 0h<br>RO | Reserved | | | 2:0 Oh This field may be used by the xHC to condition. This field is written with t | | Dequeue ERST Segment Index (DESI): This field may be used by the xHC to accelerate checking the Event Ring full condition. This field is written with the low order 3 bits of the offset of the ERST entry which defines the Event Ring segment that the Event Ring Dequeue Pointer resides in. | | ## 12.3.229 Debug Capability Control Register (DCCTRL) — Offset 8720h Debug Capability Event Ring Dequeue Pointer Register | | Туре | Size | Offset | Default | |---|------|--------|--------------|-----------| | ĺ | MMIO | 32 bit | MBAR + 8720h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------| | 31 | 0h<br>RW | Debug Capability Enable (DCE): Debug Capability Enable | | 30:24 | 00h<br>RO | Device Address (DADDR): Device Address | | 23:16 | 00h<br>RO | Debug Max Burst Size (DMBS): USB Debug Device does not support bursting. | | 15:5 | 0h<br>RO | Reserved | | 4 | 0h<br>RW/1C | DbC Run Change (DRC): DbC Run Change | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------| | 3 | 0h<br>RW/1S | Halt IN TR (HIT): Halt IN TR | | 2 | 0h<br>RW/1S | Halt OUT TR (HOT): Halt OUT TR | | 1 | 0h<br>RW | Link Status Event Enable (LSE): Link Status Event Enable | | 0 | 0h<br>RO | DbC Run (DCR): DbC Run | ### 12.3.230 Debug Capability Status Register (DCST) — Offset 8724h Debug Capability Status Register | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | MBAR + 8724h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 00h<br>RO | Debug Port Number (DPNUM): This field provides the ID of the Root Hub port that the Debug Capability has been utomatically attached to. The value is '0' when the Debug Capability is not attached to a Root Hub port. | | | 23:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RO | Event Ring Not Empty (ERNE): When '1', this field indicates that the Debug Capability Event Ring has a Transfer Event on it. It is automatically cleared to '0' by the xHC when the Debug Capability Event Ring is empty, i.e. the Debug Capability Enqueue Pointer is equal to the Debug Capability Event Ring Dequeue Pointer register. | | # 12.3.231 Debug Capability Port Status And Control Register (DCPORTSC) — Offset 8728h Debug Capability Port Status And Control Register | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8728h | 00000080h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 0h<br>RO | Reserved | | | 23 | 0h<br>RW/1C | USB3-Port Config Error Change. USB2-Reserved for USB2 Debug Capability (CEC): USB3-This flag indicates that the port failed to configure its link partner. 0 = No change. 1 = Port Config Error detected. Software shall clear this bit by writing a '1' to it. USB2-This bit shall never be set when operating in USB2 Kernel Debug mode. Port Link Status Change (PLC): This flag is set to '1' due to the following PLS transitions: U0 -) U3 Suspend signaling detected from Debug Host U3 -) U0 Resume complete Polling -) Disabled Training Error Ux or Recovery -) Inactive Error Software shall clear this bit by writing a '1' to it. This field is '0' if DCE is '0' Port Reset Change (PRC): This bit is set when reset processing on this port is complete (i.e. a '1' to '0' transition of PR). '0' = No change. '1' = Reset complete.Software shall clear this bit by writing a '1' to it. This field is '0' if DCE is '0'. Reserved | | | 22 | 0h<br>RW/1C | | | | 21 | 0h<br>RW/1C | | | | 20:18 | 0h<br>RO | | | | 17 | 0h<br>RW/1C | Connect Status Change (CSC): '1' = Change in Current Connect Status. '0' = No change. Indicates a change has occurred in the port's Current Connect Status. The xHC sets this bit to '1' for all changes to the Debug Device connect status, even if system software has not cleared an existing DbC Connect Status Change. For example, the insertion status changes twice before system software has cleared the changed condition, hardware will be "setting" an already-set bit (i.e., the bit will remain '1'). Software shall clear this bit by writing a '1' to it. This field is '0' if DCE is '0'. | | | 16:14 | 0h<br>RO | Reserved | | | 13:10 | 0h<br>RO | Port Speed (PSPD): This field identifies the speed of the port. This field is only relevant when a Debug Host is attached (CCS = '1') in all other cases this field shall indicate Undefined Speed. 0 Undefined Speed 1-15 Protocol Speed ID (PSI) Note: The Debug Capability onlydoes not supports LS, FS, or HS operation. | | | 9 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 8:5 | 4h<br>RO | Port Link State (PLS): This field reflects its current link state. This field is only relevant when a Debug Host is attached (Debug Port Number ) '0'). Value Meaning 0 Link is in the U0 State 1 Link is in the U1 State 2 Link is in the U2 State 3 Link is in the U3 State (Device Suspended) 4 Link is in the Disabled State 5 Link is in the RxDetect State 6 Link is in the RxDetect State 7 Link is in the Inactive State 8 Link is in the Recovery State 9 Link is in the Recovery State 15:10 Reserved Note: Transitions between different states are not reflected until the transition is complete. | | | 4 | 0h<br>RO | Port Reset (PR): '1' = Port is in Reset. '0' = Port is not in Reset. This bit is set to '1' when the bus reset sequence as defined in the USB Specification is detected on the Root Hub port assigned to the Debug capability. It is cleared when the bus reset sequence is completed by the Debug Host, and the DbC shall transition to the USB Default state. A '0' to '1' transition of this bit shall clear DCPORTSC PED ('0'). This field is '0' if DCE or CCS are '0'. | | | 3:2 | 0h<br>RO | Reserved | | | 1 | Port Enabled/Disabled (PED): Default = '0'. '1' = Enabled. '0' = Disabled. This flag shall be set to '1' by transition of CCS or a '1' to '0' transition of the PR. When PED transitions is '0' due to the assertion of PR, the port's link shall transition to the Rx.Deta This flag may be used by software to enable or disable the operation of the port assigned to the Debug Capability. The Debug Capability Root Hub port may be disabled by a fault condition (disconnect event or other fault conditon LTSSM Polling substate timeout, tPortConfiguration timeout error, etc.), the of DCPORTSC PR, or by software. 0 = Debug Capability Root Hub port is disabled. 1 = Debug Capability Root Hub port is enabled. When the port is disabled (PED = '0') the port's link shall enter the SS.Discand remain there until PED is reasserted ('1') or DCE is negated ('0'). Not Root Hub port is remains mapped to Debug Capability while PED = '0'. Wh' '0' the Debug Capability will appear to be disconnected to the Debug Host. bit is not affected by PORTSC PR bit transitions. This field is '0' if DCE or Company in the port is post of the pos | | | | 0 | 0h<br>RO | Current Connect Status (CCS): '1' = A Root Hub port is connected to a Debug Host and assigned to the Debug Capability. '0' = No Debug Host is present. This value reflects the current state of the port, and may not correspond to the value reported by the Connect Status Change (CSC) field in the Port Status Change Event. Port Status Change Event is generated when both PED and CSC are set to 1. This is a change compared to USB3 because for USB2, the Port Speed field is only valid after PED is set to 1, which only happens some time after CSC is set to 1. This flag is '0' if Debug Capability Enable (DCE) is '0'. | | # 12.3.232 Debug Capability Context Pointer Register (DCCP) — Offset 8730h Debug Capability Context Pointer Register | Туре | Size | Offset | Default | |------|--------|--------------|-------------------| | MMIO | 64 bit | MBAR + 8730h | 0000000000000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 63:4 | 00000000<br>0000000h<br>RW | Debug Capability Context Pointer Register (DCCPR): This field defines the high order bits of the start address of the Debug Capability Context data structure associated with the Debug Capability. Software shall initialize this register before setting the Debug Capability Enable bit in the Debug Capability Control Register to '1'. | | | 3:0 | 0h<br>RO | Reserved | | # 12.3.233 Strap Mirror Capability Register (STRAP\_MIRROR\_CAP) — Offset 8800h Strap Mirror Capability Register. **Note:** Bit definitions are the same as PDO\_CAPABILITY, offset 84F4h. # 12.3.234 GLOBAL TIME SYNC CAP REG (GLOBAL\_TIME\_SYNC\_CAP\_REG) — Offset 8E10h GLOBAL TIME SYNC CAP REG | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8E10h | 000012C9h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------| | 31:16 | 0h<br>RO | Reserved | | 15:8 | 12h<br>RW/L | Next Capability pointer (NCP): Next Capability pointer Locked by: XHCC1.ACCTRL | | 7:0 | C9h<br>RW/L | Capability ID (CID): Capability ID Locked by: XHCC1.ACCTRL | ### 12.3.235 GLOBAL TIME SYNC CTRL REG (GLOBAL\_TIME\_SYNC\_CTRL\_REG) — Offset 8E14h GLOBAL TIME SYNC CTRL REG | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8E14h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RW/1S | Time Stamp Counter Capture Initiate (TIME_STAMP_CNTR_CAPTURE_INITIATE): SW sets this bit to initiate a time capture. Once the time capture is complete and the time values are valid in the Local and Global time capture registers, HW clears the bit. | ## 12.3.236 MICROFRAME TIME REG (MICROFRAME\_TIME\_REG) — Offset 8E18h #### MICROFRAME TIME REG | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8E18h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:30 | 0h<br>RO | Reserved | | | 29:16 | 0000h<br>RO | Captured Frame List Current Index/Frame Number (CMFI): The value in this register is updated in response to sample_now signal. Bits [29:16] reflect state of bits [13:0] of FRINDEX | | | 15:13 | 0h<br>RO | Reserved | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------| | | | Captured Micro-frame BLIF (CMFB): | | | | The value is updated in response to sample_now signal and provides information about offset within micro-frame. | | 12:0 | 0000h<br>RO | Captured value represents number of 8 high-speed bit time units from start of micro-frame. | | | | At the beginning of micro-frame captured value will be 0 and increase to maximum value at the end. | | | | Default maximum value is 7499 but it may be changed as result of adjustment done via Bus Interval Adjust (BIA). | # 12.3.237 Global Time Value (Low Register) (GLOBAL\_TIME\_LOW\_REG) — Offset 8E20h Global Time Value (Low): | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | MBAR + 8E20h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO | Global Time Low (GLOBAL_TIME_LOW): Global Time Value (Low): | ### 12.3.238 Global Time High (GLOBAL\_TIME\_HI\_REG) — Offset 8E24h Global Time Value (High): | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8E24h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO | Global Time Value (High Register) (GLOBAL_TIME_HI): Global Time Value (High): | ## 12.3.239 Dublin Host Controller USB3 Local Loopback Repeater (HOST\_CTRL\_USB3\_LOCAL\_LPBK\_RPTR) — Offset 8E60h This register is updated by BIOS | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8E60h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | 0h<br>RO | Reserved | | 3:0 | 0h<br>RW | USB3 Local Loopback Repeater (CFG_USB3_LOCAL_LPBK_RPTR): This will set the local loopback in repeater bit (Bit 4) set in Symbol 5 of TS1/TS2. (Bit2 and Bit3 will be controlled by HOST_CTRL_PORT_LINK_REG) | ## 12.3.240 Host Ctrl USB3 Master Loopback Register (HOST\_CTRL\_USB3\_MSTR\_LPBK) — Offset 8EC8h This register is to provide master loopback information | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | MBAR + 8EC8h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------|--| | 31:4 | 0h<br>RO | Reserved | | | 3:0 | 0h<br>RW | USB3 Master Loopback (CFG_USB3_MSTR_LPBK_EN): This will set the Master Loopback Bit (Bit 2) set in Symbol 5 of TS1/TS2. | | ### 12.3.241 Host Controller USB3 BLR Comp (HOST\_CTRL\_USB3\_BLR\_COMP) — Offset 8ECCh This register provides master loopback information. | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | MBAR + 8ECCh | 0000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------|--| | 31:4 | 0h<br>RO | Reserved | | | 3:0 | 0h<br>RW | JSB3 BLR Comp (CFG_USB3_BLR_COMP): his will set the Master Loopback Bit (Bit 5) set in Symbol 5 of TS1/TS2. | | # 12.3.242 Host Controller SSP Disable (HOST\_CTRL\_SSP\_DIS) — Offset 8ED0h This register is to disable SSP capability of USB3 link. | Туре | Size | Offset | Default | |------|--------|--------------|-----------| | MMIO | 32 bit | MBAR + 8ED0h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------------------------------------|--| | 31:4 | 0h<br>RO | eserved | | | 3:0 | 0h<br>RW | SSP Disable (CFG_SSP_DIS): When set, it will disable the SSP protocol preventing the XHCI to transmit SCD. | | ## 12.3.243 XHCI USB2 Overcurrent Pin Mapping (U2OCM1) — Offset 90A4h The RW/L property of this register is controlled by OCCFDONE bit. | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | MBAR + 90A4h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RW/L | OC Mapping (OCM): USB2 Port assignment When Set to 1, Bit 0 maps the OC pin N to USB2 std. port 1 Bit 1 maps the OC pin N to USB2 std port 2 Bit (NumUSB2std-1) maps the OC pin N to USB2 Std port NumUSB2std Note: The USB-R port which is the most significant USB2 port does not have an OC pin. Thus the OC assignment for the USB-R port is ignored. Locked by: XHCC2.OCCFGDONE | | ### 12.3.244 XHCI USB2 Overcurrent Pin Mapping (U2OCM2) — Offset 90A8h The RW/L property of this register is controlled by OCCFDONE bit. **Note:** Bit definitions are the same as U2OCM1, offset 90A4h. ### 12.3.245 XHCI USB2 Overcurrent Pin Mapping (U2OCM3) — Offset 90ACh The RW/L property of this register is controlled by OCCFDONE bit. **Note:** Bit definitions are the same as U2OCM1, offset 90A4h. ## 12.3.246 XHCI USB2 Overcurrent Pin Mapping (U2OCM4) — Offset 90B0h The RW/L property of this register is controlled by OCCFDONE bit. **Note:** Bit definitions are the same as U2OCM1, offset 90A4h. ## 12.3.247 XHCI USB3 Overcurrent Pin Mapping (U3OCM1) — Offset 9124h The RW/L property of this register is controlled by OCCFDONE bit. | Туре | Size | Offset | Default | |------|--------|--------------|----------| | MMIO | 32 bit | MBAR + 9124h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:4 | 0h<br>RO | Reserved | | | 3:0 | 0h<br>RW/L | OC Mapping (OCM): USB3 Port assignment When Set to 1, Bit 0 maps the OC pin N to USB3 std. port 1 Bit 1 maps the OC pin N to USB3 std. port 2 Bit (NumUSB3std-1) maps the OC pin N to USB3 Std port NumUSB3std Locked by: XHCC2.OCCFGDONE | | ### 12.3.248 XHCI USB3 Overcurrent Pin Mapping (U3OCM2) — Offset 9128h The RW/L property of this register is controlled by OCCFDONE bit. **Note:** Bit definitions are the same as U3OCM1, offset 9124h. ## 12.3.249 XHCI USB3 Overcurrent Pin Mapping (U3OCM3) — Offset 912Ch The RW/L property of this register is controlled by OCCFDONE bit. **Note:** Bit definitions are the same as U3OCM1, offset 9124h. ## 12.3.250 XHCI USB3 Overcurrent Pin Mapping (U3OCM4) — Offset 9130h The RW/L property of this register is controlled by OCCFDONE bit. **Note:** Bit definitions are the same as U3OCM1, offset 9124h. # 12.4 USB Device Controller (xDCI) Configuration Registers (D13:F1) This chapter documents the registers in Bus: 0, Device: 13, Function: 1. ### 12.4.1 Summary of Registers #### Table 12-5. Summary of Bus: 0, Device: 13, Function: 1 Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|---------------------------------------------------------------------------|---------------| | 0h | 4 | Device ID And Vendor ID Register (DEVVENDID) | 0AAA8086h | | 4h | 4 | Command and Status (STATUSCOMMAND) | 00100000h | | 8h | 4 | Revision Id And Class Code (REVCLASSCODE) | 0C03FE00h | | Ch | 4 | Cache Line Latency Header And Bist (CLLATHEADERBIST) | 00000000h | | 10h | 4 | Base Address Register (BAR) | 00000004h | | 14h | 4 | Base Address Register High (BAR_HIGH) | 00000000h | | 18h | 4 | Base Address Register1 (BAR1) | 00000004h | | 1Ch | 4 | Base Address Register1 High (BAR1_HIGH) | 00000000h | | 2Ch | 4 | Subsystem Vendor And Subsystem ID (SUBSYSTEMID) | 00000000h | | 30h | 4 | Expansion ROM Base Address (EXPANSION_ROM_BASEADDR) | 00000000h | | 34h | 4 | Capabilities Pointer Register (CAPABILITYPTR) | 00000080h | | 3Ch | 4 | Interrupt Register (INTERRUPTREG) | 00000100h | | 80h | 4 | Power Management Capability Id (POWERCAPID) | 48039001h | | 84h | 4 | Power Management Control And Status Register (PMECTRLSTATUS) | 00000008h | | 90h | 4 | Pci Device Idle Vendor Capability Register (PCIDEVIDLE_CAP_RECORD) | F0140009h | | 94h | 4 | Vendor Specific Extended Capability Register (DEVID_VEND_SPECIFIC_REG) | 01400010h | | 98h | 4 | Software Ltr Update Mmio Location Register (D0I3_CONTROL_SW_LTR_MMIO_REG) | 00000000h | | 9Ch | 4 | Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) | 010F8301h | | A0h | 4 | D0i3 And Power Control Enable Register (D0I3_MAX_POW_LAT_PG_CONFIG) | 00080800h | | F8h | 4 | Manufacturers ID (MANID) | 04000F1Ch | # 12.4.2 Device ID And Vendor ID Register (DEVVENDID) — Offset 0h Device ID and Vendor ID provided by this register uniquely identifies the Device. | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + 0h | 0AAA8086h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------|--| | 31:16 | 0AAAh<br>RO/P | Device ID (DEVICEID): Device ID identifies the particular PCI device | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------| | 15:0 | 8086h<br>RO | Vendor ID (VENDORID): Vendor ID is a unique ID provided by the PCI SIG which identifies the manufacturer of the device | ### 12.4.3 Command and Status (STATUSCOMMAND) — Offset 4h Command register to program interrupt disable, bus master enable and Memory space enable. Status register to read the errors and aborts | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + 4h | 00100000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------| | 31:30 | 0h<br>RO | Reserved | | 29 | 0h<br>RW/1C | Received Master Abort (RMA): Received Master Abort | | 28 | 0h<br>RW/1C | Received Target Abort (RTA): Received Target Abort | | 27:21 | 0h<br>RO | Reserved | | 20 | 1h<br>RO | Capabilities List (CAPLIST): Indicates that the controller contains a capabilities pointer list. | | 19 | 0h<br>RO | Interrupt Status (INTR_STATUS): Interrupt Status: This bit reflects state of interrupt in the device | | 18:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW | Interrupt Disable (INTR_DISABLE): Interrupt Disable | | 9 | 0h<br>RO | Reserved | | 8 | 0h<br>RW | SERR# Reporting Enable (SERR_ENABLE): SERR Enable Not implemented | | 7:3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW | Bus Master Enable (BME): Bus Master Enable | | 1 | 0h<br>RW | Memory Space Enable (MSE): Memory Space Enable | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------|--| | 0 | 0h<br>RO | Reserved | | ### 12.4.4 Revision Id And Class Code (REVCLASSCODE) — Offset 8h Revision ID register identifies revision of particular device and Class Code register is used to identify generic function of the device | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + 8h | 0C03FE00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | 0C03FEh<br>RO | Revision ID (CLASS_CODES): Class Code register is read-only and is used to identify the generic function of the device and in some cases a specific register-level programming interface | | 7:0 | 00h<br>RO/P | Class Code (RID): Revision ID identifies the revision of particular PCI device. | # 12.4.5 Cache Line Latency Header And Bist (CLLATHEADERBIST) — Offset Ch Cache Line size as RW with def 0 Latency timer RW with def 0 Header type with Type 0 configuration header and Reserved BIST register $\,$ | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + Ch | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------| | 31:24 | 0h<br>RO | Reserved | | 23 | 0h<br>RO | Multi-Function Device (MULFNDEV): Multi-Function Device | | 22:16 | 00h<br>RO | Header Type (HEADERTYPE): Header Type: Implements Type 0 Configuration header | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------| | 15:8 | 00h<br>RO | Latency Timer (LATTIMER): Latency Timer. | | 7:0 | 00h<br>RW/P | Cache Line Size (CACHELINE_SIZE): Cacheline Size | ### 12.4.6 Base Address Register (BAR) — Offset 10h Base Address Register low [31:2] type[2:1] in 32bit or 64bit addr range and memory space indicator [0] | Т | уре | Size | Offset | Default | |---|-----|--------|------------------------|----------| | - | PCI | 32 bit | [B:0, D:13, F:1] + 10h | 0000004h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:21 | 000h<br>RW | Base Address (BASEADDR): Base Address Register Low Base address of the OCP fabric memory space. Taken from Strap values as ones | | | 20:12 | 0h<br>RO | Reserved | | | 11:4 | 00h<br>RO | Size Indicator (SIZEINDICATOR): Size Indicator RO Always returns 0 The size of this register depends on the size of the nemory space | | | 3 | 0h<br>RO | Prefetchable Memory (PREFETCHABLE): 0: BAR memory is not prefetchable 1: BAR memory is prefetchable | | | 2:1 | 2h<br>RO | Memory Type (TYPE0): If BAR_64b_EN is 0 then 00b indicates BAR lies in 32 bit address range. If BAR_64b_EN is 1 then 10b Indicates BAR lies in 64 bit address range. Other values are reserved. | | | 0 | 0h<br>RO | Message Space (MESSAGE_SPACE): Memory Space Indicator: 0 indicates this BAR is present in the memory space. | | ### 12.4.7 Base Address Register High (BAR\_HIGH) — Offset 14h Base Address Register High enabled if [2:1] of BAR\_type\_LOW is 10 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + 14h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Base Address High (BASEADDR_HIGH): Base Address high - MSB | ### 12.4.8 Base Address Register1 (BAR1) — Offset 18h Base Address Register1 accesses to PCI configuration space and is always 4K type in [2:1] and memory space indicator in [0] | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + 18h | 00000004h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:12 | 00000h<br>RW | Base Address (BASEADDR1): Base Address1 This field is present if BAR1 is enabled through private configuration space. | | | 11:4 | 00h<br>RO | e Indicator (SIZEINDICATOR1): vays is 0 as minimum size is 4K | | | 3 | 0h<br>RO | Prefetchable Memory (PREFETCHABLE1): D: BAR memory is not prefetchable L: BAR memory is prefetchable | | | 2:1 | 2h<br>RO | Memory Type (TYPE1): If BAR_64b_EN is 0 then 00b indicates BAR lies in 32 bit address range. If BAR_64b_EN is 1 then 10b Indicates BAR lies in 64 bit address range. Other values are reserved. | | | 0 | 0h<br>RO | Message Space (MESSAGE_SPACE1): Memory Space Indicator: 0 Indicates this BAR is present in the memory space | | ### 12.4.9 Base Address Register1 High (BAR1\_HIGH) — Offset 1Ch Base Address Register1 High enabled only if [2:1] of BAR1 register is 10 | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:13, F:1] + 1Ch | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Base Address High (BASEADDR1_HIGH): Base Address: Base address of the OCP fabric memory space. Taken from Strap values as ones | ## 12.4.10 Subsystem Vendor And Subsystem ID (SUBSYSTEMID) — Offset 2Ch SVID register along with SID register is to distinguish subsystem from another | | Туре | Size | Offset | Default | |---|------|--------|------------------------|----------| | Ī | PCI | 32 bit | [B:0, D:13, F:1] + 2Ch | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description Subsystem ID (SUBSYSTEMID): Subsystem ID: This register is implemented for any function that can be instantiated more than once in a given system. | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0000h<br>RW/O/P | | | | 15:0 | 0000h<br>RW/O/P | Subsystem Vendor (SUBSYSTEMVENDORID): Subsystem Vendor ID: This register must be implemented for any function that can be instantiated more than once in a given system | | # 12.4.11 Expansion ROM Base Address (EXPANSION\_ROM\_BASEADDR) — Offset 30h EXPANSION ROM base address register is a RO indicates support for expansion ROMs | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + 30h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO | Expansion ROM Base Address (EXPANSION_ROM_BASE): Value of all zeros indicates no support for Expansion ROM | ## 12.4.12 Capabilities Pointer Register (CAPABILITYPTR) — Offset 34h Capabilities Pointer register indicates what the next capability is | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + 34h | 00000080h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------|--| | 31:8 | 0h<br>RO | Reserved | | | 7:0 | 80h<br>RO | Capabilities Pointer (CAPPTR_POWER): Capabilities Pointer: Indicates what the next capability is. | | ### 12.4.13 Interrupt Register (INTERRUPTREG) — Offset 3Ch Interrupt line Register isn't used in Bridge directly Interrupt Pin register reflects the IPIN value in private config space. Min\_gnt register indicating the req of latency timers and max\_lat register max latency. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + 3Ch | 00000100h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 00h<br>RO | Maximum Latency (MAX_LAT): Value of 0 indicates device has no major requirements for the settings of latency timers | | 23:16 | 00h<br>RO | Minimum Latency (MIN_GNT): Value of 0 indicates device has no major requirements for the settings of latency timers. | | 15:12 | 0h<br>RO | Reserved | | 11:8 | 1h<br>RO | Interrupt Pin (INTPIN): Interrupt Pin: Value in this register is reflected from the IPIN value in the private configuration space. | | 7:0 | 00h<br>RW/P | Interrupt Line (INTLINE): Used to communicate to software the interrupt line to which the interrupt pin is connected. | # 12.4.14 Power Management Capability Id (POWERCAPID) — Offset 80h Power Management Capability ID register points to next capability structure and power management capability with Power management capabilities register for PME support and version | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + 80h | 48039001h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------| | 31:27 | 09h<br>RO | PME Support (PMESUPPORT): This 5-bit field indicates the power states in which the function can assert the PME# | | 26:19 | 0h<br>RO | Reserved | | 18:16 | 3h<br>RO | VERSION: Indicates support for Revision 1.2 of the PCI Power Management Specification | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------| | 15:8 | 90h<br>RO | Next Capability (NXTCAP): Points to the next capability structure. | | 7:0 | 01h<br>RO | Power Capability ID (POWER_CAP): Power Management Capability: Indicates this is power management capability | ## 12.4.15 Power Management Control And Status Register (PMECTRLSTATUS) — Offset 84h power management control and status register to set and read PME status PME enable No Soft reset and power state | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + 84h | 00000008h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15 | 0h<br>RW/1C/P | PME Status (PMESTATUS): PME Status | | | 14:9 | 0h<br>RO | Reserved | | | 8 | 0h<br>RW/P | PME Enable (PMEENABLE): PME Enable | | | 7:4 | 0h<br>RO | Reserved | | | 3 | 1h<br>RO | No Soft Reset (NO_SOFT_RESET): This bit indicates that devices transitioning from D3hot to D0 because of Powerstate commands do not perform an internal reset | | | 2 | 0h<br>RO | Reserved | | | 1:0 | 0h<br>RW | Power State (POWERSTATE): Power State: This field is used both to determine the current power state and to set a new power state | | # 12.4.16 Pci Device Idle Vendor Capability Register (PCIDEVIDLE\_CAP\_RECORD) — Offset 90h PCI Device Vendor Specific Capability register defines Vendor specific Capability ID revision length next capability and CAPID | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + 90h | F0140009h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------| | 31:28 | Fh<br>RO | Vendor Cap (VEND_CAP): Vendor Specific Capability ID | | 27:24 | 0h<br>RO | Revision ID (REVID): Revision ID of capability structure | | 23:16 | 14h<br>RO | Cap Length (CAP_LENGTH): Vendor Specific Capability Length | | 15:8 | 00h<br>RO | Next Capability (NEXT_CAP): Next Capability | | 7:0 | 09h<br>RO | Capability ID (CAPID): Capability ID | # 12.4.17 Vendor Specific Extended Capability Register (DEVID\_VEND\_SPECIFIC\_REG) — Offset 94h Extended Vendor capability register for VSEC Length revision and ID | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + 94h | 01400010h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------| | 31:20 | 014h<br>RO | Vendor Specific ID (VSEC_LENGTH): Vendor Specific Extended Capability Length | | 19:16 | 0h<br>RO | Vendor Specific Revision (VSEC_REV): Vendor specific Extended Capability revision | | 15:0 | 0010h<br>RO | Vendor Specific Length (VSECID): Vendor Specific Extended Capability ID | # 12.4.18 Software Ltr Update Mmio Location Register (D0I3\_CONTROL\_SW\_LTR\_MMIO\_REG) — Offset 98h Software location pointer in MMIO space as an offset specified by BAR | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + 98h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------| | 31:4 | 0000000h<br>RO | SW LTR Dword Offset (SW_LAT_DWORD_OFFSET): SW LTR Update MMIO Offset Location (SWLTRLOC) | | 3:1 | 0h<br>RO | SW LTR BAR Number (SW_LAT_BAR_NUM): Indicates that the SW LTR update MMIO location is always at BAR0 | | 0 | 0h<br>RO | SW LTR Valid (SW_LAT_VALID): This value is reflected from the SW LTR valid strap at the top level | # 12.4.19 Device Idle Pointer Register (DEVICE\_IDLE\_POINTER\_REG) — Offset 9Ch Device IDLE pointer register giving details on Device MMIO offset location BAR NUM and D0i3 Valid Strap | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + 9Ch | 010F8301h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:4 | 010F830h<br>RO | <b>D0i3 DWORD Offset (DWORD_OFFSET):</b> contains the location pointer to the SW LTR register in MMIO space as an offset from the specified BAR | | | 3:1 | 0h<br>RO | BAR Number (BAR_NUM): Indicates that the D0i3 MMIO location is always at BAR0 | | | 0 | 1h<br>RO | <b>D0i3 Valid (VALID):</b> Valid: This value is reflected from the D0i3 valid strap at the top level. | | # 12.4.20 D0i3 And Power Control Enable Register (D0I3\_MAX\_POW\_LAT\_PG\_CONFIG) — Offset A0h D0idle\_Max\_Power\_On\_Latency register set at boot and Power control enable register to enable communication with the PGCB block below the Bridge | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + A0h | 00080800h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------|--| | 31:22 | 0h<br>RO | Reserved | | | 21 | 0h<br>RW/P | Hardware Autonomous Enable (HAE): Hardware Autonomous Enable. | | | 20 | 0h<br>RO | Reserved | | | 19 | 1h<br>RW/P | Sleep Enable (SLEEP_EN): Sleep Enable | | | 18 | 0h<br>RW/P | D3-Hot Enable (D3HEN): If 1b then function will power gate when idle and the PMCSR[1:0] register in the function = 11b (D3). | | | 17 | 0h<br>RW/P | Device Idle Enable (DEVIDLEN): If 1b then the function will power gate when idle and the DevIdle register (DevIdleC[2] = 1) is set. | | | 16 | 0h<br>RW/P | PMC Request Enable (PMCRE): PMC Request Enable | | | 15:13 | 0h<br>RO | Reserved | | | 12:10 | 2h<br>RW/O/P | Power Latency Scale (POW_LAT_SCALE): Power On Latency Scale | | | 9:0 | 000h<br>RW/O/P | Power Latency Value (POW_LAT_VALUE): Power On Latency value | | ### 12.4.21 Manufacturers ID (MANID) — Offset F8h Manufacturers ID register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:13, F:1] + F8h | 04000F1Ch | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-----------------------|-----------------------------------------------------------------------------| | 31:0 | 04000F1C<br>h<br>RO/P | Manufacturers ID (MANID): Manufacturer ID: Default value comes from straps. | # 12.5 Thunderbolt PCI Express\* Controller Registers (D7:F0-3) This chapter documents the registers of the Thunderbolt PCIe devices. The Thunderbolt device contains multiple PCIe controller devices: • Bus: 0, Device: 7, Function: 0 (TBT\_PCIe0) • Bus: 0, Device: 7, Function: 1 (TBT\_PCIe1) • Bus: 0, Device: 7, Function: 2 (TBT\_PCIe2) • Bus: 0, Device: 7, Function: 3 (TBT\_PCIe3) The specified function number assignment is applicable under a single segment PCIe configuration space programming. Please refer to Volume 1 of this document for other programming options. Note: Register default values are taken from device TBT\_PCIe0 only. Consult Volume 1 of this document for Device IDs. #### 12.5.1 Summary of Registers #### Table 12-6. Summary of Bus: 0, Device: 7, Function: 0 Registers | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|---------------------------------|---------------| | 0h | 4 | Device Identifiers (ID) | 00008086h | | 4h | 2 | Device Command (CMD) | 0000h | | 6h | 2 | Primary Status (PSTS) | 0010h | | 8h | 4 | Revision ID (RID_CC) | 060400F0h | | Ch | 1 | Cache Line Size (CLS) | 00h | | Dh | 1 | Primary Latency Timer (PLT) | 00h | | Eh | 1 | Header Type (HTYPE) | 81h | | 18h | 4 | Bus Numbers (BNUM_SLT) | 0000000h | | 1Ch | 2 | I/O Base And Limit (IOBL) | 0000h | | 1Eh | 2 | Secondary Status (SSTS) | 0000h | | 20h | 4 | Memory Base And Limit (MBL) | 0000000h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|--------------------------------------------------|---------------| | 24h | 4 | Prefetchable Memory Base And Limit (PMBL) | 00010001h | | 28h | 4 | Prefetchable Memory Base Upper 32 Bits (PMBU32) | 0000000h | | 2Ch | 4 | Prefetchable Memory Limit Upper 32 Bits (PMLU32) | 0000000h | | 34h | 1 | Capabilities List Pointer (CAPP) | 40h | | 3Ch | 2 | Interrupt Information (INTR) | 0100h | | 3Eh | 2 | Bridge Control (BCTRL) | 0000h | | 40h | 2 | Capabilities List (CLIST) | 8010h | | 42h | 2 | PCI Express Capabilities (XCAP) | 0042h | | 44h | 4 | Device Capabilities (DCAP) | 00008001h | | 48h | 2 | Device Control (DCTL) | 0020h | | 4Ah | 2 | Device Status (DSTS) | 0010h | | 4Ch | 4 | Link Capabilities (LCAP) | 01714C10h | | 50h | 2 | Link Control (LCTL) | 0000h | | 52h | 2 | Link Status (LSTS) | 1011h | | 54h | 4 | Slot Capabilities (SLCAP) | 00040060h | | 58h | 2 | Slot Control (SLCTL) | 0000h | | 5Ah | 2 | Slot Status (SLSTS) | 0000h | | 5Ch | 2 | Root Control (RCTL) | 0000h | | 60h | 4 | Root Status (RSTS) | 0000000h | | 64h | 4 | Device Capabilities 2 (DCAP2) | 00080837h | | 68h | 2 | Device Control 2 (DCTL2) | 0000h | | 6Ah | 2 | Device Status 2 (DSTS2) | 0000h | | 6Ch | 4 | Link Capabilities 2 (LCAP2) | 0000000Eh | | 70h | 2 | Link Control 2 (LCTL2) | 0001h | | 72h | 2 | Link Status 2 (LSTS2) | 0000h | | 74h | 4 | Slot Capabilities 2 (SLCAP2) | 0000000h | | 78h | 2 | Slot Control 2 (SLCTL2) | 0000h | | 7Ah | 2 | Slot Status 2 (SLSTS2) | 0000h | | 80h | 2 | Message Signaled Interrupt Identifiers (MID) | 9005h | | 82h | 2 | Message Signaled Interrupt Message (MC) | 0000h | | 84h | 4 | Message Signaled Interrupt Message Address (MA) | 0000000h | | 88h | 2 | Message Signaled Interrupt Message Data (MD) | 0000h | | 90h | 2 | Subsystem Vendor Capability (SVCAP) | A00Dh | | 94h | 4 | Subsystem Vendor IDs (SVID) | 0000000h | | A0h | 2 | Power Management Capability (PMCAP) | 0001h | | A2h | 2 | PCI Power Management Capabilities (PMC) | C803h | | A4h | 4 | PCI Power Management Control (PMCS) | 0000008h | | 100h | 4 | Advanced Error Extended (AECH) | 0000000h | | 104h | 4 | Uncorrectable Error Status (UES) | 0000000h | | 108h | 4 | Uncorrectable Error Mask (UEM) | 0000000h | | 10Ch | 4 | Uncorrectable Error Severity (UEV) | 00060010h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|---------------------------------------------------|---------------| | 110h | 4 | Correctable Error Status (CES) | 00000000h | | 114h | 4 | Correctable Error Mask (CEM) | 00002000h | | 118h | 4 | Advanced Error Capabilities And Control (AECC) | 0000000h | | 11Ch | 4 | Header Log (HL_DW1) | 0000000h | | 120h | 4 | Header Log (HL_DW2) | 0000000h | | 124h | 4 | Header Log (HL_DW3) | 0000000h | | 128h | 4 | Header Log (HL_DW4) | 0000000h | | 12Ch | 4 | Root Error Command (REC) | 0000000h | | 130h | 4 | Root Error Status (RES) | 0000000h | | 134h | 4 | Error Source Identification (ESID) | 0000000h | | 150h | 4 | PTM Extended Capability Header (PTMECH) | 0000000h | | 154h | 4 | PTM Capability Register (PTMCAPR) | 00000410h | | 158h | 4 | PTM Control Register (PTMCTLR) | 0000000h | | 200h | 4 | L1 Sub-States Extended Capability Header (L1SECH) | 0000000h | | 204h | 4 | L1 Sub-States Capabilities (L1SCAP) | 0000000h | | 208h | 4 | L1 Sub-States Control 1 (L1SCTL1) | 0000000h | | 20Ch | 4 | L1 Sub-States Control 2 (L1SCTL2) | 00000028h | | 220h | 4 | ACS Extended Capability Header (ACSECH) | 0000000h | | 224h | 2 | ACS Capability Register (ACSCAPR) | 001Fh | | 226h | 2 | ACS Control Register (ACSCTLR) | 0000h | | 284h | 4 | Port VC Capability Register 1 (PVCCR1) | 0000000h | | 288h | 4 | Port VC Capability 2 (PVCC2) | 0000000h | | 28Ch | 2 | Port VC Control (PVCC) | 0000h | | 28Eh | 2 | Port VC Status (PVCS) | 0000h | | 290h | 4 | Virtual Channel 0 Resource Capability (V0VCRC) | 0000000h | | 294h | 4 | Virtual Channel 0 Resource Control (V0CTL) | 80000001h | | 29Ah | 2 | Virtual Channel 0 Resource Status (V0STS) | 0000h | | 29Ch | 4 | Virtual Channel 1 Resource Capability (V1VCRC) | 0000000h | | 2A0h | 4 | Virtual Channel 1 Resource Control (V1CTL) | 0000000h | | 2A6h | 2 | Virtual Channel 1 Resource Status (V1STS) | 0000h | | A00h | 4 | DPC Extended Capability Header (DPCECH) | 0000000h | | A04h | 2 | DPC Capability Register (DPCCAPR) | 14E0h | | A06h | 2 | DPC Control Register (DPCCTLR) | 0000h | | A08h | 2 | DPC Status Register (DPCSR) | 1F00h | | A0Ah | 2 | DPC Error Source ID Register (DPCESIDR) | 0000h | | A0Ch | 4 | RP PIO Status Register (RPPIOSR) | 00000000h | | A10h | 4 | RP PIO Mask Register (RPPIOMR) | 00070707h | | A14h | 4 | RP PIO Severity Register (RPPIOVR) | 00000000h | | A18h | 4 | RP PIO SysError Register (RPPIOSER) | 00000000h | | A1Ch | 4 | RP PIO Exception Register (RPPIOER) | 00000000h | | A20h | 4 | RP PIO Header Log DW1 Register (RPPIOHLR_DW1) | 0000000h | | Offset | Size<br>(Bytes) | Register Name (Register Symbol) | Default Value | |--------|-----------------|-----------------------------------------------------------|---------------| | A24h | 4 | RP PIO Header Log DW2 Register (RPPIOHLR_DW2) | 00000000h | | A28h | 4 | RP PIO Header Log DW3 Register (RPPIOHLR_DW3) | 00000000h | | A2Ch | 4 | RP PIO Header Log DW4 Register (RPPIOHLR_DW4) | 00000000h | | A30h | 4 | Secondary PCI Express Extended Capability Header (SPEECH) | 00000000h | | A34h | 4 | Link Control 3 (LCTL3) | 00000000h | | A38h | 4 | Lane Error Status (LES) | 00000000h | | A3Ch | 4 | Lane 0 And Lane 1 Equalization Control (L01EC) | 7F7F7F7Fh | | A40h | 4 | Lane 2 And Lane 3 Equalization Control (L23EC) | 7F7F7F7Fh | | A44h | 4 | Lane 4 And Lane 5 Equalization Control (L45EC) | 7F7F7F7Fh | | A48h | 4 | Lane 6 And Lane 7 Equalization Control (L67EC) | 7F7F7F7Fh | | A4Ch | 4 | Lane 8 And Lane 9 Equalization Control (L89EC) | 7F7F7F7Fh | | A50h | 4 | Lane 10 And Lane 11 Equalization Control (L1011EC) | 7F7F7F7Fh | | A54h | 4 | Lane 12 And Lane 13 Equalization Control (L1213EC) | 7F7F7F7Fh | | A58h | 4 | Lane 14 And Lane 15 Equalization Control (L1415EC) | 7F7F7F7Fh | | A90h | 4 | Data Link Feature Extended Capability Header (DLFECH) | 00000000h | | A94h | 4 | Data Link Feature Capabilities Register (DLFCAP) | 80000000h | | A98h | 4 | Data Link Feature Status Register (DLFSTS) | 00000000h | | BA0h | 4 | FPB Capability Header (FPBCAP) | 00000015h | | BA4h | 4 | FPB Capabilities Register (FPBCAPR) | 00000000h | | BA8h | 4 | FPB RID Vector Control 1 (FPBRIDVC1) | 00000000h | | BACh | 4 | FPB RID Vector Control 2 (FPBRIDVC2) | 00000000h | | BB0h | 4 | FPB MEM Low Vector Control (FPBMEMLVC) | 00000000h | | BB4h | 4 | FPB MEM High Vector Control 1 (FPBMEMHVC1) | 00000000h | | BB8h | 4 | FPB MEM High Vector Control 2 (FPBMEMHVC2) | 00000000h | | BBCh | 4 | FPB Vector Access Control (FPBVAC) | 00000000h | | BC0h | 4 | FPB Vector Access Data (FPBVD) | 00000000h | ### 12.5.2 Device Identifiers (ID) — Offset 0h Device ID and Vendor ID | Туре | Size | Offset | Default | |------|--------|----------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 0h | 00008086h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------| | 31:16 | 0000h<br>RO/V | Device Identification (DID): See the Device ID table in the first volume of this document. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------| | 15:0 | 8086h<br>RO | Vendor Identification (VID): Indicates Intel. | ### 12.5.3 Device Command (CMD) — Offset 4h #### **Device Command** | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 4h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:11 | 0h<br>RO | Reserved | | | 10 | 0h<br>RW/V2 | Interrupt Disable (ID): This disables pin-based INTx# interrupts on enabled hot plug and power management events. This bit has no effect on MSI operation. When set, internal INTx# messages will not be generated. When cleared, internal INTx# messages are generated if there is an interrupt for hot plug or power management and MSI is not enabled. This bit does not affect interrupt forwarding from devices connected to the root port. Assert_INTx and Deassert_INTx messages will still be forwarded to the internal interrupt controllers if this bit is set. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is RO and returns a value of 0 when read, else it is RW with the functionality described above. | | | 9 | 0h<br>RO | Fast Back to Back Enable (FBE): This field is reserved per PCI-Express spec. | | | 8 | 0h<br>RW | SERR# Enable (SEE): When set, enables the root port to generate an SERR# message when PSTS.SSE is set. | | | 7 | 0h<br>RO | Wait Cycle Control (WCC): This field is reserved per PCI-Express spec. | | | 6 | 0h<br>RW | Parity Error Response Enable (PERE): Indicates that the device is capable of reporting parity errors as a master on the backbone. | | | 5 | 0h<br>RO | VGA Palette Snoop (VGA_PSE): This field is reserved per PCI-Express spec. | | | 4 | 0h<br>RO | Memory Write and Invalidate Enable (MWIE): This field is reserved per PCI-Express spec. | | | 3 | 0h<br>RO | Special Cycle Enable (SCE): This field is reserved per PCI-Express and PCI bridge spec. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 2 | 0h<br>RW | Bus Master Enable (BME): When set, allows the root port to forward Memory and I/O Read/Write cycles onto the backbone from a PCI-Express device. When this bit is 0b, Memory and I/O requests received at a Root Port must be handled as Unsupported Requests (UR). This bit does not affect forwarding of Completions in either the Upstream or Downstream direction. The forwarding of Requests other than Memory or I/O requests is not controlled by this bit. | | | 1 | 0h<br>RW | Memory Space Enable (MSE): When set, memory cycles within the range specified by the memory base and limit registers can be forwarded to the PCI-Express device. When cleared, these memory cycles are master aborted on the backbone. | | | 0 | 0h<br>RW | I/O Space Enable (IOSE): When set, I/O cycles within the range specified by the I/O base and limit registers can be forwarded to the PCI-Express device. When cleared, these cycles are master aborted on the backbone. | | ### 12.5.4 Primary Status (PSTS) — Offset 6h #### **Primary Status** | Туре | Size | Offset | Default | |------|--------|----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 6h | 0010h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RW/1C/V | <b>Detected Parity Error (DPE):</b> Set when the root port receives a command or data from the backbone with a parity error. This is set even if PCMD.PERE is not set. | | | 14 | 0h<br>RW/1C/V | Signaled System Error (SSE): Set when the root port signals a system error to the internal SERR# logic. | | | 13 | 0h<br>RW/1C/V | Received Master Abort (RMA): Set when the root port receives a completion with unsupported request status from the backbone. | | | 12 | 0h<br>RW/1C/V | Received Target Abort (RTA): Set when the root port receives a completion with completer abort from the backbone. | | | 11 | 0h<br>RW/1C/V | Signaled Target Abort (STA): Set whenever the root port forwards a target abort received from the downstream device onto the backbone. | | | 10:9 | 0h<br>RO | Primary DEVSEL# Timing Status (PDTS): This field is reserved per PCI-Express spec | | | 8 | 0h<br>RW/1C/V | Master Data Parity Error Detected (DPD): Set when the root port receives a completion with a data parity error on the backbone and PCMD.PERE is set. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0h<br>RO | Primary Fast Back to Back Capable (PFBC): This field is reserved per PCI-Express spec. | | 6 | 0h<br>RO | Reserved | | 5 | 0h<br>RO | Primary 66 MHz Capable (PC66): This field is reserved per PCI-Express spec. | | 4 | 1h<br>RO | Capabilities List (CLIST): Indicates the presence of a capabilities list. | | 3 | 0h<br>RO/V | Interrupt Status (IS): Indicates status of hot plug and power management interrupts on the root port that result in INTx# message generation. This bit is not set if MSI is enabled. If MSI is not enabled, this bit is set regardless of the state of CMD.ID. | | 2:0 | 0h<br>RO | Reserved | ### 12.5.5 Revision ID (RID\_CC) — Offset 8h #### Revision ID | Туре | Size | Offset | Default | |------|--------|----------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 8h | 060400F0h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 06h<br>RO | Base Class Code (BCC): Indicates the device is a bridge device. | | | 23:16 | 04h<br>RO/V | Sub-Class Code (SCC): The default indicates the device is a PCI-to-PCI bridge. If the MPC.Bridge Type register is set to a 1 for a Host Bridge, this register reads 00h. | | | 15:8 | 00h<br>RO/V | Programming Interface (PI): PCI-to-PCI bridge. | | | 7:0 | F0h<br>RO/V | Revision ID (RID): Indicates the revision of the bridge. | | ### 12.5.6 Cache Line Size (CLS) — Offset Ch Cache Line Size | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:7, F:0] + Ch | 00h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------| | 7:0 | 00h<br>RW | Line Size (LS): This is read/write but contains no functionality, per PCI-Express spec | ### 12.5.7 Primary Latency Timer (PLT) — Offset Dh Primary Latency Timer | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:7, F:0] + Dh | 00h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------|--| | 7:3 | 00h<br>RO | Latency Count (CT): This field is reserved per PCI-Express spec | | | 2:0 | 0h<br>RO | Reserved | | ### 12.5.8 Header Type (HTYPE) — Offset Eh Header Type | Туре | Size | Offset | Default | |------|-------|----------------------|---------| | PCI | 8 bit | [B:0, D:7, F:0] + Eh | 81h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 1h<br>RO | Multi-function Device (MFD): This bit is 1 to indicate a multi-function device. | | 6:0 | 01h<br>RO/V | Header Type (HTYPE): The default mode identifies the header layout of the configuration space, which is a PCI-to-PCI bridge. If the MPC.Bridge Type register is set to a 1 for a Host Bridge, this register reads 00h. | ### 12.5.9 Bus Numbers (BNUM\_SLT) — Offset 18h **Bus Numbers** | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 18h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 00h<br>RW/V2 | Secondary Latency Timer (SLT): For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is a RW register - else this register is RO and returns 0. This register does not affect the behavior of any HW logic. | | 23:16 | 00h<br>RW | Subordinate Bus Number (SBBN): Indicates the highest PCI bus number below the bridge. | | 15:8 | 00h<br>RW | Secondary Bus Number (SCBN): Indicates the bus number the port. | | 7:0 | 00h<br>RW | Primary Bus Number (PBN): Indicates the bus number of the backbone. | ### 12.5.10 I/O Base And Limit (IOBL) — Offset 1Ch I/O Base And Limit | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 1Ch | 0000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | 0h<br>RW | I/O Address Limit (IOLA): I/O Base bits corresponding to address lines 15:12 for 4KB alignment. Bits 11:0 are assumed to be padded to FFFh. | | 11:8 | 0h<br>RO | I/O Limit Address Capability (IOLC): Indicates that the bridge does not support 32-bit I/O addressing. | | 7:4 | 0h<br>RW | I/O Base Address (IOBA): I/O Base bits corresponding to address lines 15:12 for 4KB alignment. Bits 11:0 are assumed to be padded to 000h. | | 3:0 | 0h<br>RO | I/O Base Address Capability (IOBC): Indicates that the bridge does not support 32-bit I/O addressing. | ### 12.5.11 Secondary Status (SSTS) — Offset 1Eh #### Secondary Status | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 1Eh | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RW/1C/V | Detected Parity Error (DPE): Set when the port receives a poisoned TLP. | | | 14 | 0h<br>RW/1C/V | Received System Error (RSE): Set when the port receives an ERR_FATAL or ERR_NONFATAL message from the device. | | | 13 | 0h<br>RW/1C/V | Received Master Abort (RMA): Set when the port receives a completion with Unsupported Request status from the device. | | | 12 | 0h<br>RW/1C/V | Received Target Abort (RTA): Set when the port receives a completion with Completion Abort status from the device. | | | 11 | 0h<br>RW/1C/V | Signaled Target Abort (STA): Set when the port generates a completion with Completion Abort status to the device. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 10:9 | 0h<br>RO/V | Secondary DEVSEL# Timing Status (SDTS): This field is reserved per PCI-Express spec For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register returns a value of 01b when read, else this register returns a value of 00b. | | | 8 | 0h<br>RW/1C/V | Data Parity Error Detected (DPD): Set when the BCTRL.PERE, and either of the following two conditions occurs: Port receives completion marked poisoned. Port poisons a write request to the secondary side. | | | 7 | 0h<br>RO/V | Secondary Fast Back to Back Capable (SFBC): This field is reserved per PCI Express spec For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register returns a value of 1b when read, else this register returns a value of 0b. | | | 6 | 0h<br>RO | Reserved | | | 5 | 0h<br>RO | Secondary 66 MHz Capable (SC66): This field is reserved per PCI Express spec | | | 4:0 | 0h<br>RO | Reserved | | ### 12.5.12 Memory Base And Limit (MBL) — Offset 20h Memory Base And Limit | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 20h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RW | Memory Limit (ML): These bits are compared with bits 31:20 of the incoming address to determine the upper 1MB aligned value of the range. | | 19:16 | 0h<br>RO | Reserved | | 15:4 | 000h<br>RW | Memory Base (MB): These bits are compared with bits 31:20 of the incoming address to determine the lower 1MB aligned value of the range. | | 3:0 | 0h<br>RO | Reserved | ### 12.5.13 Prefetchable Memory Base And Limit (PMBL) — Offset 24h Prefetchable Memory Base And Limit | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 24h | 00010001h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW | Prefetchable Memory Limit (PML): These bits are compared with bits 31:20 of the incoming address to determine the upper 1MB aligned value of the range. | | | 19:16 | 1h<br>RO | <b>64-bit Indicator (I64L):</b> Indicates support for 64-bit addressing. | | | 15:4 | 000h<br>RW | Prefetchable Memory Base (PMB): These bits are compared with bits 31:20 of the incoming address to determine the lower 1MB aligned value of the range. | | | 3:0 | 1h<br>RO | <b>64-bit Indicator (I64B):</b> Indicates support for 64-bit addressing. | | ## 12.5.14 Prefetchable Memory Base Upper 32 Bits (PMBU32) — Offset 28h Prefetchable Memory Base Upper 32 Bits | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + 28h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Prefetchable Memory Base Upper Portion (PMBU): Upper 32-bits of the prefetchable address base. | # 12.5.15 Prefetchable Memory Limit Upper 32 Bits (PMLU32) — Offset 2Ch Prefetchable Memory Limit Upper 32 Bits | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + 2Ch | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | Prefetchable Memory Limit Upper Portion (PMLU): Upper 32-bits of the prefetchable address limit. | ### 12.5.16 Capabilities List Pointer (CAPP) — Offset 34h Capabilities List Pointer | Туре | Size | Offset | Default | |------|-------|-----------------------|---------| | PCI | 8 bit | [B:0, D:7, F:0] + 34h | 40h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 40h<br>RW/O | Capabilities Pointer (PTR): Indicates that the pointer for the first entry in the capabilities list. BIOS can determine which capabilities will be exposed by including or removing them from the capability linked list. As this register is RWO, BIOS must write a value to this register, even if it is to rewrite the default value. Capability Linked List (Default Settings) Offset Capability Next Pointer 40h PCI Express 80h 80h Message Signaled Interrupt (MSI) 90h 90h Subsystem Vendor A0h A0h PCI Power Management 00h Extended PCIe Capability Linked List Offset Capability Next Pointer 100h Advanced Error Reporting 000h 140h Access Control Services 000h 200h L1 Sub-states 000h 220h Secondary PCI Express Capability 000h | ### 12.5.17 Interrupt Information (INTR) — Offset 3Ch Interrupt Information | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 3Ch | 0100h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 01h<br>RO/V | Interrupt Pin (IPIN): Indicates the interrupt pin driven by the root port. At reset, this register takes on the following values, which reflect the reset state of the STRPFUSECFG.PxIP field: Port Bits[15:12] Bits[11:08] 1 0h STRPFUSECFG.P1IP 2 0h STRPFUSECFG.P2IP 3 0h STRPFUSECFG.P2IP 3 0h STRPFUSECFG.P3IP X 0h STRPFUSECFG.PxIP The value that is programmed into STRPFUSECFG.PxIP is always reflected in this register. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register returns a value of 00h when read, else this register returns the value from the table above. Note: Depending on the platform, the number of Root Ports supported may vary. In this case, the encodings defined in this register will be scaled accordingly. | | 7:0 | 00h<br>RW | Interrupt Line (ILINE): Software written value to indicate which interrupt line (vector) the interrupt is connected to. No hardware action is taken on this register. | ### 12.5.18 Bridge Control (BCTRL) — Offset 3Eh #### **Bridge Control** | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 3Eh | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | 0h<br>RO | Reserved | | 11 | 0h<br>RW/V2 | Discard Timer SERR# Enable (DTSE): This field is reserved per PCI-Express spec. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is RW else it is RO. This register is only maintained for SW compatibility and has no functionality within the port. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | 0h<br>RO | Discard Timer Status (DTS): This field is reserved per PCI-Express spec. For PCI Bus Emulation Mode compatibility, this register can remain RO as no secondary discard timer exists that will ever cause it to be set. | | 9 | 0h<br>RW/V2 | Secondary Discard Timer (SDT): This field is reserved per PCI-Express spec. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is RW else it is RO. This register is only maintained for SW compatibility and has no functionality within the port. | | 8 | 0h<br>RW/V2 | Primary Discard Timer (PDT): This field is reserved per PCI-Express spec. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is RW else it is RO. This register is only maintained for SW compatibility and has no functionality within the port. | | 7 | 0h<br>RO | Fast Back to Back Enable (FBE): This field is reserved per PCI-Express spec. | | 6 | 0h<br>RW | Secondary Bus Reset (SBR): Triggers a Hot Reset on the PCI-Express port. | | 5 | 0h<br>RW/V2 | Master Abort Mode (MAM): This field is reserved per PCI-Express spec. For PCI Bus Emulation Mode compatibility, if the PCIBEM register is set, this register is RW else it is RO. This register is only maintained for SW compatibility and has no functionality within the port. | | 4 | 0h<br>RW | VGA 16-Bit Decode (V16): When set, indicates that the I/O aliases of the VGA range (see BCTRL:VE definition below), are not enabled. 0: Execute 10-bit address decode on VGA I/O accesses. 1: Execute 16-bit address decode on VGA I/O accesses. | | 3 | 0h<br>RW | VGA Enable (VE): When set, the following ranges will be claimed off the backbone by the root port: Memory ranges A0000h-BFFFFh I/O ranges 3B0h - 3BBh and 3C0h - 3DFh, and all aliases of bits 15:10 in any combination of 1's | | 2 | 0h<br>RW | ISA Enable (IE): This bit only applies to I/O addresses that are enabled by the I/O Base and I/O Limit registers and are in the first 64KB of PCI I/O space. If this bit is set, the root port will block any forwarding from the backbone to the device of I/O transactions addressing the last 768 bytes in each 1KB block (offsets 100h to 3FFh). | | 1 | 0h<br>RW | SERR# Enable (SE): When set, ERR_COR, ERR_NONFATAL, and ERR_FATAL messages received are forwarded to the backbone. When cleared, they are not. | | 0 | 0h<br>RW | Parity Error Response Enable (PERE): When set, poisoned write TLPs and completions indicating poisoned TLPs will set the SSTS.DPD. | # 12.5.19 Capabilities List (CLIST) — Offset 40h Capabilities List | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 40h | 8010h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 80h<br>RW/O | Next Capability (NEXT): Indicates the location of the next capability. The default value of this register is 80h which points to the MSI Capability structure. BIOS can determine which capabilities will be exposed by including or removing them from the capability linked list. As this register is RWO, BIOS must write a value to this register, even if it is to rewrite the default value. | | 7:0 | 10h<br>RO | Capability ID (CID): Indicates this is a PCI Express capability | # 12.5.20 PCI Express Capabilities (XCAP) — Offset 42h PCI Express Capabilities | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 42h | 0042h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | 0h<br>RO | Reserved | | 13:9 | 00h<br>RO | Interrupt Message Number (IMN): The Root Port does not have multiple MSI interrupt numbers. | | 8 | 0h<br>RW/O | Slot Implemented (SI): Indicates whether the root port is connected to a slot. Slot support is platform specific. BIOS programs this field, and it is maintained until a platform reset. | | 7:4 | 4h<br>RO | Device / Port Type (DT): Indicates this is a PCI-Express root port | | 3:0 | 2h<br>RO | Capability Version (CV): Version 2.0 indicates devices compliant to the PCI Express 2.0 and 3.0 specification which incorporates the Register Expansion ECN. | # 12.5.21 Device Capabilities (DCAP) — Offset 44h **Device Capabilities** | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 44h | 00008001h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:29 | 0h<br>RO | Reserved | | 28 | 0h<br>RO | Function Level Reset Capable (FLRC): Not supported in Root Ports | | 27:26 | 0h<br>RO | Captured Slot Power Limit Scale (CSPS): Not supported. | | 25:18 | 00h<br>RO | Captured Slot Power Limit Value (CSPV): Not supported. | | 17:16 | 0h<br>RO | Reserved | | 15 | 1h<br>RO | Role Based Error Reporting (RBER): Indicates that this device implements the functionality defined in the Error Reporting ECN as required by the PCI Express 1.1 spec. | | 14:12 | 0h<br>RO | Reserved | | 11:9 | 0h<br>RO | Endpoint L1 Acceptable Latency (E1AL): This field is reserved for root ports. | | 8:6 | 0h<br>RO | Endpoint LOs Acceptable Latency (EOAL): This field is reserved for root ports. | | 5 | Oh RW/O RW/O Extended Tag Field Supported (ETFS): The Root Port never needs to initiate a transaction as a Requester with th Tag bits being set. This bit does not affect the root port's ability to forwar as a bridge as the root port always supports forwarding requests with ext | | | 4:3 | 0h<br>RO | Phantom Functions Supported (PFS): No phantom functions supported | | 2:0 | 1h<br>RW/O | Max Payload Size Supported (MPS): BIOS should write to this field during system initialization. Max Payload Size of up to 256B is supported. Programming this field to any values other than 128B or 256B max payload size will result in aliasing to 128B max payload size. 000b: 128 bytes max payload size. 001b: 256 bytes max payload size. 010b: 512 bytes max payload size. 011b: 1024 bytes max payload size. 100b: 2048 bytes max payload size. 101b: 4096 bytes max payload size. 110b: Reserved. 111b: Reserved. This field applies only to the PCIe link interface. | # 12.5.22 Device Control (DCTL) — Offset 48h ## **Device Control** | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 48h | 0020h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RO | Reserved | | | 14:12 | 0h<br>RO | Max Read Request Size (MRRS): Hardwired to 0. This field applies only to the PCIe link interface. | | | 11 | 0h<br>RO | Enable No Snoop (ENS): Not supported. The root port will never issue non-snoop requests. | | | 10 | 0h<br>RW/P | Aux Power PM Enable (APME): Must be RW for OS testing. The OS will set this bit to '1' if the device connected has detected aux power. It has no effect on the root port otherwise. | | | 9 | 0h<br>RO | Phantom Functions Enable (PFE): Not supported | | | 8 | 0h<br>RO | Extended Tag Field Enable (ETFE): Not supported | | | 7:5 | 1h<br>RW | Max Payload Size (MPS): The root port supports up to 256B max payload. Programming this field to any values greater than DCAP.MPS will result in aliasing to 128B max payload size. 000b: 128 bytes max payload size. 001b: 256 bytes max payload size. 010b: 512 bytes max payload size. 011b: 1024 bytes max payload size. 100b: 2048 bytes max payload size. 101b: 4096 bytes max payload size. 110b: Reserved. 111b: Reserved. This field applies only to the PCIe link interface. Note: Software should ensure that the system is quiescent and no TLP is in progress prior to changing this field. BIOS should program this field prior to enabling BME. | | | 4 | 0h<br>RO | Enable Relaxed Ordering (ERO): Not supported | | | 3 | 0h<br>RW | Unsupported Request Reporting Enable (URE): When set, allows signaling ERR_NONFATAL, ERR_FATAL, or ERR_COR to the Root Control register when detecting an unmasked Unsupported Request (UR). An ERR_COR is signaled when a unmasked Advisory Non-Fatal UR is received. An ERR_FATAL, ERR_or NONFATAL, is sent to the Root Control Register when an uncorrectable non-advisory UR is received with the severity set by the Uncorrectable Error Severity register. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 2 | 0h<br>RW | Fatal Error Reporting Enable (FEE): Enables signaling of ERR_FATAL to the Root Control register due to internally detected errors or error messages received across the link. Other bits also control the full scope of related error reporting. | | | 1 | 0h<br>RW | Non-Fatal Error Reporting Enable (NFE): When set, enables signaling of ERR_NONFATAL to the Root Control register due to internally detected errors or error messages received across the link. Other bits also control the full scope of related error reporting. | | | 0 | 0h<br>RW | Correctable Error Reporting Enable (CEE): When set, enables signaling of ERR_CORR to the Root Control register due to internally detected errors or error messages received across the link. Other bits also control the full scope of related error reporting. | | # 12.5.23 Device Status (DSTS) - Offset 4Ah **Device Status** | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 4Ah | 0010h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:6 | 0h<br>RO | Reserved | | | 5 | 0h<br>RO | Transactions Pending (TDP): This bit has no meaning for the root port since it never initiates a non-posted request with its own RequesterID. | | | 4 | 1h<br>RO | AUX Power Detected (APD): The root port contains AUX power for wakeup | | | 3 | 0h<br>RW/1C/V | Unsupported Request Detected (URD): Indicates an unsupported request was detected. | | | 2 | 0h<br>RW/1C/V | Fatal Error Detected (FED): Indicates a fatal error was detected. Set when a fatal error occurred. (Example: data link protocol error, buffer overflow, malformed tlp, etc) | | | 1 | 0h<br>RW/1C/V | Non-Fatal Error Detected (NFED): Indicates a non-fatal error was detected. Set when an received a non-fatal error occurred (Example: a poisoned tlp, unexpected completions, unsupported requests, completor abort, completer timeout, etc) | | | 0 | 0h<br>RW/1C/V | Correctable Error Detected (CED): Indicates a correctable error was detected. Set when received an internal correctable error. (Example: receiver errors / framing errors, tlp crc error, dllp crc error, replay num rollover, replay timeout, etc) | | # 12.5.24 Link Capabilities (LCAP) — Offset 4Ch Link Capabilities | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 4Ch | 01714C10h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 01h<br>RO/V | Port Number (PN): Indicates the port number for the root port. This value is different for each implemented port: Port # Value of PN field 1 01h 2 02h 3 03h : : : X 0Xh Note: Depending on the platform, the number of Root Ports supported may vary. In this case, the encodings defined in this register will be scaled accordingly. | | | 23 | 0h<br>RO | Reserved | | | 22 | ASPM Optionality Compliance (ASPMOC): This bit must be set to 1b for PCIe 3.0 compliant port. Components implemented against certain earlier versions of this specification wi have this bit set to 0b. Software is permitted to use the value of this bit to help determine whether to enable ASPM or whether to run ASPM compliance tests. | | | | 21 | 1h<br>RO | Link Bandwidth Notification Capability (LBNC): This port supports Link Bandwidth Notification status and interrupt mechanisms. | | | 20 | 1h<br>RO | Link Active Reporting Capable (LARC): This port supports the optional capability of reporting the DL_Active state of the Data Link Control and Management State Machine. | | | 19 | 0h<br>RO | Surprise Down Error Reporting Capable (SDERC): Set to '0' to indicate the Root Port does not support Surprise Down Error Reporting | | | 18 | 0h<br>RO | Clock Power Management (CPM): 0' Indicates that root ports do not support the CLKREQ# mechanism. | | | 17:15 | 2h<br>RW/O | L1 Exit Latency (EL1): Indicates an exit latency of 2us to 4us. 000b: Less than 1 us 001b: 1 us to less than 2 us 010b: 2 us to less than 4 us 011b: 4 us to less than 8 us 100b: 8 us to less than 16 us 101b: 16 us to less than 32 us 110b: 32 us to 64 us 111b: More than 64 us Note: If power management (e.g PLL shutdown) is enabled, BIOS should program this latency to comprehend PLL lock latency. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 14:12 | 4h<br>RO/V | LOs Exit Latency (ELO): Indicates an exit latency based upon common-clock configuration: LCTL.CCC Value 0 MPC.UCEL 1 MPC.CCEL | | | 11:10 | Active State Link PM Support (APMS): Indicates the level of active state power management on this link Bits Definition 00b: No ASPM Support 01b: L0s Supported 10b: L1 Supported 11b: L0s and L1 Supported | | | | 9:4 | 01h<br>RO/V | | | | 3:0 | 0h<br>RO/V | Max Link Speed (MLS): This field indicates the maximum Link speed of the associated Port. The encoded value specifies a bit location in the Supported Link Speeds Vector (in the Link Capabilities 2 register) that corresponds to the maximum Link speed. Defined encodings are: '0001b': Supported Link Speeds Vector field bit 0. '0010b': Supported Link Speeds Vector field bit 1. '0011b': Supported Link Speeds Vector field bit 2. '0100b': Supported Link Speeds Vector field bit 3. '0101b': Supported Link Speeds Vector field bit 4. '0110b': Supported Link Speeds Vector field bit 5. '0111b': Supported Link Speeds Vector field bit 6. All other encodings are reserved. This field reports a value of 0001b if GEN1 data rate is supported but both GEN2 and GEN3 data rate support are disabled through PCI Express Speed Limit setting or MPC.PCIESD register. This field reports a value of 0010b if both GEN1 and GEN2 data rate are supported but GEN3 data rate support is disabled through PCI Express Speed Limit setting or MPC.PCIESD register. Otherwise, this field reports a value of 0011b. | | # 12.5.25 Link Control (LCTL) — Offset 50h Link Control | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 50h | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:12 | 0h<br>RO | Reserved | | | 11 | 0h<br>RW | Link Autonomous Bandwidth Interrupt Enable (LABIE): Link Autonomous Bandwidth Interrupt Enable - When Set, this bit enables the generation of an interrupt to indicate that the Link Autonomous Bandwidth Status bit has been Set. | | | 10 | Oh<br>RW | Link Bandwidth Management Interrupt Enable (LBMIE): When Set, this bit enables the generation of an interrupt to indicate that the Link Bandwidth Management Status bit has been Set. This bit is not applicable and is reserved for Endpoints, PCI Express-to-PCI/PCI-X bridges, and Upstream Ports of Switches. Functions that do not implement the Link Bandwidth Notification Capability must hardwire this bit to 0b. Default value of this bit is 0b. | | | 9 | 0h<br>RW | Hardware Autonomous Width Disable (HAWD): When Set, this bit disables hardware from changing the Link width for reasons other than attempting to correct unreliable Link operation by reducing Link width. Note: When operating as PCI Express, this bit defines the value of the Link Upconfigure Capability in TS2 Ordered Sets. Default value of this bit is 0b. | | | 8 | 0h<br>RO | Enable Clock Power Management (ECPM): Not supported on Root Ports. | | | 7 | 0h<br>RW | Extended Synch (ES): When set, forces extended transmission of FTS ordered sets in FTS and extra TS2 at exit from L1 prior to entering L0. | | | 6 | 0h<br>RW | Common Clock Configuration (CCC): When set, indicates that the Root Port and device are operating with a distributed common reference clock. | | | 5 | 0h<br>WO | Retrain Link (RL): When set, the root port will train its downstream link. This bit always returns '0' when read. Software uses LSTS.LT and LSTS.LTE to check the status of training. It is permitted to write 1b to this bit while simultaneously writing modified values to other fields in this register. If the LTSSM is not already in Recovery or Configuration, the resulting Link training must use the modified values. If the LTSSM is already in Recovery or Configuration, the modified values are not required to affect the Link training that's already in progress. | | | 4 | 0h<br>RW | Link Disable (LD): When set, the root port will disable the link by directing the LTSSM to the Disabled state. | | | 3 | 0h<br>RW/O | Read Completion Boundary Control (RCBC): Indicates the read completion boundary is 64 bytes. | | | 2 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1:0 | 0h<br>RW | Active State Link PM Control (ASPM): Indicates whether the root port should enter L0s or L1 or both. Bits Definition 00 Disabled 01 L0s Entry Enabled 10 L1 Entry Enabled 11 L0s and L1 Entry Enabled The value of this register is used unless the Root Port ASPM Control Override Enable | | | | | register is set, in which case the Root Port ASPM Control Override value is used. Note: If STRPFUSECFG.ASPMDIS is '1', hardware will always see '00' as an output from this register. BIOS reading this register should always return the correct value. | | # 12.5.26 Link Status (LSTS) — Offset 52h ## Link Status | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 52h | 1011h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RW/1C/V | Link Autonomous Bandwidth Status (LABS): This bit is Set by hardware to indicate that hardware has autonomously changed Link speed or width, without the Port transitioning through DL_Down status, for reasons other than to attempt to correct unreliable Link operation. This bit must be set if the Physical Layer reports a speed or width change was initiated by the Downstream component that was indicated as an autonomous change. The default value of this bit is 0b. | | | 14 | 0h<br>RW/1C/V | Link Bandwidth Management Status (LBMS): This bit is Set by hardware to indicate that either of the following has occurred without the Port transitioning through DL_Down status: A Link retraining has completed following a write of 1b to the Retrain Link bit Note: This bit is Set following any write of 1b to the Retrain Link bit, including when the Link is in the process of retraining for some other reason. Hardware has changed Link speed or width to attempt to correct unreliable Link operation, either through an LTSSM timeout or a higher level process This bit must be set if the Physical Layer reports a speed or width change was initiated by the Downstream component that was not indicated as an autonomous change. The default value of this bit is 0b. | | | 13 | 0h<br>RO/V | Link Active (LA): Set to 1b when the Data Link Control and Management State Machine is in the DL_Active state, 0b otherwise. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 12 | 1h<br>RO/V | Slot Clock Configuration (SCC): In normal mode, Root Port uses the same reference clock as on the platform and does not generate its own clock. Note: When operating in PCI Express mode, the default of this register bit is dependent on the 'PCIe Non-Common Clock With SSC Mode Enable Strap'. If the strap enables non-common clock with SSC support, this bit shall default to '0'. Otherwise, this bit shall default to '1'. | | | 11 | 0h<br>RO/V | Link Training (LT): The root port sets this bit whenever link training is occurring, or that 1b was written to the Retrain Link bit but Link training has not yet begun. It clears the bit upon completion of link training. | | | 10 | 0h<br>RO | Reserved | | | 9:4 | 01h<br>RO/V | Negotiated Link Width (NLW): Negotiated link width. 0x1: x1 Link Width 0x2: x2 Link Width 0x4: x4 Link Width 0x8: x8 Link Width 0x10: x16 Link Width The value of this register is undefined if the link has not successfully trained. | | | 3:0 | 1h<br>RO/V | Current Link Speed (CLS): This field indicates the negotiated Link speed of the given link. The encoded value specifies a bit location in the Supported Link Speeds Vector (in the Link Capabilities 2 register) that corresponds to the current Link speed. Defined encodings are: '0001b': Supported Link Speeds Vector field bit 0. '0010b': Supported Link Speeds Vector field bit 1. '0011b': Supported Link Speeds Vector field bit 2. '0100b': Supported Link Speeds Vector field bit 3. '0101b': Supported Link Speeds Vector field bit 4. '0110b': Supported Link Speeds Vector field bit 5. '0111b': Supported Link Speeds Vector field bit 6. All other encodings are reserved. The value of this field is undefined if the link is not up. | | # 12.5.27 Slot Capabilities (SLCAP) — Offset 54h ## Slot Capabilities | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 54h | 00040060h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | 31:19 | 0000h<br>RW/O | Physical Slot Number (PSN): This is a value that is unique to the slot number. BIOS sets this field and it remains set until a platform reset. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 18 | 1h<br>RO | No Command Completed Support (NCCS): Set to '1' as this port does not implement a Hot Plug controller and can handle back- 2-back writes to all fields of the slot control register without delay between successive writes. | | | 17 | 0h<br>RO | Electromechanical Interlock Present (EMIP): Set to 0 to indicate that no electro-mechanical interlock is implemented. | | | 16:15 | 0h<br>RW/O | Slot Power Limit Scale (SLS): specifies the scale used for the slot power limit value. BIOS sets this field and it remains set until a platform reset. | | | 14:7 | 00h<br>RW/O | Slot Power Limit Value (SLV): Specifies the upper limit (in conjunction with SLS value), on the upper limit on power supplied by the slot. The two values together indicate the amount of power in watts allowed for the slot. BIOS sets this field and it remains set until a platform reset. | | | 6 | 1h<br>RW/O | Hot Plug Capable (HPC): When set, Indicates that hot plug is supported. | | | 5 | 1h<br>RW/O | Hot Plug Surprise (HPS): When set, indicates the device may be removed from the slot without prior notification. | | | 4 | 0h<br>RO | Power Indicator Present (PIP): Indicates that a power indicator LED is not present for this slot. | | | 3 | 0h<br>RO | Attention Indicator Present (AIP): Indicates that an attention indicator LED is not present for this slot. | | | 2 | 0h<br>RO | MRL Sensor Present (MSP): Indicates that an MRL sensor is not present | | | 1 | 0h<br>RO | Power Controller Present (PCP): Indicates that a power controller is not implemented for this slot | | | 0 | 0h<br>RO | Attention Button Present (ABP): Indicates that an attention button is not implemented for this slot. | | # 12.5.28 Slot Control (SLCTL) — Offset 58h ## Slot Control | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 58h | 0000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:14 | 0h<br>RO | Reserved | | | 13 | 0h<br>RW | Auto Slot Power Limit Disable (ASPLD): When set, this bit disables automatic sending of Set_Slot_Power_Limit message when the link transitions from non-DL_Up status to DL_Up status. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 12 | 0h<br>RW | Data Link Layer State Changed Enable (DLLSCE): When set, this field enables generation of a hot plug interrupt when the Data Link Layer Link Active field is changed. | | | 11 | 0h<br>RO | Electromechanical Interlock Control (EMIC): This port does not support an Electromechanical Interlock. | | | 10 | 0h<br>RO | Power Controller Control (PCC): This bit has no meaning for module based hot plug. | | | 9:8 | 0h<br>RO | Power Indicator Control (PIC): This register is RO as this port does not implement a Hot Plug Controller. | | | 7:6 | 0h<br>RO | Attention Indicator Control (AIC): This register is RO as this port does not implement a Hot Plug Controller. | | | 5 | 0h<br>RW | Hot Plug Interrupt Enable (HPE): When set, enables generation of a hot plug interrupt on enabled hot plug events. | | | 4 | 0h<br>RO | Command Completed Interrupt Enable (CCE): This register is RO as this port does not implement a Hot Plug Controller. | | | 3 | 0h<br>RW | Presence Detect Changed Enable (PDE): When set, enables the generation of a hot plug interrupt or wake message when the presence detect logic changes state. | | | 2 | 0h<br>RO | MRL Sensor Changed Enable (MSE): This register is RO as this port does not implement a Hot Plug Controller. | | | 1 | 0h<br>RO | Power Fault Detected Enable (PFE): This register is RO as this port does not implement a Hot Plug Controller. | | | 0 | 0h<br>RO | Attention Button Pressed Enable (ABE): This register is RO as this port does not implement a Hot Plug Controller. | | # 12.5.29 Slot Status (SLSTS) — Offset 5Ah #### Slot Status | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 5Ah | 0000h | # Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:9 | 0h<br>RO | Reserved | | | 8 | Oh<br>RW/1C/V | Data Link Layer State Changed (DLLSC): This bit is set when the value reported in Data Link Layer Link Active field of the Link Status register is changed. In response to a Data Link Layer State Changed event, software must read Data Link Layer Link Active field of the Link Status register to determine if the link is active before initiating configuration cycles to the hot plugged device. | | | 7 | 0h<br>RO | Electromechanical Interlock Status (EMIS): This port does not support and electromechanical interlock. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 6 | 0h<br>RO/V | Presence Detect State (PDS): If XCAP.SI is set (indicating that this root port spawns a slot), then this bit indicates whether a device is connected ('1') or empty ('0'). If XCAP.SI is cleared, this bit is a '1'. | | | 5 | 0h<br>RO | IRL Sensor State (MS): eserved | | | 4 | 0h<br>RO | Command Completed (CC): This register is RO as this port does not implement a Hot Plug Controller. | | | 3 | 0h<br>RW/1C/V | Presence Detect Changed (PDC): This bit is set by the root port when the PD bit changes state. | | | 2 | 0h<br>RO | MRL Sensor Changed (MSC): MRL sensor is not implemented. | | | 1 | 0h<br>RO | Power Fault Detected (PFD): Power controller is not implemented. | | | 0 | 0h<br>RO | Attention Button Pressed (ABP): This register is RO as this port does not implement an attention button. | | # 12.5.30 Root Control (RCTL) — Offset 5Ch ### Root Control | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 5Ch | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:4 | 0h<br>RO | Reserved | | | 3 | 0h<br>RW | PME Interrupt Enable (PIE): When set, enables interrupt generation when RSTS.PS is in a set state (either due to '0' to '1' transition, or due to this bit being set with RSTS.PS already set). | | | 2 | 0h<br>RW | System Error on Fatal Error Enable (SFE): When set, an SERR# will be generated if a fatal error is reported by any of the devices in the hierarchy of this root port, including fatal errors in this root port. This register is not dependent on CMD.SEE being set. | | | 1 | 0h<br>RW | System Error on Non-Fatal Error Enable (SNE): When set, an SERR# will be generated if a non-fatal error is reported by any of the devices in the hierarchy of this root port, including non-fatal errors in this root port. This register is not dependent on CMD.SEE being set. | | | 0 | 0h<br>RW | System Error on Correctable Error Enable (SCE): When set, an SERR# will be generated if a correctable error is reported by any of the devices in the hierarchy of this root port, including correctable errors in this root port. This register is not dependent on CMD.SEE being set. | | # 12.5.31 Root Status (RSTS) — Offset 60h **Root Status** | Туре | Size | Offset | Default | |------|--------|-----------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + 60h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:18 | 0h<br>RO | Reserved | | | 17 | 0h<br>RO/V | PME Pending (PP): Indicates another PME is pending when the PME status bit is set. When the original PME is cleared by software, it will be set again, the requestor ID will be updated, and this bit will be cleared. Root Ports have a one deep PME pending queue. | | | 16 | 0h<br>RW/1C/V | PME Status (PS): Indicates that PME was asserted by the requestor ID in RID. Subsequent PMEs are kept pending until this bit is cleared. | | | 15:0 | 0000h<br>RO/V | PME Requestor ID (RID): Indicates the PCI requestor ID of the last PME requestor. Valid only when PS is set Root ports are capable of storing the requester ID for two PM_PME messages, with one active (this register) and a one deep pending queue. Subsequent PM_PME messages will be dropped. | | # 12.5.32 Device Capabilities 2 (DCAP2) — Offset 64h Device Capabilities 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 64h | 00080837h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------| | 31:20 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 19:18 | 2h<br>RW/O | Optimized Buffer Flush/Fill Supported (OBFFS): 00b: OBFF is not supported. 01b: OBFF is supported using Message signaling only. 10b: OBFF is supported using WAKE# signaling only. 11b: OBFF is supported using WAKE# and Message signaling. BIOS should program this field to 00b or 10b during system initialization to advertise the level of hardware OBFF support to software. BIOS should never program this field to 01b or 11b since OBFF messaging is not supported. Note: OBFF is not supported. BIOS should program this field to '00b'. | | | 17 | 0h<br>RW/O | 10-Bit Tag Requester Supported (PX10BTRS): If this bit is Set, the Function supports 10-Bit Tag Requester capability - otherwise, the Function does not. This bit must not be Set if the 10-Bit Tag Completer Supported bit is Clear. | | | 16 | 0h<br>RW/O | 10-Bit Tag Completer Supported (PX10BTCS): If this bit is Set, the Function supports 10-Bit Tag Completer capability - otherwise, the Function does not. | | | 15:12 | 0h<br>RO | Reserved | | | 11 | 1h<br>RW/O | LTR Mechanism Supported (LTRMS): A value of 1b indicates support for the optional Latency Tolerance Reporting (LTR) mechanism capability. BIOS must write to this register with either a '1' or a '0' to enable/disable the root port from declaring support for the LTR capability. | | | 10 | 0h<br>RO | Reserved | | | 9 | 0h<br>RW/O | CAS Completer 128-bit Supported (AC128BS): Applicable to Functions with Memory Space BARs as well as all Root Ports - must be 0b otherwise. This bit must be set to 1b if the Function supports this optional capability. | | | 8 | 0h<br>RW/O | AtomicOp Completer 64-bit Supported (AC64BS): Applicable to Functions with Memory Space BARs as well as all Root Ports - must be 0b otherwise. Includes FetchAdd, Swap, and CAS AtomicOps. This bit must be set to 1b if the Function supports this optional capability | | | 7 | 0h<br>RW/O | AtomicOp Completer 32-bit Supported (AC32BS): Applicable to Functions with Memory Space BARs as well as all Root Ports - must be 0b otherwise. Includes FetchAdd, Swap, and CAS AtomicOps. This bit must be set to 1b if the Function supports this optional capability | | | 6 | 0h<br>RW/O | Atomic Routing Supported (ARS): This bit must be set to 1b if the Port supports this optional capability | | | 5 | 1h<br>RO | ARI Forwarding Supported (AFS): Applicable only to Switch Downstream Ports and Root Ports - must be 0b for other Function types. This bit must be set to 1b if a Switch Downstream Port or Root Port supports this optional capability. Note: This bit is not made RWO to simplify implementation, since there is a requirement that the ARI Forwarding Enable bit must be hardwired to '0b' if ARI Forwarding Supported bit is '0b'. It is low risk to keep this bit '1b'. | | | 4 | 1h<br>RO | Completion Timeout Disable Supported (CTDS): A value of 1b indicates support for the Completion Timeout Disable mechanism. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3:0 | 7h<br>RO | Completion Timeout Ranges Supported (CTRS): This field indicates device support for the optional Completion Timeout programmability mechanism. This mechanism allows system software to modify the Completion Timeout value. This field is applicable only to Root Ports, Endpoints that issue requests on their own behalf, and PCI Express to PCI/PCI-X Bridges that take ownership of requests issued on PCI Express. For all other devices this field is reserved and must be hardwired to 0000b. Four time value ranges are defined: Range A: 50us to 10ms Range B: 10ms to 250ms Range C: 250ms to 4s Range D: 4s to 64s Bits are set according to the table below to show timeout value ranges supported. 0000b Completion Timeout programming not supported. 0001b Range A 0010b Range B 0011b Ranges A & B 0110b Ranges B & C 0111b Ranges A, B & C < This is what Root Port supports 1110b Ranges A, B, C & D All other values are reserved. | | # 12.5.33 Device Control 2 (DCTL2) — Offset 68h ### Device Control 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 68h | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15 | 0h<br>RO | Reserved | | | 14:13 | 0h<br>RW | Optimized Buffer Flush/Fill Enable (OBFFEN): Optimized Buffer Flush/Fill Enable (OBFFEN): 00b Disable OBFF mechanism. 01b Enable OBFF mechanism using Message signaling (Variation A). 10b Enable OBFF mechanism using Message signaling (Variation B). 11b Enable OBFF using WAKE# signaling. Note: Only encoding 00b and 11b are supported. The encoding of 01b or 10b would be aliased to 00b. If DCAP2.OBFFS is clear, programming this field to any non-zero values will have no effect. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 12 | 0h<br>RW/V2 | 10-Bit Tag Requester Enable (PX10BTRE): This bit, in combination with the Extended Tag Field Enable bit in the Device Control register, determines how many Tag field bits a Requester is permitted to use. When the 10-Bit Tag Requester Enable bit is Set, the Requester is permitted to use 10-Bit Tags. Software should not change the value of this bit while the Function has outstanding Non-Posted Requests - otherwise, the result is undefined. Functions that do not implement 10-Bit Tag Requester capability must hardwire this bit to 0b. | | | 11 | 0h<br>RO | Reserved | | | 10 | 0h<br>RW | LTR Mechanism Enable (LTREN): When Set to 1b, this bit enables the Latency Tolerance Reporting (LTR) mechanism. For Downstream Ports, this bit must be reset to the default value if the Port goes to DL_Down status. If DCAP2.LTRMS is clear, programming this field to any non-zero values will have no effect. | | | 9:8 | 0h<br>RO | Reserved | | | 7 | 0h<br>RW | AtomicOp Egress Blocking (AEB): Applicable and mandatory for Switch Upstream Ports, Switch Downstream Ports, and Root Ports that implement AtomicOp routing capability - otherwise must be hardwired to 0b. When this bit is Set, AtomicOp Requests that target going out this Egress Port must be blocked. | | | 6 | AtomicOp Requester Enable (ARE): Applicable only to Endpoints and Root Ports - must be hardwired to 0b for Function types. The Function is allowed to initiate AtomicOp Requests only and the Bus Master Enable bit in the Command register are both Set. | | | | 5 | 0h<br>RW | ARI Forwarding Enable (AFE): When set, the Downstream Port disables its traditional Device Number field being '0b' enforcement when turning a Type 1 Configuration Request into a Type 0 Configuration Request, permitting access to Extended Functions in an ARI Device immediately below the Port. | | | 4 | 0h<br>RW | Completion Timeout Disable (CTD): When set to 1b, this bit disables the Completion Timeout mechanism. This field is required for all devices that support the Completion Timeout Disable Capability. Software is permitted to set or clear this bit at any time. When set, the Completion Timeout detection mechanism is disabled. If there are outstanding requests when the bit is cleared, it is permitted but not required for hardware to apply the completion timeout mechanism to the outstanding requests. If this is done, it is permitted to base the start time for each request on either the time this bit was cleared or the time each request was issued. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | Oh<br>RW | Completion Timeout Value (CTV): In Devices that support Completion Timeout programmability, this field allows system software to modify the Completion Timeout value. This field is applicable to Root Ports, Endpoints that issue requests on their own behalf, and PCI Express to PCI/PCI-X Bridges that take ownership of requests issued on PCI Express. For all other devices this field is reserved and must be hardwired to 0000b. A Device that does not support this optional capability must hardwire this field to 0000b and is required to implement a timeout value in the range 50us to 50ms. Devices that support Completion Timeout programmability must support the values given below corresponding to the programmability ranges indicated in the Completion Timeout Values Supported field. The Root Port targeted configurable ranges are listed below, along with the range allowed by the PCI Express 2.0 specification. Defined encodings: 0000b Default range: 40-50ms (spec range 50us to 50ms) Values available if Range A (50us to 10 ms) programmability range is supported: 0001b 90-100us (spec range is 50us to 100us) 0010b 9-10ms (spec range is 1ms to 10 ms) Values available if Range B (10ms to 250ms) programmability range is supported: 0101b 40-50ms (spec range is 16ms to 55ms) 0110b 160-170ms (spec range is 65ms to 210ms) Values available if Range C (250ms to 4s) programmability range is supported: 1001b 400-50ms (spec range is 260ms to 900ms) 1010b 1.6-1.7s (spec range is 1s to 3.5s) Values not defined above are Reserved. Software is permitted to change the value in this field at any time. For requests already pending when the Completion Timeout Value is changed, hardware is permitted to base the start time for each request either on when this value was changed or on when each request was issued. | # 12.5.34 Device Status 2 (DSTS2) — Offset 6Ah Device Status 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 6Ah | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 15:0 | 0h<br>RO | Reserved | # 12.5.35 Link Capabilities 2 (LCAP2) — Offset 6Ch Link Capabilities 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 6Ch | 0000000Eh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:25 | 0h<br>RO | Reserved | | 24 | 0h<br>RW/O | Two Retimers Presence Detect Supported (TRPDS): When set to 1b, this bit indicates that the associated Port supports detection and reporting of two Retimers presence. This bit must be set to 1b in a Downstream Port when the Supported Link Speeds Vector of the Link Capabilities 2 register indicates support for a Link speed of 16.0 GT/s or higher. It is permitted to be set to 1b regardless of the supported Link speeds, and in Upstream Ports, if the Retimer Presence Detect Supported bit is also set to 1b. | | 23 | 0h<br>RW/O | Retimer Presence Detect Supported (RPDS): When set to 1b, this bit indicates that the associated Port supports detection and reporting of Retimer presence. This bit must be set to 1b in a Downstream Port when the Supported Link Speeds Vector of the Link Capabilities 2 register indicates support for a Link speed of 16.0 GT/s or higher. It is permitted to be set to 1b regardless of the supported Link speeds and in Upstream Ports. | | 22:16 | 00h<br>RW/O | Lower SKP OS Reception Supported Speeds Vector (LSOSRSS): If this field is non-zero, it indicates that the Port, when operating at the indicated speed(s) supports SRIS and also supports receiving SKP OS at the rate defined for SRNS while running in SRIS. Bit definitions within this field are: Bit 0 2.5 GT/s Bit 1 5.0 GT/s Bit 2 8.0 GT/s Bit 3 16.0 GT/s Bits 6:4 RsvdP Behavior is undefined if a bit is set in this field and the corresponding bit is not set in the Supported Link Speeds Vector. Locked by: LPCR.SRL | | 15:9 | 00h<br>RW/O | Lower SKP OS Generation Supported Speeds Vector (LSOSGSSV): If this field is non-zero, it indicates that the Port, when operating at the indicated speed(s) supports SRIS and also supports software control of the SKP Ordered Set transmission scheduling rate. Bit definitions within this field are: Bit 0 2.5 GT/s Bit 1 5.0 GT/s Bit 2 8.0 GT/s Bit 3 16.0GT/s Bit 3 16.0GT/s Bits 6:4 RsvdP Behavior is undefined if a bit is set in this field and the corresponding bit is not set in the Supported Link Speeds Vector. Locked by: LPCR.SRL | | 8 | 0h<br>RO | Crosslink Supported (CS): No support for Crosslink. | | Bit Default & Access | | Field Name (ID): Description | |----------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | 07h<br>RO/V | Supported Link Speeds Vector (SLSV): This field indicates the supported Link speed of the associated Port. For each bit, a value of 1b indicates that the corresponding Link speed is supported - otherwise, the Link speed is not supported. Bit definitions within this field for PCI Express are: Bit 0: 2.5 GT/s. Bit 1: 5.0 GT/s. Bit 2: 8.0 GT/s. Bit 3: 16.0 GT/s Bits 6:4: Reserved. | | 0 | 0h<br>RO | Reserved | # 12.5.36 Link Control 2 (LCTL2) — Offset 70h ## Link Control 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 70h | 0001h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | Oh<br>RW/P | Compliance Preset/De-emphasis (CD): For 8.0 GT/s and higher Data Rate: This field sets the Transmitter Preset in Polling.Compliance state if the entry occurred due to the Enter Compliance bit being 1b. Results are undefined if a reserved preset encoding is used when entering Polling.Compliance in this way. For 5.0 GT/s Data Rate: This bit sets the de-emphasis level in Polling.Compliance state if the entry occurred due to the Enter Compliance bit being 1b. Encodings: 0001b -3.5 dB 0000b -6 dB When the Link is operating at 2.5 GT/s, the setting of this field has no effect. The default value of this field is 0000b. This bit is intended for debug, compliance testing purposes. System firmware and software is allowed to modify this bit only during debug or compliance testing. In all other cases, the system must ensure that this field is set to the default value. | | 11 | Oh<br>RW/P | Compliance SOS (CSOS): When set to 1b, the LTSSM is required to send SKP Ordered Sets periodically in between the (modified) compliance patterns. The default value of this bit is 0b. This bit is applicable when the Link is operating at 2.5 GT/s or 5.0 GT/s data rates only. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 10 | 0h<br>RW/P | Enter Modified Compliance (EMC): When this bit is set to 1b, the device transmits Modified Compliance Pattern if the LTSSM enters Polling.Compliance substate. Default value of this bit is 0b. This register is intended for debug, compliance testing purposes only. System firmware and software is allowed to modify this register only during debug or compliance testing. In all other cases, the system must ensure that this register is set to the default value. | | | 9:7 | Oh<br>RW/P | Transmit Margin (TM): This field controls the value of the nondeemphasized voltage level at the Transmitter pins. This field is reset to 000b on entry to the LTSSM Polling.Configuration substate (see PCI Express Chapter 4 for details of how the Transmitter voltage level is determined in various states). Encodings: 000b Normal operating range 001b 800-1200 mV for full swing and 400-700 mV for half-swing 010b - (n-1) Values must be monotonic with a non-zero slope. The value of n must be greater than 3 and less than 7. At least two of these must be below the normal operating range of n: 200-400 mV for full-swing and 100-200 mV for half-swing n - 111b reserved For a Multi-Function device associated with an Upstream Port, the field in Function 0 is of type RWS, and only Function 0 controls the component's Link behavior. In all other Functions of that device, this field is of type RsvdP. Default value of this field is 000b. Components that support only the 2.5 GT/s speed are permitted to hardwire this bit to 000b. This register is intended for debug, compliance testing purposes only. System firmware and software is allowed to modify this register only during debug or compliance testing. In all other cases, the system must ensure that this register is set to the default value. | | | 6 | 0h<br>RW/P | Selectable De-emphasis (SD): When the Link is operating at 5.0 GT/s speed, this bit selects the level of de- emphasis for an Upstream component. Encodings: 1b -3.5 dB 0b -6 dB When the Link is not operating at 5.0 GT/s speed, the setting of this bit has no effect. | | | 5 Oh Reserved | | Reserved | | | 4 | Oh<br>RW/P | Enter Compliance (EC): Software is permitted to force a Link to enter Compliance mode at the speed indicated in the Target Link Speed field by setting this bit to 1b in both components on a Link and then initiating a hot reset on the Link. Default value of this bit following Fundamental Reset is 0b. This bit is intended for debug, compliance testing purposes only. System firmware and software is allowed to modify this bit only during debug or compliance testing. In all other cases, the system must ensure that this bit is set to the default value. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3:0 | 1h<br>RW/V/P | Target Link Speed (TLS): This field sets an upper limit on Link operational speed by restricting the values advertised by the upstream component in its training sequences. The encoded value specifies a bit location in the Supported Link Speeds Vector (in the Link Capabilities 2 register) that corresponds to the current Link speed. Defined encodings are: '0001b': Supported Link Speeds Vector field bit 0. '0010b': Supported Link Speeds Vector field bit 1. '0011b': Supported Link Speeds Vector field bit 2. '0100b': Supported Link Speeds Vector field bit 3. '0101b': Supported Link Speeds Vector field bit 4. '0110b': Supported Link Speeds Vector field bit 5. '0111b': Supported Link Speeds Vector field bit 6. All other encodings are reserved. If a value is written to this field that does not correspond to a supported speed, as indicated by the Supported Link Speeds Vector, the result is undefined. The default value of this field is GEN1. Note: This register field could be used by REUT software to limit the link speed to 2.5 GT/s or 5 GT/s data rate. | | # 12.5.37 Link Status 2 (LSTS2) — Offset 72h Link Status 2 | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 72h | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:8 | 0h<br>RO | Reserved | | | recent Link negotiation. The default value of this bit is 0b. This bit is required for Ports that have the Two Retimers Presence Detect S bit of the Link Capabilities 2 register set to 1b. Ports that have the Two Retimers Presence Detect Supported bit set to 0b | | When set to 1b, this bit indicates that two Retimers were present during the most recent Link negotiation. The default value of this bit is 0b. This bit is required for Ports that have the Two Retimers Presence Detect Supported | | | 6 | 0h<br>RO/V/P | Retimer Presence Detected (RPD): When set to 1b, this bit indicates that a Retimer was present during the most recent Link negotiation. The default value of this bit is 0b. This bit is required for Ports that have the Retimer Presence Detect Supported bit Set. Ports that have the Retimer Presence Detect Supported bit of the Link Capabilities 2 register set to 0b are permitted to hardwire this bit to 0b. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 5 | 0h<br>RW/1C/V/<br>P | Link Equalization Request (LER): This bit is set by hardware to request the Link equalization process to be performed on the Link. | | | 4 | 0h<br>RO/V/P | <b>Equalization Phase 3 Successful (EQP3S):</b> When set to 1, this bit indicates that Phase 3 of the Transmitter Equalization procedure has successfully completed. | | | 3 | 0h<br>RO/V/P | <b>Equalization Phase 2 Successful (EQP2S):</b> When set to 1, this bit indicates that Phase 2 of the Transmitter Equalization procedure has successfully completed. | | | 2 | 0h<br>RO/V/P | Equalization Phase 1 Successful (EQP1S): When set to 1, this bit indicates that Phase 1 of the Transmitter Equalization procedure has successfully completed. | | | 1 | 0h<br>RO/V/P | <b>Equalization Complete (EQC):</b> When set to 1, this bit indicates that the Transmitter Equalization procedure has completed. | | | 0 | 0h<br>RO/V | Current De-emphasis Level (CDL): When the Link is operating at 5.0 GT/s speed, this bit reflects the level of de-emphasis. Encodings: 1b -3.5 dB 0b -6 dB The value in this bit is undefined when the Link is not operating at 5.0 GT/s speed. | | # 12.5.38 Slot Capabilities 2 (SLCAP2) — Offset 74h Slot Capabilities 2 **Note:** Bit definitions are the same as DSTS2, offset 6Ah. # 12.5.39 Slot Control 2 (SLCTL2) — Offset 78h Slot Control 2 **Note:** Bit definitions are the same as DSTS2, offset 6Ah. # 12.5.40 Slot Status 2 (SLSTS2) - Offset 7Ah Slot Status 2 **Note:** Bit definitions are the same as DSTS2, offset 6Ah. # 12.5.41 Message Signaled Interrupt Identifiers (MID) — Offset 80h Message Signaled Interrupt Identifiers | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 80h | 9005h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 90h<br>RW/O | Next Pointer (NEXT): Indicates the location of the next capability in the list. The default value of this register is 90h which points to the Subsystem Vendor capability structure. BIOS can determine which capabilities will be exposed by including or removing them from the capability linked list. As this register is RWO, BIOS must write a value to this register, even if it is to rewrite the default value. | | 7:0 | 05h<br>RO | Capability ID (CID): Capabilities ID indicates MSI. | # 12.5.42 Message Signaled Interrupt Message (MC) — Offset 82h Message Signaled Interrupt Message | Тур | е | Size | Offset | Default | |-----|---|--------|-----------------------|---------| | PC | I | 16 bit | [B:0, D:7, F:0] + 82h | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |---------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:8 | 0h<br>RO | Reserved | | | 7 | 0h<br>RO | <b>64 Bit Address Capable (C64):</b> Capable of generating a 32-bit message only. | | | 6:4 | 0h<br>RW | Multiple Message Enable (MME): These bits are RW for software compatibility, but only one message is ever sent by he root port. | | | 3:1 | 0h<br>RO | Multiple Message Capable (MMC): Only one message is required. | | | RW interrupts. CMD.BME must be set for an MSI to be generated. If C | | MSI Enable (MSIE): If set, MSI is enabled and traditional interrupt pins are not used to generate interrupts. CMD.BME must be set for an MSI to be generated. If CMD.BME is cleared, and this bit is set, no interrupts (not even pin based) are generated. | | # 12.5.43 Message Signaled Interrupt Message Address (MA) — Offset 84h Message Signaled Interrupt Message Address | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 84h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------|--| | 31:2 | 00000000<br>h<br>RW | ADDR: Lower 32 bits of the system specified message address, always DW aligned. | | | 1:0 | 0h<br>RO | Reserved | | # 12.5.44 Message Signaled Interrupt Message Data (MD) — Offset 88h Message Signaled Interrupt Message Data | | Туре | Size | Offset | Default | |---|------|--------|-----------------------|---------| | Ī | PCI | 16 bit | [B:0, D:7, F:0] + 88h | 0000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:0 | 0000h<br>RW | DATA: This 16-bit field is programmed by system software if MSI is enabled. Its content is driven onto the lower word (PCI AD[15:0]) during the data phase of the MSI memory write transaction. | | # 12.5.45 Subsystem Vendor Capability (SVCAP) — Offset 90h Subsystem Vendor Capability | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 90h | A00Dh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |----------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------|--| | | | Next Capability (NEXT): | | | | | Indicates the location of the next capability in the list. | | | 15:8 | A0h<br>RW/O | The default value of this register is A0h which points to the PCI Power Management capability structure. | | | 15.0 | | BIOS can determine which capabilities will be exposed by including or removing them from the capability linked list. | | | As this register is RWO, BIOS must wr write the default value. | | As this register is RWO, BIOS must write a value to this register, even if it is to rewrite the default value. | | | | 0Dh | Capability Identifier (CID): | | | 7:0 | | . , , , , | | | | RO | Value of 0Dh indicates this is a PCI bridge subsystem vendor capability. | | # 12.5.46 Subsystem Vendor IDs (SVID) — Offset 94h Subsystem Vendor IDs | Туре | Size | Offset | Default | |------|--------|-----------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 94h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0000h<br>RW/O | Subsystem Identifier (SID): Indicates the subsystem as identified by the vendor. This field is write once and is locked down until a bridge reset occurs (not the PCI bus reset). | | | 15:0 0000h RW/O Subsystem Vendor Identifier (SVID): Indicates the manufacturer of the subsystem. This field is write once and is locked down until a bridge reset occurs (not the PCI bus reset). | | Indicates the manufacturer of the subsystem. This field is write once and is locked | | # 12.5.47 Power Management Capability (PMCAP) — Offset A0h Power Management Capability | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + A0h | 0001h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------| | 15:8 | 00h<br>RO | Next Capability (NEXT): Indicates this is the last item in the list. | | 7:0 | 01h<br>RO | Capability Identifier (CID): Value of 01h indicates this is a PCI power management capability. | # 12.5.48 PCI Power Management Capabilities (PMC) — Offset A2h PCI Power Management Capabilities | Туре | Size | Offset | Default | |------|--------|-----------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + A2h | C803h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--| | 15:11 | 19h RO PMES: Indicates PME# is supported for states D0, D3HOT and D3COLD. The root port do not generate PME#, but reporting that it does is necessary for legacy Windows operating systems to enable PME# in devices connected behind this root port. | | | | 10 | 0h<br>RO | D2S: The D2 state is not supported. | | | 9 | 0h<br>RO | D1S: The D1 state is not supported. | | | 8:6 | 0h<br>RO | AC: Reports 375mA maximum suspend well current required when in the D3COLD state. | | | 5 | 0h<br>RO | Device Specific Initialization (DSI): Indicates that no device-specific initialization is required. | | | 4 | 0h<br>RO | Reserved | | | 3 | 0h<br>RO | PME Clock (PMEC): Indicates that PCI clock is not required to generate PME#. | | | 2:0 | 3h<br>RO | VS: Indicates support for Revision 1.2 of the PCI Power Management Specification. | | # 12.5.49 PCI Power Management Control (PMCS) — Offset A4h PCI Power Management Control | | Туре | Size | Offset | Default | |---|------|--------|-----------------------|----------| | Ī | PCI | 32 bit | [B:0, D:7, F:0] + A4h | 0000008h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 00h<br>RO | DTA: Reserved | | | 23 | 0h<br>RO | Bus Power / Clock Control Enable (BPCE): This field is reserved per PCI Express specification | | | 22 | 0h<br>RO | B2/B3 Support (B23S): This field is reserved per PCI Express specification. | | | 21:16 | 0h<br>RO | Reserved | | | 15 | 0h<br>RO | PME Status (PMES): Indicates a PME was received on the downstream link. | | | 14:13 | 0h<br>RO | Data Scale (DSC): Reserved | | | 12:9 | 0h<br>RO | Data Select (DSEL): Reserved | | | 8 | 0h<br>RW/P | PME Enable (PMEE): Indicates PME is enabled. The root port takes no action on this bit, but it must be for legacy Windows operating systems to enable PME# on devices connected to root port. | | | 7:4 | 0h<br>RO | Reserved | | | 3 | 1h<br>RW/O | No Soft Reset (NSR): When set to 1 this bit indicates that devices transitioning from D3hot to D0 because of Power State commands do not perform an internal reset. Configuration context is preserved. Upon transition from D3hot to D0 Initialized state, no additional operating system intervention is required to preserve Configuration Context beyond writing the Power State bits. When clear, devices do perform an internal reset upon transitioning from D3hot to D0 via software control of the Power State bits. Configuration Context is lost when performing the soft reset. Upon transition from D3hot to D0 state, full reinitialization sequence is needed to return the device to D0 Initialized. Regardless of this bit, devices that transition from D3hot to D0 by a system or bus segment reset will return to the device state D0 Uninitialized with only PME context preserved if PME is supported and enabled. | | | 2 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | 0h<br>RW | Power State (PS): This field is used both to determine the current power state of the root port and to set a new power state. The values are: 00: D0 state 11: D3HOT state When in the D3HOT state, the controller's configuration space is available, but the I/O and memory spaces are not. Type 1 configuration cycles are also not accepted. Interrupts are not required to be blocked as software will disable interrupts prior to placing the port into D3HOT. If software attempts to write a '10' or '01' to these bits, the write will be ignored. | # 12.5.50 Advanced Error Extended (AECH) — Offset 100h Advanced Error Extended | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + 100h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): Points to the next capability. | | 19:16 | 0h<br>RW/O | Capability Version (CV): For systems that support AER, BIOS should write a 1h to this register else it should write 0 | | 15:0 | 0000h<br>RW/O | Capability ID (CID): For systems that support AER, BIOS should write a 0001h to this register else it should write 0 | # 12.5.51 Uncorrectable Error Status (UES) — Offset 104h Uncorrectable Error Status | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 104h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:27 | 0h<br>RO | Reserved | | 26 | 0h<br>RW/1C/V/<br>P | Poisoned TLP Egress Blocked Status (PTLPEBS): Indicates that poisoned TLP Egress Blocked error has occurred. Note: This bit can only be set if DPCCAPR.PTLPEBS = '1' and DPCCTLR.PTLPEBE = '1'. | | 25 | 0h<br>RO | Reserved | | 24 | 0h<br>RW/1C/V/<br>P | AtomicOp Egress Blocked Status (AEBS): AtomicOp Egress Blocked Status | | 23:22 | 0h<br>RO | Reserved | | 21 | 0h<br>RW/1C/V/<br>P | ACS Violation Status (AVS): Indicates an ACS Violation is logged. | | 20 | 0h<br>RW/1C/V/<br>P | Unsupported Request Error Status (URE): Indicates an unsupported request was received. | | 19 | 0h<br>RO | ECRC Error Status (EE): ECRC is not supported. | | 18 | 0h<br>RW/1C/V/<br>P | Malformed TLP Status (MT): Indicates a malformed TLP was received. | | 17 | 0h<br>RW/1C/V/<br>P | Receiver Overflow Status (RO): Indicates a receiver overflow occurred. | | 16 | 0h<br>RW/1C/V/<br>P | Unexpected Completion Status (UC): Indicates an unexpected completion was received. | | 15 | 0h<br>RW/1C/V/<br>P | Completer Abort Status (CA): Indicates a completer abort was received | | 14 | 0h<br>RW/1C/V/<br>P | Completion Timeout Status (CT): Indicates a completion timed out. This is signaled if Completion Timeout is enabled and a completion fails to return within the amount of time specified by the Completion Timeout Value | | 13 | 0h<br>RO | Flow Control Protocol Error Status (FCPE): Not supported. | | 12 | 0h<br>RW/1C/V/<br>P | Poisoned TLP Status (PT): Indicates a poisoned TLP was received. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------| | 11:6 | 0h<br>RO | Reserved | | 5 | 0h<br>RO | Surprise Down Error Status (SDE): Surprise Down is not supported. | | 4 | 0h<br>RW/1C/V/<br>P | Data Link Protocol Error Status (DLPE): Indicates a data link protocol error occurred. | | 3:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RO | Training Error Status (TE): Not supported. | # 12.5.52 Uncorrectable Error Mask (UEM) — Offset 108h Uncorrectable Error Mask | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + 108h | 0000000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------| | 31:27 | 0h<br>RO | Reserved | | 26 | 0h<br>RW/P | Poisoned TLP Egress Blocked Mask (PTLPEBM): Mask for Poisoned TLP Egress Blocked error. | | 25 | 0h<br>RO | Reserved | | 24 | 0h<br>RW/P | AtomicOp Egress Blocked Mask (AEBM): Mask for AtomicOp Egress Blocked | | 23:22 | 0h<br>RO | Reserved | | 21 | 0h<br>RW/P | ACS Violation Mask (AVM): Mask for ACS Violation errors. | | 20 | 0h<br>RW/P | Unsupported Request Error Mask (URE): Mask for uncorrectable errors. | | 19 | 0h<br>RO | ECRC Error Mask (EE): ECRC is not supported. | | 18 | 0h<br>RW/P | Malformed TLP Mask (MT): Mask for malformed TLPs | | 17 | 0h<br>RW/P | Receiver Overflow Mask (RO): Mask for receiver overflows. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------| | 16 | 0h<br>RW/P | Unexpected Completion Mask (UC): Mask for unexpected completions. | | 15 | 0h<br>RW/P | Completer Abort Mask (CM): Mask for completer abort. | | 14 | 0h<br>RW/P | Completion Timeout Mask (CT): Mask for completion timeouts. | | 13 | 0h<br>RO | Flow Control Protocol Error Mask (FCPE): Not supported. | | 12 | 0h<br>RW/P | Poisoned TLP Mask (PT): Mask for poisoned TLPs. | | 11:6 | 0h<br>RO | Reserved | | 5 | 0h<br>RO | Surprise Down Error Mask (SDE): Surprise Down is not supported. | | 4 | 0h<br>RW/P | Data Link Protocol Error Mask (DLPE): Mask for data link protocol errors. | | 3:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RO | Training Error Mask (TE): Not supported. | # 12.5.53 Uncorrectable Error Severity (UEV) — Offset 10Ch Uncorrectable Error Severity | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 10Ch | 00060010h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------| | 31:27 | 0h<br>RO | Reserved | | 26 | 0h<br>RW/P | Poisoned TLP Egress Blocked Severity (PTLPEBS): Severity for Poisoned TLP Egress Blocked error. | | 25 | 0h<br>RO | Reserved | | 24 | 0h<br>RW/P | AtomicOp Egress Blocked Severity (AEBS): AtomicOp Egress Blocked Severity | | 23:22 | 0h<br>RO | Reserved | | 21 | 0h<br>RW/P | ACS Violation Severity (AVS): Severity for ACS Violation. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------| | 20 | 0h<br>RW/P | Unsupported Request Error Severity (URE): Severity for unsupported request reception. | | 19 | 0h<br>RO | ECRC Error Severity (EE): ECRC is not supported. | | 18 | 1h<br>RW/P | Malformed TLP Severity (MT): Severity for malformed TLP reception. | | 17 | 1h<br>RW/P | Receiver Overflow Severity (RO): Severity for receiver overflow occurrences. | | 16 | 0h<br>RW/P | Unexpected Completion Severity (UC): Severity for unexpected completion reception. | | 15 | 0h<br>RW/P | Completer Abort Severity (CA): Severity for completer abort. | | 14 | 0h<br>RW/P | Completion Timeout Severity (CT): Severity for completion timeout. | | 13 | 0h<br>RO | Flow Control Protocol Error Severity (FCPE): Not supported. | | 12 | 0h<br>RW/P | Poisoned TLP Severity (PT): Severity for poisoned TLP reception. | | 11:6 | 0h<br>RO | Reserved | | 5 | 0h<br>RO | Surprise Down Error Severity (SDE): Surprise Down is not supported. | | 4 | 1h<br>RW/P | Data Link Protocol Error Severity (DLPE): Severity for data link protocol errors. | | 3:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RO | Training Error Severity (TE): TE not supported. | # 12.5.54 Correctable Error Status (CES) — Offset 110h ### Correctable Error Status | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + 110h | 0000000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 31:14 | 0h<br>RO | Reserved | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|---------------------------------------------------------------------------------------------------------| | 13 | 0h<br>RW/1C/V/<br>P | Advisory Non-Fatal Error Status (ANFES): When set, indicates that an Advisory Non-Fatal Error occurred. | | 12 | 0h<br>RW/1C/V/<br>P | Replay Timer Timeout Status (RTT): Indicates the replay timer timed out. | | 11:9 | 0h<br>RO | Reserved | | 8 | 0h<br>RW/1C/V/<br>P | Replay Number Rollover Status (RNR): Indicates the replay number rolled over. | | 7 | 0h<br>RW/1C/V/<br>P | Bad DLLP Status (BD): Indicates a bad DLLP was received. | | 6 | 0h<br>RW/1C/V/<br>P | Bad TLP Status (BT): Indicates a bad TLP was received. | | 5:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RW/1C/V/<br>P | Receiver Error Status (RE): Indicates a receiver error occurred. | # 12.5.55 Correctable Error Mask (CEM) — Offset 114h Correctable Error Mask | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 114h | 00002000h | ## Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Reserved Advisory Non-Fatal Error Mask (ANFEM): When set, masks Advisory Non-Fatal errors from (a) signaling ERR_COR to the device control register and (b) updating the Uncorrectable Error Status register. This register is set by default to enable compatibility with software that does not comprehend Role-Based Error Reporting. Replay Timer Timeout Mask (RTT): Mask for replay timer timeout. Reserved Replay Number Rollover Mask (RNR): Mask for replay number rollover. | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:14 | 0h<br>RO | | | | 13 | 1h<br>RW/P | | | | 12 | 0h<br>RW/P | | | | 11:9 | 0h<br>RO | | | | 8 | 0h<br>RW/P | | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------|--| | 7 | 0h<br>RW/P | Bad DLLP Mask (BD): Mask for bad DLLP reception. | | | 6 | 0h<br>RW/P | Bad TLP Mask (BT): Mask for bad TLP reception. | | | 5:1 | 0h<br>RO | Reserved | | | 0 | 0h<br>RW/P | Receiver Error Mask (RE):<br>lask for receiver errors. | | # 12.5.56 Advanced Error Capabilities And Control (AECC) — Offset 118h Advanced Error Capabilities And Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 118h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:13 | 0h<br>RO | Reserved | | | 12 | 0h<br>RO | Completion Timeout Prefix/Header Log Capable (CTPHLC): If set, this bit indicates that port records the prefix/header of Request TLPs that experience a Completion Timeout error. Note: BIOS should program this bit before enable the Completion Timeout mechanism. | | | 11:9 | 0h<br>RO | Reserved | | | 8 | 0h<br>RO | ECRC Check Enable (ECE): ECRC is not supported. | | | 7 | 0h<br>RO | ECRC Check Capable (ECC): ECRC is not supported. | | | 6 | 0h<br>RO | ECRC Generation Enable (EGE): ECRC is not supported. | | | 5 | 0h<br>RO | ECRC Generation Capable (EGC): ECRC is not supported. | | | 4:0 | 00h<br>RO/V/P | <b>First Error Pointer (FEP):</b> Identifies the bit position of the first error reported in the Uncorrectable Error Status Register. | | # 12.5.57 Header Log (HL\_DW1) - Offset 11Ch Header Log | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 11Ch | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-------------------------|-------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 1st dWord of TLP (DW1):<br>Byte0 && Byte1 && Byte2 && Byte3 | # 12.5.58 Header Log (HL\_DW2) — Offset 120h Header Log | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 120h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-------------------------|-------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 2nd dWord of TLP (DW2):<br>Byte4 && Byte5 && Byte6 && Byte7 | # **12.5.59** Header Log (HL\_DW3) — Offset 124h Header Log | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 124h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Ran | Default & Access | Field Name (ID): Description | |------------|-------------------------|------------------------------------------------------------| | 31: | 00000000<br>h<br>RO/V/P | 3rd dWord of TLP (DW3): Byte8 && Byte9 && Byte10 && Byte11 | # 12.5.60 Header Log (HL\_DW4) — Offset 128h ### Header Log | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 128h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |---|--------------|-------------------------|--------------------------------------------------------------| | Ī | 31:0 | 00000000<br>h<br>RO/V/P | 4th dWord of TLP (DW4): Byte12 && Byte13 && Byte14 && Byte15 | # 12.5.61 Root Error Command (REC) — Offset 12Ch #### **Root Error Command** | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + 12Ch | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------|--| | 31:3 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |-------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--| | 2 | 0h<br>RW | Fatal Error Reporting Enable (FERE): When set, the root port will generate an interrupt when a fatal error is reported b the attached device. | | | by the attached device. Oh Correctable Error Reporting Enable (CERE): | | When set, the root port will generate an interrupt when a non-fatal error is reported | | | | | When set, the root port will generate an interrupt when a correctable error is | | # 12.5.62 Root Error Status (RES) — Offset 130h ### Root Error Status | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + 130h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|--| | 31:27 | 00h<br>RO | Advanced Error Interrupt Message Number (AEMN): Reserved | | | 26:7 | 0h<br>RO | Reserved | | | 6 | 0h<br>RW/1C/V/<br>P | Fatal Error Messages Received (FEMR): Set when one or more Fatal Uncorrectable Error Messages have been received. | | | 5 | 0h<br>RW/1C/V/<br>P | Non-Fatal Error Messages Received (NFEMR): Set when one or more Non-Fatal Uncorrectable error messages have been received | | | 4 | 0h<br>RW/1C/V/<br>P | First Uncorrectable Fatal (FUF): Set when the first Uncorrectable Error message received is for a fatal error. | | | 3 | 0h<br>RW/1C/V/<br>P | Multiple ERR_FATAL/NONFATAL Received (MENR): Set when either a fatal or a non-fatal error is received and the ENR bit is already set. | | | 2 | 0h<br>RW/1C/V/<br>P | ERR_FATAL/NONFATAL Received (ENR): Set when either a fatal or a non-fatal error message is received. | | | 1 | 0h<br>RW/1C/V/<br>P | Multiple ERR_COR Received (MCR): Set when a correctable error message is received and the CR bit is already set. | | | 0 | 0h<br>RW/1C/V/<br>P | ERR_COR Received (CR): Set when a correctable error message is received. | | # 12.5.63 Error Source Identification (ESID) — Offset 134h Error Source Identification | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 134h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0000h<br>RO/V/P | ERR_FATAL/NONFATAL Source Identification (EFNFSID): Loaded with the requester ID indicated in the received ERR_FATAL or ERR_NONFATAL message when RES.ENR is first set, or the internal requestor ID if an internally detected error. | | | 15:0 | 0000h<br>RO/V/P | ERR_COR Source Identification (ECSID): Loaded with the requester ID indicated in the received ERR_COR message when RES.CR is first set, or the internal requester ID if an internally detected error. | | # 12.5.64 PTM Extended Capability Header (PTMECH) — Offset 150h PTM Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 150h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): Points to the next capability. | | | 19:16 | 0h<br>RW/O | Capability Version (CV): For systems that support PTM Extended Capability, BIOS should write a 1h to this register else it should write 0. | | | 15:0 | 0000h<br>RW/O | Capability ID (CID): For systems that support PTM Extended Capability, BIOS should write a 001Fh to this register else it should write 0. | | # 12.5.65 PTM Capability Register (PTMCAPR) — Offset 154h PTM Capability Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 154h | 00000410h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:8 | 04h<br>RW/O | Local Clock Granularity (LCG): 0000 0000b: Time Source does not implement a local clock. It simply propagates timing information obtained from further Upstream in the PTM Hierarchy when responding to PTM Request messages. 0000 0001b - 1111 1110b: Indicates the period of this Time Source's local clock in ns. 1111 1111b: Indicates the period of this Time Source's local clock is greater than 254 ns. If the PTM Root Select bit is Set, this local clock is used to provide PTM Master Time. Otherwise, the Time Source uses this local clock to locally track PTM Master Time received from further Upstream within a PTM Hierarchy. | | | 7:5 | 0h<br>RO | Reserved | | | 4 | 1h<br>RW/O | PTM Propagation Delay Adaptation Capable (PTMPDAC): When Set, this field indicates the Port supports the PTM Propagation Delay Adaptation Capability. | | | 3 | 0h<br>RO | Reserved | | | 2 | 0h<br>RW/O | PTM Root Capable (PTMRC): Root Ports must set this bit to 1b. | | | 1 | 0h<br>RW/O | PTM Responder Capable (PTMRSPC): Root Ports are permitted to set this bit to 1b to indicate that they implement the PTM Responder role. | | | 0 | 0h<br>RO | PTM Requester Capable (PTMREQC): PTM Requester Role is not supported by Root Port. | | # 12.5.66 PTM Control Register (PTMCTLR) — Offset 158h PTM Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 158h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:8 | 00h<br>RO | Effective Granularity (EG): Root Port does not support PTM Requester role. | | | 7:3 | 0h<br>RO | Reserved | | | 2 | 0h<br>RW | PTM Propagation Delay Adaptation Interpretation B (PTMPDAIB): If PTM Propagation Delay Adaptation Capable is Set, then this bit when Set selects interpretation B of the Propagation Delay[31:0] field in the PTM ResponseD Message For a Switch, if a specific Port is permanently attached such that this control is not required, it is permitted for that Port for this bit to be RsvdP. Default value is 0b. | | | 1 | 0h<br>RW | Root Select (RS): When Set, if the PTM Enable bit is also Set, this Time Source is the PTM Root. Within each PTM Hierarchy, it is recommended that system software select only the furthest Upstream Time Source to be the PTM Root. | | | 0 | 0h<br>RW | PTM Enable (PTME): When Set, this Function is permitted to participate in the PTM mechanism according to its selected role. Software must not have the PTM Enable bit Set in the PTM Control register on a Function associated with an Upstream Port unless the associated Downstream Port on the Link already has the PTM Enable bit Set in its associated PTM Control register. | | # 12.5.67 L1 Sub-States Extended Capability Header (L1SECH) — Offset 200h L1 Sub-States Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 200h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities. For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh. The bottom 2 bits of this offset are Reserved and must be implemented as 00b and software must mask them to allow for future uses of these bits. | | 19:16 | 0h<br>RW/O | Capability Version (CV): This field is a PCI-SIG defined version number that indicates the version of the Capability structure present. Must be 1h for this version of the specification. For systems that support L1 Sub-State Extended Capability, BIOS should set this field to 1h. | | 15:0 | 0000h<br>RW/O | PCI Express Extended Capability ID (PCIEC): This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability. For systems that support L1 Sub-State Extended Capability, BIOS should set this field to 001Eh. | # 12.5.68 L1 Sub-States Capabilities (L1SCAP) — Offset 204h ### L1 Sub-States Capabilities | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + 204h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------| | 31:7 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | 0h<br>RW/1C/V | CLKREQ# Acceleration Interrupt Status (L1SSEIS): For a Downstream Port that has both the CLKREQ# Acceleration Supported and CLKREQ# Acceleration Interrupt Enable bits Set. When set this bit indicates that the Port has completed the CLKREQ# Acceleration Link Activation process, and that the Link has reached L0. Software must then clear this bit by writing a 1b to this bit. Must be hardwired to 0b for Upstream Ports. Default value is 0b. | | 5 | 0h<br>RW/O | CLKREQ# Acceleration Supported (L1SSES): When set, this bit indicates that this Port supports CLKREQ# acceleration. | | 4:0 | 0h<br>RO | Reserved | # 12.5.69 L1 Sub-States Control 1 (L1SCTL1) — Offset 208h # L1 Sub-States Control 1 | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + 208h | 0000000h | # Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:29 | 0h<br>RW | L1.2 LTR Threshold Latency Scale Value (L12LTRTLSV): This field contains the L1.OFF LTR Threshold Latency Scale Value for this particular Root Port. The value in this field, together with L12LTRTLV is compared against both the snoop and non-snoop LTR values of the device. 000b: L12LTRSTLV times 1 ns 001b: L12LTRSTLV times 32 ns 010b: L12LTRSTLV times 1024 ns 011b: L12LTRSTLV times 32768 ns 100b: L12LTRSTLV times 1048576 ns 101b: L12LTRSTLV times 33554432 ns Others values are reserved. This field must be programmed prior to enabling L1.OFF. | | | 28:26 | 0h<br>RO | Reserved | | | 25:16 | 000h<br>RW | L1.2 LTR Threshold Latency Value (L12LTRTLV): This field contains the L1.2 LTR Threshold Latency Value for this particular Root Port. The value in this field, together with L12LTRTLSV is compared against both the snoop and non-snoop LTR values of the device. This field must be programmed prior to enabling L1.OFF. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 00h<br>RW | Common Mode Restore Time (CMRT): This is the Tcommon_mode time (in us) the Root Port needs to continue sending TS1 and refrain from sending TS2 in Recovery state to allow the TX common mode to be established prior to sending TS2. The timer starts from the time when the first TS1 has been sent and the receiver has detected un-squelch. The value in this field defines the time in micro-seconds. This field must be programmed prior to enabling L1.OFF. | | 7:6 | 0h<br>RO | Reserved | | 5 | 0h<br>RW | L1 Substate Exit Control (L1SSEC): L1.Substate the Port must initiate the CLKREQ# Acceleration Link Activation process. Apart from that, once the Link reaches L0, the Port must continue to attempt to maintain the Link in L0 for as long as this bit remains Set. However, if the Upstream Port request for L1 entry, the Downstream Port will proceed to allow L1 entry but will not re-enter L1.1 or L1.2. | | 4 | 0h<br>RW | CLKREQ# Acceleration Interrupt Enable (L1SSEIE): When set this bit enables the generation of an interrupt to indicate the completion of the CLKREQ# Accelration Link Activation process | | 3 | 0h<br>RW | ASPM L1.1 Enable (AL11E): When set, this bit indicates that ASPM L1.SNOOZ substates are enabled. Required for both upstream and downstream ports. Note: If STRPFUSECFG.mPHYIOPMDIS is '1', hardware will always see '0' as an output from this register. BIOS reading this register should always return the correct value. | | 2 | 0h<br>RW | ASPM L1.2 Enable (AL12E): When set, this bit indicates that ASPM L1.OFF substates are enabled. Required for both upstream and downstream ports. Note: If STRPFUSECFG.mPHYIOPMDIS is '1', hardware will always see '0' as an output from this register. BIOS reading this register should always return the correct value. | | 1 | 0h<br>RW | PCI-PM L1.1 Enable (PPL11E): When set, this bit indicates that PCI-PM L1.SNOOZ power management feature is enabled. If L1.OFF is enabled, L1.SNOOZ must also be enabled. This field must be programmed prior to enabling ASPM L1. Note: If STRPFUSECFG.mPHYIOPMDIS is '1', hardware will always see '0' as an output from this register. BIOS reading this register should always return the correct value. | | 0 | 0h<br>RW | PCI-PM L1.2 Enabled (PPL12E): When set, this bit indicates that PCI-PM L1.OFF power management feature is enabled. L1.OFF can only be enabled if the platform supports bi-directional CLKREQPLUS#. This field must be programmed prior to enabling ASPM L1. Ports that support L1.OFF shall support Latency Tolerance Reporting. Note: If STRPFUSECFG.mPHYIOPMDIS is '1', hardware will always see '0' as an output from this register. BIOS reading this register should always return the correct value. | # 12.5.70 L1 Sub-States Control 2 (L1SCTL2) — Offset 20Ch L1 Sub-States Control 2 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 20Ch | 00000028h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:8 | 0h<br>RO | Reserved | | | 7:3 | 05h<br>RW | Power On Wait Time (POWT): Along with the Tpower_on Scale sets the minimum amount of time (in us) that the Port must wait in L1.OFF EXIT after sampling CLKREQPLUS# asserted before actively driving the interface. The timer starts counting when CLKREQPLUS# is sampled asserted in L1.OFF state. Tpower_on value is calculated by multiplying the value in this field by the value in the TPOS field. This field must be programmed prior to enabling L1.OFF. | | | 2 Oh Ro Reserved | | Reserved | | | 1:0 | 0h<br>RW | Tpower_on Scale (TPOS): Specifies the scale used for Tpower_on value. 00b: 2 us 01b: 10 us 10b: 100 us 11b: Reserved. Required for all Ports that support L1.OFF. | | # 12.5.71 ACS Extended Capability Header (ACSECH) — Offset 220h ACS Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + 220h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): Points to the next capability. | | | 19:16 | 0h<br>RW/O | Capability Version (CV): For systems that support ACS Extended Capability, BIOS should write a 1h to this register else it should write 0. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0000h<br>RW/O | Capability ID (CID): For systems that support ACS Extended Capability, BIOS should write a 000Dh to this register else it should write 0. | # 12.5.72 ACS Capability Register (ACSCAPR) — Offset 224h ACS Capability Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 224h | 001Fh | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:7 | 0h<br>RO | Reserved | | 6 | 0h<br>RO | ACS Direct Translated P2P (T): ACS Direct Translated P2P is not supported. | | 5 | 0h<br>RO | ACS P2P Egress Control (E): ACS P2P Egress Control is not supported. | | 4 | 1h<br>RW/O | ACS Upstream Forwarding (U): ACS Upstream Forwarding. | | 3 | 1h<br>RW/O | ACS P2P Completion Redirect (C): Required for all Functions that support ACS P2P Request Redirect - must be hardwired to 0b otherwise. If 1b, indicates that the component implements ACS P2P Completion Redirect. | | 2 | 1h<br>RW/O | ACS P2P Request Redirect (R): Required for Root Ports that support peer-to-peer traffic with other Root Ports - required for Switch Downstream Ports - required for multi-function device Functions that support peer-to-peer traffic with other Functions - must be hardwired to 0b otherwise. If 1b, indicates that the component implements ACS P2P Request Redirect. | | , | | | | 0 | 1h<br>RW/O | ACS Source Validation (V): Required for Root Ports and Switch Downstream Ports - must be hardwired to 0b otherwise. If 1b, indicates that the component implements ACS Source Validation. | # 12.5.73 ACS Control Register (ACSCTLR) — Offset 226h ACS Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 226h | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:7 | 0h<br>RO | Reserved | | | 6 | 0h<br>RO | ACS Direct Translated P2P Enable (TE): ACS Direct Translated P2P is not supported. | | | 5 | 0h<br>RO | ACS P2P Egress Control Enable (EE): ACS P2P Egress Control is not supported. | | | 4 | 0h<br>RW | ACS Upstream Forwarding Enable (UE): ACS Upstream Forwarding. | | | 3 | 0h<br>RW | ACS P2P Completion Redirect Enable (CE): Determines when the component redirects peer-to-peer Completions upstream - applicable only to Read Completions whose Relaxed Ordering Attribute is clear. Requests are never affected by ACS P2P Completion Redirect. Default value of this field is 0b. | | | 2 | 0h<br>RW | ACS P2P Request Redirect Enable (RE): Determines when the component redirects peer-to-peer memory Requests targeting another peer port upstream. I/O, Configuration, VDM Messages and Completions are never affected by ACS P2P Request Redirect. Default value of this field is 0b. | | | 1 | 0h<br>RW | ACS Translation Blocking Enable (BE): When set, the component blocks all upstream Memory Requests whose Address Translation (AT) field is not set to the default value. I/O, Configuration, Completions and Messages are never affected by ACS Translation Blocking. Default value of this field is 0b. | | | 0 | 0h<br>RW | ACS Source Validation Enable (VE): When set, the component validates the Bus Number from the Requester ID of upstream Requests against the secondary / subordinate Bus Numbers. I/O, Configuration and Completions are never affected by ACS Source Validation. Default value of this field is 0b. | | # 12.5.74 Port VC Capability Register 1 (PVCCR1) — Offset 284h Port VC Capability Register 1 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 284h | 00000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:12 | 0h<br>RO | Reserved | | | 11:10 | 0h<br>RO | Function Arbitration Table Entry Size (FARES): Indicates the size (in bits) of Function Arbitration table entry in the device. Defined encodings are: 00b: Size of Function Arbitration table entry is 1 bit 01b: Size of Function Arbitration table entry is 2 bits 10b: Size of Function Arbitration table entry is 4 bits 11b: Size of Function Arbitration table entry is 8 bits | | | 9:8 | 0h<br>RO | Reference Clock (RC): Indicates the reference clock for Virtual Channels that support time-based WRR Function Arbitration. Defined encodings are: 00b: 100 ns reference clock 01b-11b: Reserved | | | 7 | 0h<br>RO | Reserved | | | 6:4 | 0h<br>RO | Low Priority Extended VC Count (LPEVCC): Indicates the number of (extended) Virtual Channels in addition to the default VC belonging to the low-priority VC (LPVC) group that has the lowest priority with respect to other VC resources in a strictpriority VC Arbitration. The minimum value of this field is 000b and the maximum value is Extended VC Count. | | | 3 | 0h<br>RO | Reserved | | | 2:0 | Oh<br>RW/O | Extended VC Count (EVCC): Indicates the number of (extended) Virtual Channels in addition to the default VC supported by the device. The minimum value of this field is zero (for devices that only support the default VC). The maximum value is seven. | | # 12.5.75 Port VC Capability 2 (PVCC2) — Offset 288h Port VC Capability 2 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + 288h | 00000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | R | R | R | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:24 | 00h<br>RO | VC Arbitration Table Offset (VCATO): Indicates the location of the VC Arbitration Table. This field contains the zero-based offset of the table in DQWORDS (16 bytes) from the base address of the MFVC Capability structure. A value of 00h indicates that the table is not present. | | | 23:8 | 0h<br>RO | Reserved | | | 7:0 | 00h<br>RO | VC Arbitration Capability (VCAC): Indicates the types of VC Arbitration supported by the device for the LPVC group. This field is valid for all devices that report a Low Priority Extended VC Count greater than 0. Each bit location within this field corresponds to a VC Arbitration Capability defined below. When more than 1 bit in this field is Set, it indicates that the device can be configured to provide different VC arbitration services. Defined bit positions are: Bit 0: Hardware fixed arbitration scheme, e.g., Round Robin Bit 1: Weighted Round Robin (WRR) arbitration with 32 phases Bit 2: WRR arbitration with 64 phases Bit 3: WRR arbitration with 128 phases Bits 4-7: Reserved | | # 12.5.76 Port VC Control (PVCC) — Offset 28Ch # Port VC Control | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 28Ch | 0000h | # Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 15:4 | 0h<br>RO | Reserved | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3:1 | 0h<br>RW | VC Arbitration Select (VCAS): Used by software to configure the VC arbitration by selecting one of the supported VC Arbitration schemes indicated by the VC Arbitration Capability field in the Port VC Capability register 2. The permissible values of this field are numbers corresponding to one of the asserted bits in the VC Arbitration Capability field. This field cannot be modified when more than one VC in the LPVC group is enabled. | | | 0 | 0h<br>WO | Load VC Arbitration Table (LVCAT): Used by software to update the VC Arbitration Table. This bit is valid when the selected VC Arbitration uses the VC Arbitration Table. Software Sets this bit to request hardware to apply new values programmed into VC Arbitration Table - Clearing this bit has no effect. Software checks the VC Arbitration Table Status bit to confirm that new values stored in the VC Arbitration Table are latched by the VC arbitration logic. This bit always returns 0b when read. | | # 12.5.77 Port VC Status (PVCS) — Offset 28Eh Port VC Status | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 28Eh | 0000h | # Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:1 | 0h<br>RO | Reserved | | 0 | 0h<br>RO | VC Arbitration Table Status (VCATS): Indicates the coherency status of the VC Arbitration Table. This bit is valid when the selected VC uses the VC Arbitration Table. This bit is Set by hardware when any entry of the VC Arbitration Table is written by software. This bit is Cleared by hardware when hardware finishes loading values stored in the VC Arbitration Table after software sets the Load VC Arbitration Table bit in the Port VC Control register. Default value of this bit is 0b. | # 12.5.78 Virtual Channel 0 Resource Capability (V0VCRC) — Offset 290h Virtual Channel 0 Resource Capability | | Туре | Size | Offset | Default | |---|------|--------|------------------------|-----------| | ĺ | PCI | 32 bit | [B:0, D:7, F:0] + 290h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | 00h<br>RO | Function Arbitration Table Offset (FATO): Indicates the location of the Function Arbitration Table associated with the VC resource. This field contains the zero-based offset of the table in DQWORDS (16 bytes) from the base address of the MFVC Capability structure. A value of 00h indicates that the table is not present. | | 23 | 0h<br>RO | Reserved | | capable of supporting when it is configured for time-based WRR Function Art For example, a value of 0000000b in this field indicates the supported maxin number of time slots is 1 and a value of 1111111b indicates the supported m number of time slots is 128. This field is valid only when the Function Arbitration Capability indicates that | Indicates the maximum number of time slots (minus 1) that the VC resource is capable of supporting when it is configured for time-based WRR Function Arbitration. For example, a value of 0000000b in this field indicates the supported maximum number of time slots is 1 and a value of 1111111b indicates the supported maximum number of time | | | 15:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RO | Function Arbitration Capability (FAC): Indicates types of Function Arbitration supported by the VC resource. Each bit location within this field corresponds to a Function Arbitration Capability defined below. When more than 1 bit in this field is Set, it indicates that the VC resource can be configured to provide different arbitration services. Software selects among these capabilities by writing to the Function Arbitration Select field. Defined bit positions are: Bit 0: Non-configurable hardware-fixed arbitration scheme, e.g., Round Robin (RR) Bit 1: Weighted Round Robin (WRR) arbitration with 32 phases Bit 2: WRR arbitration with 64 phases Bit 3: WRR arbitration with 128 phases Bit 4: Time-based WRR with 128 phases Bit 5: WRR arbitration with 256 phases Bits 6-7: Reserved | # 12.5.79 Virtual Channel 0 Resource Control (V0CTL) — Offset 294h Virtual Channel 0 Resource Control | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + 294h | 8000001h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |---------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 1h<br>RO | Virtual Channel Enable (EN): When Set, this bit enables a Virtual Channel (see note 1 for exceptions). The Virtual Channel is disabled when this bit is cleared. Software must use the VC Negotiation Pending bit to check whether the VC negotiation is complete. Default value of this bit is 1b for the first VC resource and 0b for other VC resource(s). Notes: 1. This bit is hardwired to 1b for the default VC (VC0), i.e., writing to this field has no effect for VC0. 2. To enable a Virtual Channel, the VC Enable bits for that Virtual Channel must be Set in both components on a Link. 3. To disable a Virtual Channel, the VC Enable bits for that Virtual Channel must be Cleared in both components on a Link. 4. Software must ensure that no traffic is using a Virtual Channel at the time it is disabled. 5. Software must fully disable a Virtual Channel in both components on a Link before re-enabling the Virtual Channel. | | | 30:27 | 0h<br>RO | Reserved | | | 26:24 | 0h<br>RO | Virtual Channel Identifier (ID): This field assigns a VC ID to the VC resource. This field cannot be modified when the VC is already enabled. Note: For the first VC resource (default VC), this field is a read-only field that must be hardwired to 000b. | | | 23:20 Oh RO Reserve | | Reserved | | | 19:17 | 0h<br>RW | Function Arbitration Select (FAS): This field configures the VC resource to provide a particular Function Arbitration service. The permissible value of this field is a number corresponding to one of the asserted bits in the Function Arbitration Capability field of the VC resource. | | | 16 | Oh<br>RW | Load Function Arbitration Table (LFAT): When Set, this bit updates the Function Arbitration logic from the Function Arbitration Table for the VC resource. This bit is only valid when the Function Arbitration Table is used by the selected Function Arbitration scheme (that is indicated by a Set bit in the Function Arbitration Capability field selected by Function Arbitration Select). Software sets this bit to signal hardware to update Function Arbitration logic with new values stored in the Function Arbitration Table - clearing this bit has no effect. Software uses the Function Arbitration Table Status bit to confirm whether the new values of Function Arbitration Table are completely latched by the arbitration logic. This bit always returns 0b when read. Default value of this bit is 0b. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | 00h<br>RW/L | Extended TC/VC Map (ETVM): Defines the upper 8-bits of the VC0 16-bit TC/VC mapping registers. These registers use the PCI Express reserved TC[3] traffic class bit. Locked by: LPCR.SRL | | 9:8 | 0h<br>RO | Reserved | | in this field, TC7 is mapped to this VC resource. When more than 1 bit in this Set, it indicates that multiple TCs are mapped to the VC resource. In order to remove one or more TCs from the TC/VC Map of an enabled VC, must ensure that no new or outstanding transactions with the TC labels are at the given Link. Default value of this field is FFh for the first VC resource and is 00h for other resources. Note: Bit 0 of this field is read-only. It must be hardwired to 1b for the | | This field indicates the TCs that are mapped to the VC resource. Bit locations within this field correspond to TC values. For example, when bit 7 is Set in this field, TC7 is mapped to this VC resource. When more than 1 bit in this field is Set, it indicates that multiple TCs are mapped to the VC resource. In order to remove one or more TCs from the TC/VC Map of an enabled VC, software must ensure that no new or outstanding transactions with the TC labels are targeted at the given Link. Default value of this field is FFh for the first VC resource and is 00h for other VC resources. Note: | | 0 | 1h<br>RO | Transaction Class / Virtual Channel Map TCO (TVMTO): This field indicates the TCs that are mapped to the VC resource. Bit locations within this field correspond to TC values. For example, when bit 7 is Set in this field, TC7 is mapped to this VC resource. When more than 1 bit in this field is Set, it indicates that multiple TCs are mapped to the VC resource. In order to remove one or more TCs from the TC/VC Map of an enabled VC, software must ensure that no new or outstanding transactions with the TC labels are targeted at the given Link. Default value of this field is FFh for the first VC resource and is 00h for other VC resources. Note: Bit 0 of this field is read-only. It must be hardwired to 1b for the default VC0 and hardwired to 0b for all other enabled VCs. | # 12.5.80 Virtual Channel 0 Resource Status (V0STS) — Offset 29Ah Virtual Channel 0 Resource Status | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 29Ah | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 15:2 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | 0h<br>RO/V | VC Negotiation Pending (NP): This bit indicates whether the Virtual Channel negotiation (initialization or disabling) is in pending state. When this bit is Set by hardware, it indicates that the VC resource is still in the process of negotiation. This bit is Cleared by hardware after the VC negotiation is complete. For a nondefault Virtual Channel, software may use this bit when enabling or disabling the VC. For the default VC, this bit indicates the status of the process of Flow Control initialization. Before using a Virtual Channel, software must check whether the VC Negotiation Pending bits for that Virtual Channel are Clear in both components on a Link. | | | 0 | 0h<br>RO | Function Arbitration Table Status (FATS): This bit indicates the coherency status of the Function Arbitration Table associated with the VC resource. This bit is valid only when the Function Arbitration Table is used by the selected Function Arbitration for the VC resource. This bit is Set by hardware when any entry of the Function Arbitration Table is written to by software. This bit is Cleared by hardware when hardware finishes loading values stored in the Function Arbitration Table after software sets the Load FunctionArbitration Table bit. Default value of this bit is 0b | | # 12.5.81 Virtual Channel 1 Resource Capability (V1VCRC) — Offset 29Ch Virtual Channel 1 Resource Capability **Note:** Bit definitions are the same as VOVCRC, offset 290h. # 12.5.82 Virtual Channel 1 Resource Control (V1CTL) - Offset 2A0h Virtual Channel 1 Resource Control | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + 2A0h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RW/L | rtual Channel Enable (EN): nables the VC when set. Disables the VC when cleared. pocked by: LPCR.SRL | | | 30:28 | 0h<br>RO | eserved | | | 27:24 | 0h<br>RW/L | Virtual Channel Identifier (ID): Indicates the ID to use for this virtual channel. Note: BIOS is required to program VCID[3] to 0 when operating at DMI2. Locked by: LPCR.SRL | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 23:20 | 0h<br>RO | Reserved | | | 19:17 | 0h<br>RW | Function Arbitration Select (FAS): This field configures the VC resource to provide a particular Function Arbitration service. The permissible value of this field is a number corresponding to one of the asserted bits in the Function Arbitration Capability field of the VC resource. | | | 16 | Oh<br>RW | Load Function Arbitration Table (LFAT): When Set, this bit updates the Function Arbitration logic from the Function Arbitration Table for the VC resource. This bit is only valid when the Function Arbitration Table is used by the selected Function Arbitration scheme (that is indicated by a Set bit in the Function Arbitration Capability field selected by Function Arbitration Select). Software sets this bit to signal hardware to update Function Arbitration logic with new values stored in the Function Arbitration Table - clearing this bit has no effect. Software uses the Function Arbitration Table Status bit to confirm whether the new values of Function Arbitration Table are completely latched by the arbitration logic. This bit always returns 0b when read. Default value of this bit is 0b. | | | 15:10 | 00h<br>RW/L | Extended TC/VC Map (ETVM): Defines the upper 8-bits of the VC0 16-bit TC/VC mapping registers. These registers use the PCI Express reserved TC[3] traffic class bit. Locked by: LPCR.SRL | | | 9:8 | 0h<br>RO | Reserved | | | 7:1 | 00h<br>RW | Transaction Class / Virtual Channel Map (TVM): This field indicates the TCs that are mapped to the VC resource. Bit locations within this field correspond to TC values. For example, when bit 7 is Set in this field, TC7 is mapped to this VC resource. When more than 1 bit in this field is Set, it indicates that multiple TCs are mapped to the VC resource. In order to remove one or more TCs from the TC/VC Map of an enabled VC, software must ensure that no new or outstanding transactions with the TC labels are targeted at the given Link. Default value of this field is FFh for the first VC resource and is 00h for other VC resources. Note: Bit 0 of this field is read-only. It must be hardwired to 1b for the default VC0 and hardwired to 0b for all other enabled VCs. | | | 0 | 0h<br>RO | Reserved | | # 12.5.83 Virtual Channel 1 Resource Status (V1STS) — Offset 2A6h Virtual Channel 1 Resource Status | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + 2A6h | 0000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:2 | 0h<br>RO | Reserved | | | 1 | VC Negotiation Pending (NP): This bit indicates whether the Virtual Channel negotiation (initialization or disablin is in pending state. When this bit is Set by hardware, it indicates that the VC resource is still in the process of negotiation. Oh RO/V This bit is Cleared by hardware after the VC negotiation is complete. For a non-default Virtual Channel, software may use this bit when enabling or disabling the VC. For the default VC, this bit indicates the status of the process of Flow Control initialization. Before using a Virtual Channel, software must check whether the VC Negotiation Pending bits for that Virtual Channel are Clear in both components on a Link. | | | | 0 | 0h<br>RO | Function Arbitration Table Status (FATS): This bit indicates the coherency status of the Function Arbitration Table associated with the VC resource. This bit is valid only when the Function Arbitration Table is used by the selected Function Arbitration for the VC resource. This bit is Set by hardware when any entry of the Function Arbitration Table is written to by software. This bit is Cleared by hardware when hardware finishes loading values stored in the Function Arbitration Table after software sets the Load FunctionArbitration Table bit. Default value of this bit is 0b | | # 12.5.84 DPC Extended Capability Header (DPCECH) — Offset A00h DPC Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + A00h | 0000000h | # Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------| | 31:20 | 000h | Next Capability Offset (NCO): | | 31.20 | RW/O | Points to the next capability. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--| | 19:16 | 0h<br>RW/O | Capability Version (CV): For systems that support DPC Extended Capability, BIOS should write a 1h to this register else it should write 0. | | | 15:0 | 0000h<br>RW/O | Capability ID (CID): For systems that support DPC Extended Capability, BIOS should write a 001Dh to this register else it should write 0. | | # 12.5.85 DPC Capability Register (DPCCAPR) — Offset A04h DPC Capability Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + A04h | 14E0h | # Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:13 | 0h<br>RO | Reserved | | 12 | 1h<br>RW/O | DL_Active ERR_COR Signaling Supported (DLAECSS): This field when set, indicates that the Root Port supports the ability to signal with ERR_COR when the link transitions to the DL_Active state. Root Port that supports RP Extensions for DPC must set this bit. | | 11:8 | 4h<br>RW/O | RP PIO Log Size (RPPIOLS): This field indicates how many DWORDs are allocated for the RP PIO log registers, comprised by the RP PIO Header Log, RP PIO ImpSpec Log and RP PIO TLP Prefix Log. If the Root Port supports RP Extensions for DPC, the value of this field must be 4 or greater - otherwise the value of this field must be 0. | | 7 | 1h<br>RW/O | DPC Software Triggering Supported (DPCSTS): This field when set, indicates that the Root Port supports the ability for software to trigger DPC. Root Ports that support RP Extensions for DPC must set this bit. | | 6 | 1h<br>RW/O | Poisoned TLP Egress Blocking Supported (PTLPEBS): This field when set, indicates that the Root Port supports the ability to block the transmission of a poisoned TLP from its Egress port. Root Ports that support RP Extensions for DPC must set this bit. | | 5 | 1h<br>RW/O | RP Extensions For DPC (RPEFDPC): This field when set, indicates that a Root Port supports a defined set of DPC Extensions that are specific to Root Ports. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4:0 | 00h<br>RW/O | DPC Interrupt Message Number (DPCIMN): This field indicates which MSI/MSI-X vector is used for the interrupt message generated in association with the DPC Capability structure. For MSI, the value in this field indicates the offset between the base Message Data and the interrupt message that is generated. Hardware is required to update this field so that it is correct if the number of MSI Messages assigned to the Function changes when software writes to the Multiple Message Enable field in the MSI Message Control register. For MSI-X, the value in this field indicates which MSI-X Table entry is used to generate the interrupt message. The entry must be one of the first 32 entries even if the Function implements more than 32 entries. For a given MSI-X implementation, the entry must remain constant. If both MSI and MSI-X are implemented, they are permitted to use different vectors, though software is permitted to enable only one mechanism at a time. If MSI-X is enabled, the value in this field must indicate the vector for MSI-X. If MSI is enabled or neither is enabled, the value in this field must indicate the vector for MSI. If software enables both MSI and MSI-X at the same time, the value in this field is undefined. Note: BIOS is expected to update this field with the right value before enabling DPC interrupt. | # 12.5.86 DPC Control Register (DPCCTLR) — Offset A06h # DPC Control Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + A06h | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 0h<br>RO | Reserved | | 7 | 0h<br>RW | DL_Active ERR_COR Enable (DLAECE): This bit when set, enables the downstream port to signal ERR_COR when the link transitions to the DL_Active state. | | 6 | 0h<br>RW/1S/V | DPC Software Trigger (DPCST): If DPC Trigger is enabled and the DPC Trigger Status bit is clear, software writing a 1b to this bit will cause DPC to be triggered. If DPC Trigger is not enabled or DPC Trigger Status is set, software writing a 1b to this bit has no effect. Note: It is permitted to write 1b to this bit while simultaneously writing updated values to other fields in this register, notably the DPC Trigger Enable field. For this case, the DPC Software Trigger semantics are based on the updated value of the DPC Trigger Enable field. *Note: This bit always return 0b when read. | | 5 | 0h<br>RW | Poisoned TLP Egress Blocking Enable (PTLPEBE): This bit, when set, enables the associated Egress Port to block the transmission of poisoned TLP. | | 4 | 0h<br>RW | DPC ERR_COR Enable (DPCECE): When set, this bit enables the generation of an interrupt to indicate that DPC has been triggered. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 0h<br>RW | <b>DPC Interrupt Enable (DPCIE):</b> When set, this bit enables the generation of an interrupt to indicate that DPC has been triggered. | | 2 | 0h<br>RW | DPC Completion Control (DPCCC): This bit controls the Completion Status for completions formed during DPC. '0b': Completer Abort(CA) Completion Status. '1b': Unsupported Request(UR) Completion Status. | | 1:0 | 0h<br>RW | DPC Trigger Enable (DPCTE): This field enables DPC and controls the conditions that cause DPC to be triggered. '00b': DPC is disabled. '01b': DPC is enabled and is triggered when the Downstream Port detects an unmasked uncorrectable error or when the Downstream Port receives an ERR_FATAL message. '10b': DPC is enabled and is triggered when the Downstream Port detects an unmasked uncorrectable error or when the Downstream Port receives an ERR_NONFATAL or ERR_FATAL message. '11b': Reserved. | # 12.5.87 DPC Status Register (DPCSR) — Offset A08h **DPC Status Register** | | Туре | Size | Offset | Default | |---|------|--------|------------------------|---------| | ſ | PCI | 16 bit | [B:0, D:7, F:0] + A08h | 1F00h | # Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |---------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:13 | 0h<br>RO | Reserved | | 12:8 | 1Fh<br>RO/V/P | RP PIO First Error Pointer (RPPIOFEP): The value of this field identifies a bit position in the RP PIO Status register, and this field is considered valid when that bit is set. When this field is valid, and software writes a 1b to the indicated RP PIO Status bit(thus clearing it), this field must revert to its default value. This field is applicable only for Root Ports that support RP Extensions for DPC, and is otherwise reserved. If this field is not reserved, the default value is 11111b. | | 7 Oh Reserved | | Reserved | | 6:5 | 0h<br>RO/V/P | DPC Trigger Extension (DPCTE): This field serves as an extension to the DPC Trigger Reason field. When that field is valid and has a value of 11b, this field indicates why DPC has been triggered. '00b': DPC was triggered due to RP PIO error. '01b': DPC was triggered due to DPC Software Trigger bit. '10b': Reserved. '11b': Reserved. This field is valid only when the DPC Trigger Status bit is set and the value of the DPC Trigger Reason field is 11b. Otherwise the value of this field is undefined. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 4 | 0h<br>RO/V | DPC RP Busy (DPCRPB): When the DPC Trigger Status bit is Set and this bit is Set, the Root Port is busy with internal activity that must complete before software is permitted to clear the DPC Trigger Status bit. If software Clears the DPC Trigger Status bit while this bit is set, the behavior is undefined. This field is valid only when the DPC Trigger Status bit is Set - otherwise the value of this field is undefined. This bit is applicable only for Root Ports that support RP Extensions for DPC, and is Reserved otherwise. | | | 3 | 0h<br>RW/1C/V/<br>P | DPC Interrupt Status (DPCIS): This bit is set if DPC is triggered while the DPC Interrupt Enable bit is set. | | | 2:1 | 0h<br>RO/V/P | DPC Trigger Reason (DPCTR): This field indicates why DPC has been triggered. '00b': DPC was triggered due to an unmasked uncorrectable error. '01b': DPC was triggered due to receiving an ERR_NONFATAL. '10b': DPC was triggered due to receiving an ERR_FATAL. '11b': DPC was triggered due to a reason that is indicated by the DPC Trigger Reason Extension field. Note: This field is only valid when DPC Trigger Status bit is set - otherwise the value of this field is undefined. | | | 0 | 0h<br>RW/1C/V/<br>P | DPC Trigger Status (DPCTS): When set, indicates that DPC has been triggered. DPC is event triggered. While this bit is set, hardware must direct the LTSSM to the Disabled state. This bit must be cleared before the LTSSM can be released from Disabled state. Once the requirements for how long software must leave the downstream port in DPC is met, software is permitted to clear this bit regardless of the state of other status bits associated with the triggering event. Refer to PCIe Base specification 3.0 for more timing requirements pertaining to this bit. | | # 12.5.88 DPC Error Source ID Register (DPCESIDR) — Offset A0Ah DPC Error Source ID Register | Туре | Size | Offset | Default | |------|--------|------------------------|---------| | PCI | 16 bit | [B:0, D:7, F:0] + A0Ah | 0000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:0 | 0000h<br>RO/V/P | DPC Error Source ID (DPCESID): When the DPC Trigger Reason field indicates that DPC was triggered due to the reception of an ERR_NONFATAL or ERR_FATAL message, this register field contains the Requester ID of the received messages. Otherwise, the value of this register is undefined. | | # 12.5.89 RP PIO Status Register (RPPIOSR) — Offset A0Ch RP PIO Status Register | ٦ | Туре | Size | Offset | Default | |---|------|--------|------------------------|-----------| | | PCI | 32 bit | [B:0, D:7, F:0] + A0Ch | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|------------------------------------------------------------------------------------------------------------| | 31:19 | 0h<br>RO | Reserved | | 18 | 0h<br>RW/1C/V/<br>P | Memory Completion Timeout Status (MCTS): Non-posted memory request completion times out. | | 17 | 0h<br>RW/1C/V/<br>P | Memory Completer Abort Completion Status (MCACS): Non-posted memory request received CA completion. | | 16 | 0h<br>RW/1C/V/<br>P | Memory Unsupported Request Completion Status (MURCS): Non-posted Memory request received UR completion. | | 15:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW/1C/V/<br>P | I/O Completion Timeout Status (IOCTS): I/O request completion times out. | | 9 | 0h<br>RW/1C/V/<br>P | I/O Completer Abort Completion Status (IOCACS): I/O request received CA completion. | | 8 | 0h<br>RW/1C/V/<br>P | I/O Unsupported Request Completion Status (IOURCS): I/O request received UR completion. | | 7:3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW/1C/V/<br>P | Configuration Completion Timeout Status (CCTS): Configuration request completion times out. | | 1 | 0h<br>RW/1C/V/<br>P | Configuration Completer Abort Completion Status (CCACS): Configuration request received CA completion. | | 0 | 0h<br>RW/1C/V/<br>P | Configuration Unsupported Request Completion Status (CURCS): Configuration request received UR completion. | # 12.5.90 RP PIO Mask Register (RPPIOMR) — Offset A10h RP PIO Mask Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A10h | 00070707h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------| | 31:19 | 0h<br>RO | Reserved | | 18 | 1h<br>RW/P | Memory Completion Timeout Mask (MCTM): Mask bit for Memory Completion Timeout Status. | | 17 | 1h<br>RW/P | Memory Completer Abort Completion Mask (MCACM): Mask bit for Memory Completer Abort Completion Status. | | 16 | 1h<br>RW/P | Memory Unsupported Request Completion Mask (MURCM): Mask bit for Memory Unsupported Request Completion Status. | | 15:11 | 0h<br>RO | Reserved | | 10 | 1h<br>RW/P | I/O Completion Timeout Mask (IOCTM): Mask bit for I/O Completion Timeout Status. | | 9 | 1h<br>RW/P | I/O Completer Abort Completion Mask (IOCACM): Mask bit for I/O Completer Abort Completion Status. | | 8 | 1h<br>RW/P | I/O Unsupported Request Completion Mask (IOURCM): Mask bit for I/O Unsupported Request Completion Status. | | 7:3 | 0h<br>RO | Reserved | | 2 | 1h<br>RW/P | Configuration Completion Timeout Mask (CCTM): Mask bit for Configuration Completion Timeout Status. | | 1 | 1h<br>RW/P | Configuration Completer Abort Completion Mask (CCACM): Mask bit for Configuration Completer Abort Status. | | 0 | 1h<br>RW/P | Configuration Unsupported Request Completion Mask (CURCM): Mask bit for Configuration Unsupported Request Completion Status. | # 12.5.91 RP PIO Severity Register (RPPIOVR) — Offset A14h RP PIO Severity Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A14h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------| | 31:19 | 0h<br>RO | Reserved | | 18 | 0h<br>RW/P | Memory Completion Timeout Severity (MCTSV): Severity bit for Memory Completion Timeout Status. | | 17 | 0h<br>RW/P | Memory Completer Abort Completion Severity (MCACSV): Severity bit for Memory Completer Abort Completion Status. | | 16 | 0h<br>RW/P | Memory Unsupported Request Completion Severity (MURCSV): Severity bit for Memory Unsupported Request Completion Status. | | 15:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW/P | I/O Completion Timeout Severity (IOCTSV): Severity bit for I/O Completion Timeout Status. | | 9 | 0h<br>RW/P | I/O Completer Abort Completion Severity (IOCACSV): Severity bit for I/O Completer Abort Completion Status. | | 8 | 0h<br>RW/P | I/O Unsupported Request Completion Severity (IOURCSV): Severity bit for I/O Unsupported Request Completion Status. | | 7:3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW/P | Configuration Completion Timeout Severity (CCTSV): Severity bit for Configuration Completion Timeout Status. | | 1 | 0h<br>RW/P | Configuration Completer Abort Completion Severity (CCACSV): Severity bit for Configuration Completer Abort Status. | | 0 | 0h<br>RW/P | Configuration Unsupported Request Completion Severity (CURCSV): Severity bit for Configuration Unsupported Request Completion Status. | # 12.5.92 RP PIO SysError Register (RPPIOSER) — Offset A18h RP PIO SysError Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A18h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------| | 31:19 | 0h<br>RO | Reserved | | 18 | 0h<br>RW/P | Memory Completion Timeout SysErr (MCTSE): SysErr bit for Memory Completion Timeout Status. | | 17 | 0h<br>RW/P | Memory Completer Abort Completion SysErr (MCACSE): SysErr bit for Memory Completer Abort Completion Status. | | 16 | 0h<br>RW/P | Memory Unsupported Request Completion SysErr (MURCSE): SysErr bit for Memory Unsupported Request Completion Status. | | 15:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW/P | I/O Completion Timeout SysErr (IOCTSE): SysErr bit for I/O Completion Timeout Status. | | 9 | 0h<br>RW/P | I/O Completer Abort Completion SysErr (IOCACSE): SysErr bit for I/O Completer Abort Completion Status. | | 8 | 0h<br>RW/P | I/O Unsupported Request Completion SysErr (IOURCSE): SysErr bit for I/O Unsupported Request Completion Status. | | 7:3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW/P | Configuration Completion Timeout SysErr (CCTSE): SysErr bit for Configuration Completion Timeout Status. | | 1 | 0h<br>RW/P | Configuration Completer Abort Completion SysErr (CCACSE): SysErr bit for Configuration Completer Abort Status. | | 0 | 0h<br>RW/P | Configuration Unsupported Request Completion SysErr (CURCSE): SysErr bit for Configuration Unsupported Request Completion Status. | # 12.5.93 RP PIO Exception Register (RPPIOER) — Offset A1Ch RP PIO Exception Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A1Ch | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 31:19 | 0h<br>RO | Reserved | | 18 | 0h<br>RW/P | Memory Completion Timeout Exception (MCTE): Exception bit for Memory Completion Timeout Status. | | 17 | 0h<br>RW/P | Memory Completer Abort Completion Exception (MCACE): Exception bit for Memory Completer Abort Completion Status. | | 16 | 0h<br>RW/P | Memory Unsupported Request Completion Exception (MURCE): Exception bit for Memory Unsupported Request Completion Status. | | 15:11 | 0h<br>RO | Reserved | | 10 | 0h<br>RW/P | I/O Completion Timeout Exception (IOCTE): Exception bit for I/O Completion Timeout Status. | | 9 | 0h<br>RW/P | I/O Completer Abort Completion Exception (IOCACE): Exception bit for I/O Completer Abort Completion Status. | | 8 | 0h<br>RW/P | I/O Unsupported Request Completion Exception (IOURCE): Exception bit for I/O Unsupported Request Completion Status. | | 7:3 | 0h<br>RO | Reserved | | 2 | 0h<br>RW/P | Configuration Completion Timeout Exception (CCTE): Exception bit for Configuration Completion Timeout Status. | | 1 | 0h<br>RW/P | Configuration Completer Abort Completion Exception (CCACE): Exception bit for Configuration Completer Abort Status. | | 0 | 0h<br>RW/P | Configuration Unsupported Request Completion Exception (CURCE): Exception bit for Configuration Unsupported Request Completion Status. | # 12.5.94 RP PIO Header Log DW1 Register (RPPIOHLR\_DW1) — Offset A20h RP PIO Header Log DW1 Register | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + A20h | 0000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-------------------------|--------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 1st dWord of TLP (DW1): Byte0 AND Byte1 AND Byte2 AND Byte3. | # 12.5.95 RP PIO Header Log DW2 Register (RPPIOHLR\_DW2) — Offset A24h RP PIO Header Log DW2 Register | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + A24h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-------------------------|--------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 2nd dWord of TLP (DW2): Byte4 AND Byte5 AND Byte6 AND Byte7. | # 12.5.96 RP PIO Header Log DW3 Register (RPPIOHLR\_DW3) — Offset A28h RP PIO Header Log DW3 Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A28h | 00000000h | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|-------------------------|----------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 3rd dWord of TLP (DW3): Byte8 AND Byte9 AND Byte10 AND Byte11. | # 12.5.97 RP PIO Header Log DW4 Register (RPPIOHLR\_DW4) — Offset A2Ch RP PIO Header Log DW4 Register | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + A2Ch | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|-------------------------|------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RO/V/P | 4th dWord of TLP (DW4): Byte12 AND Byte13 AND Byte14 AND Byte15. | # 12.5.98 Secondary PCI Express Extended Capability Header (SPEECH) — Offset A30h Secondary PCI Express Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A30h | 00000000h | | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 34.30 000h | | Next Capability Offset (NCO): This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities. For Extended Capabilities implemented in Configuration Space, this offset is relative | | | 31:20 | RW/O | to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh. The bottom 2 bits of this offset are Reserved and must be implemented as 00b and software must mask them to allow for future uses of these bits. | | | | | Capability Version (CV): | | | 19:16 | 0h<br>RW/O | This field is a PCI-SIG defined version number that indicates the version of the Capability structure present. | | | | | For systems that support Secondary PCI Express Extended Capability, BIOS should write a 1h to this register else it should write 0. | | | | | PCI Express Extended Capability ID (PCIEECID): | | | 15:0 | 0000h | This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability. | | | 23.0 | RW/O | PCI Express Extended Capability ID for the Secondary PCI Express Extended Capability is 0019h. For systems that support Secondary PCI Express Extended Capability, BIOS should write a 0019h to this register else it should write 0. | | # 12.5.99 Link Control 3 (LCTL3) — Offset A34h Link Control 3 | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A34h | 00000000h | # Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|------------------------------| | 31:16 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:9 | 00h<br>RW | Enable Lower SKP OS Generation Vector (ELSOSGV): When the Link is in L0 and the bit in this field corresponding to the current Link speed is Set, SKP Ordered Sets are scheduled at the rate defined for SRNS, overriding the rate required based on the clock tolerance architecture. Bit definitions within this field are: Bit 0 2.5 GT/s Bit 1 5.0 GT/s Bit 2 8.0 GT/s Bit 3 16.0 GT/s Bit 3 16.0 GT/s Bits 6:4 Rsvd Behavior is undefined if a bit is Set in this field and the corresponding bit in the Lower SKP OS Generation Supported Speeds Vector is not set. | | 8:2 | 0h<br>RO | Reserved | | 1 | 0h<br>RW/P | Link Equalization Request Interrupt Enable (LERIE): When set, this bit enables the generation of an interrupt to indicate that the Link Equalization Request bit has been set. | | 0 | 0h<br>RW/1S/V | Perform Equalization (PE): When this bit is 1b and Link Retrain bit is set with the Target Link Speed field set to 8 GT/s, the Downstream Port must perform Link Equalization. This bit is cleared by Root Port upon entry to Link Equalization Phase 1. | # 12.5.100 Lane Error Status (LES) — Offset A38h # Lane Error Status | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A38h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------| | 31:16 | 0h<br>RO | Reserved | | 15 | 0h<br>RW/1C/V/<br>P | Lane 15 Error Status (L15ES): Lane 15 detected a Lane-based error. | | 14 | 0h<br>RW/1C/V/<br>P | Lane 14 Error Status (L14ES): Lane 14 detected a Lane-based error. | | 13 | 0h<br>RW/1C/V/<br>P | Lane 13 Error Status (L13ES): Lane 13 detected a Lane-based error. | | 12 | 0h<br>RW/1C/V/<br>P | Lane 12 Error Status (L12ES): Lane 12 detected a Lane-based error. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------| | 11 | 0h<br>RW/1C/V/<br>P | Lane 11 Error Status (L11ES): Lane 11 detected a Lane-based error. | | 10 | 0h<br>RW/1C/V/<br>P | Lane 10 Error Status (L10ES): Lane 10 detected a Lane-based error. | | 9 | 0h<br>RW/1C/V/<br>P | Lane 9 Error Status (L9ES): Lane 9 detected a Lane-based error. | | 8 | 0h<br>RW/1C/V/<br>P | Lane 8 Error Status (L8ES): Lane 8 detected a Lane-based error. | | 7 | 0h<br>RW/1C/V/<br>P | Lane 7 Error Status (L7ES): Lane 7 detected a Lane-based error. | | 6 | 0h<br>RW/1C/V/<br>P | Lane 6 Error Status (L6ES): Lane 6 detected a Lane-based error. | | 5 | 0h<br>RW/1C/V/<br>P | Lane 5 Error Status (L5ES): Lane 5 detected a Lane-based error. | | 4 | 0h<br>RW/1C/V/<br>P | Lane 4 Error Status (L4ES): Lane 4 detected a Lane-based error. | | 3 | 0h<br>RW/1C/V/<br>P | Lane 3 Error Status (L3ES): Lane 3 detected a Lane-based error. | | 2 | 0h<br>RW/1C/V/<br>P | Lane 2 Error Status (L2ES): Lane 2 detected a Lane-based error. | | 1 | 0h<br>RW/1C/V/<br>P | Lane 1 Error Status (L1ES): Lane 1 detected a Lane-based error. | | 0 | 0h<br>RW/1C/V/<br>P | Lane 0 Error Status (L0ES): Lane 0 detected a Lane-based error. | # 12.5.101 Lane 0 And Lane 1 Equalization Control (L01EC) — Offset A3Ch Lane 0 And Lane 1 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A3Ch | 7F7F7F7Fh | | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RO | Reserved | | 30:28 | 7h<br>RW | Upstream Port Lane 1 Receiver Preset Hint (UPL1RPH): Field contains the Receiver Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 27:24 | Fh<br>RW | Upstream Port Lane 1 Transmitter Preset (UPL1TP): Field contains the Transmitter Preset value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 23 | 0h<br>RO | Reserved | | 22:20 | 7h<br>RW | Downstream Port Lane 1 Receiver Preset Hint (DPL1RPH): Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. | | 19:16 | Fh<br>RW | <b>Downstream Port Lane 1 Transmitter Preset (DPL1TP):</b> Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 15 | 0h<br>RO | Reserved | | 14:12 | 7h<br>RW | Upstream Port Lane 0 Receiver Preset Hint (UPLORPH): Field contains the Receiver Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 11:8 | Fh<br>RW | Upstream Port Lane 0 Transmitter Preset (UPLOTP): Field contains the Transmitter Preset value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 7 | 0h<br>RO | Reserved | | 6:4 | 7h<br>RW | <b>Downstream Port Lane 0 Receiver Preset Hint (DPLORPH):</b> Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | Fh<br>RW | Downstream Port Lane 0 Transmitter Preset (DPL0TP): Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | # 12.5.102 Lane 2 And Lane 3 Equalization Control (L23EC) — Offset A40h # Lane 2 And Lane 3 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A40h | 7F7F7F7Fh | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RO | Reserved | | 30:28 | 7h<br>RW | Upstream Port Lane 3 Receiver Preset Hint (UPL3RPH): Field contains the Receiver Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 27:24 | Fh<br>RW | Upstream Port Lane 3 Transmitter Preset Hint (UPL3TP): Field contains the Transmitter Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 23 | 0h<br>RO | Reserved | | 22:20 | 7h<br>RW | Downstream Port Lane 3 Receiver Preset Hint (DPL3RPH): Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. | | 19:16 | Fh<br>RW | Downstream Port Lane 3 Transmitter Preset (DPL3TP): Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 15 | 0h<br>RO | Reserved | | 14:12 | 7h<br>RW | Upstream Port Lane 2 Receiver Preset Hint (UPL2RPH): Field contains the Receiver Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 11:8 | Fh<br>RW | Upstream Port Lane 2 Transmitter Preset (UPL2TP): Field contains the Transmitter Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 7 | 0h<br>RO | Reserved | | | 6:4 | 7h<br>RW | <b>Downstream Port Lane 2 Receiver Preset Hint (DPL2RPH):</b> Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 3:0 | Fh<br>RW | Downstream Port Lane 2 Transmitter Preset (DPL2TP): Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | ## 12.5.103 Lane 4 And Lane 5 Equalization Control (L45EC) — Offset A44h Lane 4 And Lane 5 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A44h | 7F7F7F7Fh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | Reserved | | | 30:28 | 7h<br>RW | Upstream Port Lane 5 Receiver Preset Hint (UPL5RPH): Field contains the Receiver Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 27:24 | Fh<br>RW | Upstream Port Lane 5 Transmitter Preset (UPL5TP): Field contains the Transmitter Preset value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 23 | 0h<br>RO | Reserved | | | 22:20 | 7h<br>RW | <b>Downstream Port Lane 5 Receiver Preset Hint (DPL5RPH):</b> Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 19:16 | Fh<br>RW | <b>Downstream Port Lane 5 Transmitter Preset (DPL5TP):</b> Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 15 | 0h<br>RO | Reserved | | | 14:12 | 7h<br>RW | Upstream Port Lane 4 Receiver Preset Hint (UPL4RPH): Field contains the Receiver Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 11:8 | Fh<br>RW | Upstream Port Lane 4 Transmitter Preset (UPL4TP): Field contains the Transmitter Preset value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 7 | 0h<br>RO | Reserved | | | 6:4 | 7h<br>RW | Downstream Port Lane 4 Receiver Preset Hint (DPL4RPH): Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 3:0 | Fh<br>RW | Downstream Port Lane 4 Transmitter Preset (DPL4TP): Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | ## 12.5.104 Lane 6 And Lane 7 Equalization Control (L67EC) — Offset A48h Lane 6 And Lane 7 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A48h | 7F7F7F7Fh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | eserved | | | 30:28 | 7h<br>RW | Upstream Port Lane 7 Receiver Preset Hint (UPL7RPH): Field contains the Receiver Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 27:24 | Fh<br>RW | Upstream Port Lane 7 Transmitter Preset (UPL7TP): Field contains the Transmitter Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 23 | 0h<br>RO | Reserved | | | 22:20 | 7h<br>RW | Downstream Port Lane 7 Receiver Preset Hint (DPL7RPH): Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 19:16 | Fh<br>RW | Downstream Port Lane 7 Transmitter Preset (DPL7TP): Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 15 | 0h<br>RO | Reserved | | | 14:12 | 7h<br>RW | Upstream Port Lane 6 Receiver Preset Hint (UPL6RPH): Field contains the Receiver Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 11:8 | Fh<br>RW | Upstream Port Lane 6 Transmitter Preset (UPL6TP): Field contains the Transmitter Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 7 | 0h<br>RO | Reserved | | | 6:4 | 7h<br>RW | Downstream Port Lane 6 Receiver Preset Hint (DPL6RPH): Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 3:0 | Fh<br>RW | Downstream Port Lane 6 Transmitter Preset (DPL6TP): Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | # 12.5.105 Lane 8 And Lane 9 Equalization Control (L89EC) — Offset A4Ch Lane 8 And Lane 9 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A4Ch | 7F7F7F7Fh | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | Reserved | | | 30:28 | 7h<br>RW | Upstream Port Lane 9 Receiver Preset Hint (UPL9RPH): Field contains the Receiver Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 27:24 | Fh<br>RW | Upstream Port Lane 9 Transmitter Preset (UPL9TP): Field contains the Transmitter Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 23 | 0h<br>RO | Reserved | | | 22:20 | 7h<br>RW | Downstream Port Lane 9 Receiver Preset Hint (DPL9RPH): Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 19:16 | Fh<br>RW | <b>Downstream Port Lane 9 Transmitter Preset (DPL9TP):</b> Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 15 | 0h<br>RO | Reserved | | | 14:12 | 7h<br>RW | Upstream Port Lane 8 Receiver Preset Hint (UPL8RPH): Field contains the Receiver Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 11:8 | Fh<br>RW | Upstream Port Lane 8 Transmitter Preset (UPL8TP): Field contains the Transmitter Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 7 | 0h<br>RO | Reserved | | | 6:4 | 7h<br>RW | Downstream Port Lane 8 Receiver Preset Hint (DPL8RPH): Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | Fh<br>RW | <b>Downstream Port Lane 8 Transmitter Preset (DPL8TP):</b> Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | # 12.5.106 Lane 10 And Lane 11 Equalization Control (L1011EC) — Offset A50h Lane 10 And Lane 11 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A50h | 7F7F7F7Fh | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | Reserved | | | 30:28 | 7h<br>RW | Upstream Port Lane 11 Receiver Preset Hint (UPL11RPH): Field contains the Receiver Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 27:24 | Fh<br>RW | Upstream Port Lane 11 Transmitter Preset (UPL11TP): Field contains the Transmitter Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 23 | 0h<br>RO | Reserved | | | 22:20 | 7h<br>RW | Downstream Port Lane 11 Receiver Preset Hint (DPL11RPH): Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 19:16 | Fh<br>RW | Downstream Port Lane 11 Transmitter Preset (DPL11TP): Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 15 | 0h<br>RO | Reserved | | | 14:12 | 7h<br>RW | Upstream Port Lane 10 Receiver Preset Hint (UPL10RPH): Field contains the Receiver Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11:8 | Fh<br>RW | Upstream Port Lane 10 Transmitter Preset (UPL10TP): Field contains the Transmitter Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 7 | 0h<br>RO | Reserved | | 6:4 | 7h<br>RW | Downstream Port Lane 10 Receiver Preset Hint (DPL10RPH): Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. | | 3:0 | Fh<br>RW | Downstream Port Lane 10 Transmitter Preset (DPL10TP): Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | ## 12.5.107 Lane 12 And Lane 13 Equalization Control (L1213EC) — Offset A54h Lane 12 And Lane 13 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A54h | 7F7F7F7Fh | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 0h<br>RO | Reserved | | 30:28 | 7h<br>RW | Upstream Port Lane 13 Receiver Preset Hint (UPL13RPH): Field contains the Receiver Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 27:24 | Fh<br>RW | Upstream Port Lane 13 Transmitter Preset (UPL13TP): Field contains the Transmitter Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 23 | 0h<br>RO | Reserved | | 22:20 | 7h<br>RW | <b>Downstream Port Lane 13 Receiver Preset Hint (DPL13RPH):</b> Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19:16 | Fh<br>RW | <b>Downstream Port Lane 13 Transmitter Preset (DPL13TP):</b> Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | 15 | 0h<br>RO | Reserved | | 14:12 | 7h<br>RW | Upstream Port Lane 12 Receiver Preset Hint (UPL12RPH): Field contains the Receiver Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 11:8 | Fh<br>RW | Upstream Port Lane 12 Transmitter Preset (UPL12TP): Field contains the Transmitter Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | 7 | 0h<br>RO | Reserved | | 6:4 | 7h<br>RW | Downstream Port Lane 12 Receiver Preset Hint (DPL12RPH): Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. | | 3:0 | Fh<br>RW | <b>Downstream Port Lane 12 Transmitter Preset (DPL12TP):</b> Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | ## 12.5.108 Lane 14 And Lane 15 Equalization Control (L1415EC) — Offset A58h Lane 14 And Lane 15 Equalization Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A58h | 7F7F7F7Fh | ### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO | Reserved | | | 30:28 | 7h<br>RW | Upstream Port Lane 15 Receiver Preset Hint (UPL15RPH): Field contains the Receiver Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 27:24 | Fh<br>RW | Upstream Port Lane 15 Transmitter Preset (UPL15TP): Field contains the Transmitter Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 23 | 0h<br>RO | Reserved | | | 22:20 | 7h<br>RW | <b>Downstream Port Lane 15 Receiver Preset Hint (DPL15RPH):</b> Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 19:16 | Fh<br>RW | Downstream Port Lane 15 Transmitter Preset (DPL15TP): Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | | 15 | 0h<br>RO | Reserved | | | 14:12 | 7h<br>RW | Upstream Port Lane 14 Receiver Preset Hint (UPL14RPH): Field contains the Receiver Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 11:8 | Fh<br>RW | Upstream Port Lane 14 Transmitter Preset (UPL14TP): Field contains the Transmitter Preset Hint value sent or received during Link Equalization. Port Direction: Downstream Port Crosslink Supported: Any Usage: Contains value sent on the associated Lane during Link EQ. | | | 7 | 0h<br>RO | Reserved | | | 6:4 | 7h<br>RW | Downstream Port Lane 14 Receiver Preset Hint (DPL14RPH): Receiver Preset Hint may be used as a hint for receiver equalization by this Port when the Port is operating as a Downstream Port. | | | 3:0 | Fh<br>RW | <b>Downstream Port Lane 14 Transmitter Preset (DPL14TP):</b> Transmitter Preset used for equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. | | ## 12.5.109 Data Link Feature Extended Capability Header (DLFECH) — Offset A90h Data Link Feature Extended Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + A90h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:20 | 000h<br>RW/O | Next Capability Offset (NCO): This field contains the offset to the next PCI Express Capability structure or 000h if no other items exist in the linked list of Capabilities. For Extended Capabilities implemented in Configuration Space, this offset is relative to the beginning of PCI compatible Configuration Space and thus must always be either 000h (for terminating list of Capabilities) or greater than 0FFh. The bottom 2 bits of this offset are Reserved and must be implemented as 00b although software must mask them to allow for future uses of these bits. | | | 19:16 | 0h<br>RW/O | Capability Version (CV): This field is a PCI-SIG defined version number that indicates the version of the Capability structure present. | | | 15:0 | 0000h<br>RW/O | PCI Express Extended Capability ID (PCIECID): This field is a PCI-SIG defined ID number that indicates the nature and format of the Extended Capability. | | ## 12.5.110 Data Link Feature Capabilities Register (DLFCAP) — Offset A94h Data Link Feature Capabilities Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A94h | 80000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 1h<br>RW/O | Pata Link Feature Exchange Enable (DLFEE): f set, this bit indicates that this Port will enter the DL_Feature negotiation state. pefault is 1b. | | | 30:23 | 0h<br>RO | Reserved | | | 22:1 | 000000h<br>RW/O | Local Feature Supported (LFS): These bits indicate that the Downstream Port supports the associated Data Link Feature. For this version of this specification, this field is hardwired to 0. | | | 0 | 0h<br>RW/O | Local Scaled Flow Control Supported (LSFCS): This bit indicates that the Port supports the Scaled Flow Control Feature. | | ### 12.5.111 Data Link Feature Status Register (DLFSTS) — Offset A98h Data Link Feature Status Register. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + A98h | 00000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | R | R | R | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31 | 0h<br>RO/V | Data Link Feature Status Valid (DLFSV): This bit indicates that the Downstream Port has received a Data Link Feature DLLP after the Link entered L0. When this bit is 1b, bits 23:0 are frozen. Software must clear this bit to re-enable capturing information. This bit is cleared on DL_Down. | | | 30:23 | 0h<br>RO | Reserved | | | 22:1 | 000000h<br>RO/V | Remote Feature Supported (RFS): These bits indicate that the Remote Port supports the corresponding Data Link Feature. These bits capture all information from the Data Link Feature DLLP even when this Port does not support the corresponding feature. | | | 0 | 0h<br>RO/V | Remote Scaled Flow Control Supported (RSFCS): This bit indicates that the Remote Port indicated it supports the Scaled Flow Control Feature. | | ### 12.5.112 FPB Capability Header (FPBCAP) — Offset BA0h FPB Capability Header | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + BA0h | 0000015h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|---------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:8 | 00h<br>RW/O | <b>Next Pointer (NCO):</b> Pointer to the next item in the capabilities list. Must be 00h for the final item in the list. | | | F | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |---|--------------|---------------------|-------------------------------------------------------| | | 7:0 | 15h<br>RW/O | Capability ID (CAPID): This field must be set to 15h. | ## 12.5.113 FPB Capabilities Register (FPBCAPR) — Offset BA4h FPB Capabilities Register | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + BA4h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:27 | 0h<br>RO | Reserved | | | 26:24 | 0h<br>RW/O | FPB MEM High Vector Size Supported (FPBMEMHVECSIZES): Indicates the size of the FPB MEM High Vector implemented in hardware. Defined encodings are: • 000b 256 bits • 001b 512 bits • 010b 1 K bits • 011b 2 K bits • 100b 4 K bits • 101b 8 K bits • All other encodings are Reserved. All defined Granularities are allowed for all defined vector sizes. If the FPB MEM High Decode Mechanism Supported bit is Clear, then the value in this field is undefined and must be ignored by software. | | | 23:19 | 0h<br>RO | Reserved | | | 18:16 | 0h<br>RW/O | FPB MEM Low Vector Size Supported (FPBMEMLVECSIZES): Indicates the size of the FPB MEM Low Vector implemented in hardware, and constrains the allowed values software is permitted to write to the FPB MEM Low Vector Start field. Defined encodings are (Size: Allowed Granularities in RID units): • 000b: 256 bits: 1, 2, 4, 8, 16 • 001b: 512 bits: 1, 2, 4, 8 • 010b: 1K bits: 1, 2, 4 • 011b: 2K bits: 1, 2 • 100b: 4K bits: 1 • All other encodings are Reserved. If the FPB MEM Low Decode Mechanism Supported bit is Clear, then the value in this field is undefined and must be ignored by software | | | 15:11 | 0h<br>RO | Reserved | | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | 0h<br>RW/O | FPB RID Vector Size Supported (FPBRIDVECSIZES): Indicates the size of the FPB RID Vector implemented in hardware, and constrains the allowed values software is permitted to write to the FPB RID Vector Granularity field. Defined encodings are (Size: Allowed Granularities in RID units): | | | 10:8 | | <ul> <li>000b: 256 bits: 8, 64, 256</li> <li>010b: 1K bits: 8, 64</li> <li>101b: 8K bits: 8</li> <li>All other encodings are Reserved.</li> <li>If the FPB RID Decode Mechanism Supported bit is Clear, then the value in this field is undefined and must be ignored by software.</li> </ul> | | | 7:3 | 00h<br>RO | FPB Numbers Secondary Device (FPBNSECDEV): For Upstream Ports of Switches only, this field indicates the quantity of Device Numbers associated with the Secondary Side of the Upstream Port bridge. The quantity is determined by adding one to the numerical value of this field. Although it is recommended that Switch implementations assign Downstream Ports using all 8 allowed Functions per allocated Device Number, such that all Downstream Ports are assigned within a contiguous range of Device and Function Numbers. It is, however, explicitly permitted to assign Downstream Ports to Function Numbers that are not contiguous within the indicated range of Device Numbers. System software is required to scan for Switch Downstream Ports at every Function Number within the indicated quantity of Device Numbers associated with the Secondary Side of the Upstream Port. This field is Reserved for Downstream Ports. | | | 2 | 0h<br>RW/O | FPB MEM High Decode Mechanism Supported (FPBMEMHS): If set, indicates that the FPB MEM High Vector mechanism is supported | | | 1 | 1 0h RW/O FPB MEM Low Decode Mechanism Supported (FPBMEMLS): If set, indicates that the FPB MEM Low Vector mechanism is supported | | | | 0 | 0h<br>RW/O | FPB RID Decode Mechanism Supported (FPBRIDS): If set, indicates that the FPB RID Vector mechanism is supported | | ## 12.5.114 FPB RID Vector Control 1 (FPBRIDVC1) — Offset BA8h FPB RID Vector Control 1. | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + BA8h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | FPB RID Vector Start (FPBRIDVS): | | | | | The value written by software to this field controls the offset at which the FPB RID Vector is applied. | | | | | The value represents a RID offset in units of 8 RIDs, such that bit 0 of the FPB RID Vector represents the range of RIDs starting from the value represented in this register up to that value plus the FPB RID Vector Granularity minus 1, and bit 1 represents range from this register value plus granularity up to that value plus FPB RID Vector Granularity minus 1, etc. | | | | | Software must program this field to a value that is naturally aligned (meaning the lower order bits must be 0s) according to the value in the FPB RID Vector Granularity Field as indicated here. | | | 31:19 | 0000h | Encoding (FPB RID Vector Granularity: Start Alignment Constraint): | | | | RW | 0000b: <no constraint=""></no> | | | | | • 0011b: 00 0b | | | | | • 0101b: 0000 0b | | | | | All other encodings are Reserved. If this requirement is violated, the handware behavior is undefined. | | | | | If this requirement is violated, the hardware behavior is undefined. For Downstream Ports, if the ARI Forwarding Enable bit in the Device Control 2 | | | | | Register and the FPB RID Decode Mechanism Enable bit are Set, then software must program bits 23:19 of this field to a value of 0000 0b, and the hardware behavior is undefined if any other value is programmed. | | | | | If the FPB RID Decode Mechanism Supported bit is Clear, then it is permitted for hardware to implement this field as RO, and the value in this field is undefined. | | | 18:8 | 0h<br>RO | Reserved | | | | FPB RID Vector Granularity (FPBRIDVG): | | | | | | The value written by software to this field controls the granularity of the FPB RID Vector and the required alignment of the FPB RID Vector Start field (below). Granularity encodings: | | | | | • 0000b: 8 RIDs<br>• 0011b: 64 RIDs | | | 7.4 | 0h | • 0101b: 256 RIDs | | | 7:4 | RW | All other encodings are Reserved. | | | | | Based on the implemented FPB RID Vector size, hardware is permitted to implement as RW only those bits of this field that can be programmed to non-zero values, in which case the upper order bits are permitted but not required to be hardwired to 0. | | | | | If the FPB RID Decode Mechanism Supported bit is Clear, then it is permitted for hardware to implement this field as RO, and the value in this field is undefined. For Downstream Ports, if the ARI Forwarding Enable bit in the Device Control 2 Register and the FPB RID Decode Mechanism Enable bit are Set, then software must program 0101b into this field, if this field is programmable. | | | 3:1 | 0h<br>RO | Reserved | | | Bit<br>Rang | Default & Access | Field Name (ID): Description | |-------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0h<br>RW | FPB RID Decode Mechanism Enable (FPBRIDME): When Set, enables the FPB RID Decode mechanism. If the FPB RID Decode Mechanism Supported bit is Clear, then it is permitted for hardware to implement this bit as RO, and in this case the value in this field is undefined. | ### 12.5.115 FPB RID Vector Control 2 (FPBRIDVC2) — Offset BACh FPB RID Vector Control 2 | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + BACh | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:16 | 0h<br>RO | Reserved | | | 15:3 | 0000h<br>RW | RID Secondary Start (RIDSECS): The value written by software to this field controls the RID offset at which Type 1 Configuration Requests passing downstream through the bridge must be converted to Type 0. Bits[2:0] of the RID offset are fixed by hardware as 000b and cannot be modified. For Downstream Ports, if the ARI Forwarding Enable bit in the Device Control 2 register is Set, then software must write bits 7:3 of this field to 0 0000b. If the FPB RID Decode Mechanism Supported bit is Clear, then it is permitted for hardware to implement this field as RO, and the value in this field is undefined. | | | 2:0 | 0h<br>RO | Reserved | | ### 12.5.116 FPB MEM Low Vector Control (FPBMEMLVC) — Offset BB0h FPB MEM Low Vector Control | Туре | Size | Offset | Default | |------|--------|------------------------|-----------| | PCI | 32 bit | [B:0, D:7, F:0] + BB0h | 00000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | FPB MEM Low Vector Start (FPBMEMLVS): The value written by software to this field sets bits 31:20 of the base address at which the FPB MEM Low Vector is applied. Software must program this field to a value that is naturally aligned (meaning the lower order bits must be 0s) according to the value in the FPB MEM Low Vector Granularity field as indicated here: FPB MEM Low Vector Granularity: Constraint | | | 31:20 000h<br>RW | | 0000b: <no constraint=""> 0001b: 0b 0010b: 00b 0011b: 000b 0110b: 0000b 0100b: 0000b If this requirement is violated, the hardware behavior is undefined. If the FPB MEM Low Decode Mechanism Supported bit is Clear, then it is permitted for hardware to implement this field as RO, and the value in this field is undefined.</no> | | | 19:8 | 0h<br>RO | Reserved | | | 7:4 | 0h<br>RW | FPB MEM Low Vector Granularity (FPBMEMLVG): The value written by software to this field controls the granularity of the FPB MEM Low Vector, and the required alignment of the FPB MEM Low Vector Start field (below). Defined encodings are: Value: Granularity | | | 3:1 | 0h<br>RO | Reserved | | | | | When Set, enables the FPB MEM Low Decode mechanism. If the FPB MEM Low Decode Mechanism Supported bit is Clear, then it is permitted for hardware to implement this bit as RO, and in this case the value in this field is | | ## 12.5.117 FPB MEM High Vector Control 1 (FPBMEMHVC1) — Offset BB4h FPB MEM High Vector Control 1 | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + BB4h | 0000000h | #### Register Level Access: | BIOS Access | SMM Access | OS Access | | |-------------|------------|-----------|--| | RW | RW | RW | | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | |--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:28 | Oh<br>RW | FPB MEM High Vector Start Lower (FPBMEMHVSL): The value written by software to this field sets the lower bits of the base address at which the FPB MEM High Vector is applied. Software must program this field to a value that is naturally aligned (meaning the lower order bits must be 0s) according to the value in the FPB MEM High Vector Granularity Field as indicated here: FPB MEM High Vector Granularity: Constraint | | 27:8 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--| | 7:4 | FPB MEM High Vector Granularity (FPBMEMHVG): The value written by software to this field controls the granularity of the FPB ME High Vector, and the required alignment of the FPB MEM High Vector Start Lower (below). Software is permitted to select any allowed Granularity from the table be regardless of the value in the FPB MEM High Vector Size Supported field. Defined encodings are: Value: Granularity 0000b: 256 MB 0001b: 512 MB 0010b: 1 GB | | | | 3:1 | 0h<br>RO | Reserved | | | 0 | 0h RW FPB MEM High Decode Mechanism Enable (FPBMEMHME): When Set, enables the FPB MEM High Decode mechanism. If the FPB MEM High Decode Mechanism Supported bit is Clear, then it i for hardware to implement this bit as RO, and in this case the value in t undefined. | | | # 12.5.118 FPB MEM High Vector Control 2 (FPBMEMHVC2) — Offset BB8h FPB MEM High Vector Control 2 | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + BB8h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default &<br>Access | Field Name (ID): Description | | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 31:0 | 00000000<br>h<br>RW | FPB MEM High Vector Start Upper (FPBMEMHVSU): The value written by software to this field sets bits 63:32 of the base address at which the FPB MEM High Vector is applied. Software must program this field to a value that is naturally aligned (meaning the lower order bits must be 0s) according to the value in the FPB MEM High Vector Granularity Field as indicated here: FPB MEM High Vector Granularity: Constraint | | ### 12.5.119 FPB Vector Access Control (FPBVAC) — Offset BBCh FPB Vector Access Control | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + BBCh | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|------------------------------| | 31:16 | 0h<br>RO | Reserved | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | 0h<br>RW | FPB Vector Select (FPBVS): The value written to this field selects the Vector to be accessed at the indicated FPB Vector Access Offset. Software must only write this field with values that correspond to supported FPB mechanisms, otherwise the results are undefined. Defined encodings are: 00b: RID 01b: MEM Low 10b: MEM High 11b: Reserved | | 13:8 | 0h<br>RO | Reserved | | 7:0 | 00h<br>RW | FPB Vector Access Offset (FPBVAO): The value in this field indicates the offset of the DWORD portion of the FPB RID, MEM Low or MEM High, Vector that can be read or written by means of the FPB Vector Access Data register. The selection of RID, MEM Low or MEM High is made by the value written to the FPB Vector Select field. The bits of this field map to the offset according to the value in the corresponding FPB RID, MEM Low, or MEM High Vector Size Supported field as shown here: Vector Size Supported: Offset Bits: Vector Access Offset | ## 12.5.120 FPB Vector Access Data (FPBVD) — Offset BC0h FPB Vector Access Data | Туре | Size | Offset | Default | |------|--------|------------------------|----------| | PCI | 32 bit | [B:0, D:7, F:0] + BC0h | 0000000h | ### Register Level Access: | BIOS Access | SMM Access | OS Access | |-------------|------------|-----------| | RW | RW | RW | | Bit<br>Range | Default & Access | Field Name (ID): Description | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | 00000000<br>h<br>RW | FPB Vector Access Data (FPBVAD): Reads from this register return the DW of data from the FPB Vector at the location determined by the value in the FPB Vector Access Offset Register. Writes to this register replace the DW of data from the FPB Vector at the location determined by the value in the FPB Vector Access Offset Register. Behavior of this field is undefined if software programs unsupported values for FPB Vector Select or FPB Vector Access Offset fields, however hardware is required to complete the access to this register normally. | | 1 | Intro | oduction | 38 | |---|--------------|-------------------------------------------------------------------|----| | 2 | Proc | essor Configuration Register Definitions and Address Ranges | 39 | | | 2.1 | Register Terminology | | | | 2.2 | PCI Devices and Functions | | | | 2.3 | System Address Map | 41 | | | 2.4 | DOS Legacy Address Range | 44 | | | | 2.4.1 DOS Range (0h – 9_FFFFh) | | | | | 2.4.2 Legacy Video Area (A_0000h - B_FFFFh) | 45 | | | | 2.4.3 Programmable Attribute Map (PAM) (C_0000h - F_FFFFh) | 45 | | | 2.5 | Lower Main Memory Address Range (1 MB - TOLUD) | | | | | 2.5.1 ISA Hole (15 MB –16 MB) | | | | | 2.5.2 1 MB to TSEGMB | | | | | 2.5.3 TSEG | | | | | 2.5.4 Protected Memory Range (PMR) - (Programmable) | | | | | 2.5.5 DRAM Protected Range (DPR) | | | | | 2.5.6 Pre-allocated Memory | | | | 2.6 | PCI Memory Address Range (TOLUD – 4 GB) | | | | | 2.6.1 APIC Configuration Space (FECO_0000h - FECF_FFFFh) | | | | | 2.6.2 HSEG (FEDA_0000h - FEDB_FFFFh) | | | | | 2.6.3 MSI Interrupt Memory Space (FEE0_0000h - FEEF_FFFFh) | | | | 2.7 | 2.6.4 High BIOS Area | 52 | | | 2.7 | Upper Main Memory Address Space (4 GB to TOUUD) | | | | | 2.7.1 Top of Memory (TOM) | 53 | | | | 2.7.2 Top of Upper Úsable ĎRAM (TOUUD) | 53 | | | | 2.7.3 Top of Low Usable DRAM (TOLUD) | | | | | 2.7.4 TSEG_BASE | | | | | 2.7.5 Memory Re-claim Background | | | | | 2.7.6 Indirect Accesses to MCHBAR Registers | | | | | 2.7.7 Memory Remapping | | | | 2.0 | 2.7.8 Hardware Remap Algorithm | | | | 2.8<br>2.9 | PCI Express* Configuration Address Space | | | | 2.9 | | | | | | 2.9.1 IOBAR Mapped Access to Device 2 MMIO Space | | | | 2 10 | 2.9.2 Trusted Graphics Ranges | | | | 2.10 | System Management Mode (SMM) | | | | 2.11<br>2.12 | SMM and VGA Access Through GTT TLB | 20 | | | | | | | | 2.13 | I/O Address Space | | | | 2.14 | | | | | 2.14 | 2.14.1 DMI Accesses to the Processor that Cross Device Boundaries | 20 | | | | 2.14.1 DMI Accesses to the Processor that Cross Device Boundaries | | | | 2.15 | PCI Express* Interface Decode Rules | | | | 2.13 | 2.15.1 TC/VC Mapping Details | | | | 2.16 | Legacy VGA and I/O Range Decode Rules | | | | 2.10 | I/O Mapped Registers | | | | | | | | 3 | Host | Bridge and DRAM Controller (D0:F0) | 65 | | | 3.1 | Host Bridge/DRAM Registers (D0:F0) | 65 | | | | 3.1.1 Summary of Registers | 65 | | | | 3.1.2 Vendor ID (VID_0_0_0_PCI) — Offset 0h | 66 | | | | 3.1.3 Device ID (DID_0_0_0_PCI) — Offset 2h | 67 | | | | 3.1.4 PCI Command (PCICMD_0_0_0_PCI) — Offset 4h | | | | | 3.1.5 PCI Status (PCISTS_0_0_0_PCI) — Offset 6h | | | | | 3.1.6 Revision Identification (RID_0_0_0_PCI) — Offset 8h | | | | | | | | | 3.1./ | Class Code Programming Interface (CC_PI_0_0_0_PCI) — Offset 9h | | |-----|---------|------------------------------------------------------------------------|-----| | | 3.1.8 | Basic Class Code (CC_BCC_0_0_0_PCI) — Offset Ah | .71 | | | 3.1.9 | Header Type (HDR_0_0_0_PCI) — Offset Eh | | | | | Subsystem Vendor Identification (SVID_0_0_0_PCI) — Offset 2Ch | | | | 3.1.11 | Subsystem Identification (SID_0_0_0_PCI) — Offset 2Eh | .72 | | | 3.1.12 | Capabilities Pointer (CAPPTR_0_0_0_PCI) — Offset 34h | .73 | | | | PCI Express Egress Port Base Address (PXPEPBAR_0_0_0_PCI) — Offset 40h | | | | | MCHBAR Base Address Register (MCHBAR_0_0_0_PCI) — Offset 48h | | | | 3.1.15 | Graphics Control (GGC_0_0_0_PCI) — Offset 50h | .75 | | | 3.1.16 | Device Enable (DEVEN_0_0_0_PCI) — Offset 54h | .76 | | | | Protected Audio Video Path Control (PAVPC_0_0_0_PCI) — Offset 58h | | | | 3.1.18 | DMA Protected Range (DPR_0_0_0_PCI) — Offset 5Ch | .80 | | | 3.1.19 | PCIEXBAR Base Address Register (PCIEXBAR_0_0_0_PCI) — Offset 60h | .81 | | | 3.1.20 | DMIBAR Base Address Register (DMIBAR_0_0_0_PCI) — Offset 68h | .83 | | | 3.1.21 | Programmable Attribute Map 0 (PAM0_0_0_0_PCI) — Offset 80h | .84 | | | 3.1.22 | Programmable Attribute Map 1 (PAM1_0_0_PCI) — Offset 81h | .85 | | | 3.1.23 | Programmable Attribute Map 2 (PAM2_0_0_0_PCI) — Offset 82h | .86 | | | | Programmable Attribute Map 3 (PAM3_0_0_0_PCI) — Offset 83h | | | | 3.1.25 | Programmable Attribute Map 4 (PAM4_0_0_0_PCI) — Offset 84h | .88 | | | 3.1.26 | Programmable Attribute Map 5 (PAM5_0_0_0_PCI) — Offset 85h | .89 | | | | Programmable Attribute Map 6 (PAM6_0_0_0_PCI) — Offset 86h | | | | 3.1.28 | Legacy Access Control (LAC_0_0_0_PCI) — Offset 87h | .91 | | | 3.1.29 | Top of Memory (TOM_0_0_0_PCI) — Offset A0h | .94 | | | | Top of Upper Usable DRAM (TOUUD_0_0_0_PCI) — Offset A8h | | | | 3.1.31 | Base Data of Stolen Memory (BDSM_0_0_0_PCI) — Offset B0h | .96 | | | 3.1.32 | Base of GTT Stolen Memory (BGSM_0_0_0_PCI) — Offset B4h | .96 | | | 3.1.33 | TSEG Memory Base (TSEGMB_0_0_0_PCI) — Offset B8h | .97 | | | | Top of Low Usable DRAM (TOLUD_0_0_0_PCI) — Offset BCh | | | | | Error Status (ERRSTS_0_0_0_PCI) — Offset C8h | | | | | Error Command (ERRCMD_0_0_0_PCI) — Offset CAh | | | | 3.1.37 | SMI DMI Special Cycle (SMICMD_0_0_0_PCI) — Offset CCh | 101 | | | 3.1.38 | SMI DMI Special Cycle (SCICMD_0_0_0PCI) — Offset CEh | 103 | | | 3.1.39 | Scratchpad Data (SKPD_0_0_0_PCI) — Offset DCh | 104 | | | | Capabilities A (CAPIDO_A_0_0_0_PCI) — Offset E4h | | | | | Capabilities B (CAPID0_B_0_0_0_PCI) — Offset E8h | | | | 3.1.42 | Capabilities C (CAPIDO_C_0_0_0_PCI) — Offset ECh | 109 | | | 3.1.43 | Capabilities E (CAPIDO_E_0_0_0_PCI) — Offset F0h | 111 | | 3.2 | Process | sor Memory Controller (MCHBAR) Registers | 112 | | | | Summary of Registers | 113 | | | 3.2.2 | | 110 | | | 3.2.3 | Offset 5400hVT DMI PEG VC0 Range Base Address Register | 110 | | | 3.2.3 | (VTDPVC0BAR_0_0_0_MCHBAR_NCU) — Offset 5410h | 117 | | | 3.2.4 | IMRO BASE (IMROBASE_0_0_0_MCHBAR_IMPH) — Offset 7900h | | | | 3.2.5 | IMRO MASK (IMROMASK_0_0_0_MCHBAR_IMPH) — Offset 7904h | | | | 3.2.6 | IMR1 BASE (IMR1BASE_0_0_0_MCHBAR_IMPH) — Offset 7920h | | | | 3.2.7 | IMR1 MASK (IMR1MASK_0_0_0_MCHBAR_IMPH) — Offset 7924h | | | | 3.2.8 | IMR2 BASE (IMR2BASE_0_0_0_MCHBAR_IMPH) — Offset 7940h | | | | 3.2.9 | IMR2 MASK (IMR2MASK_0_0_0_MCHBAR_IMPH) — Offset 7944h | | | | | IMR3 BASE (IMR3BASE_0_0_0_MCHBAR_IMPH) — Offset 79441 | | | | | IMR3 MASK (IMR3MASK_0_0_0_MCHBAR_IMPH) — Offset 7964h | | | | | IMR4 BASE (IMR4BASE_0_0_0_MCHBAR_IMPH) — Offset 7980h | | | | | IMR4 MASK (IMR4MASK_0_0_0_MCHBAR_IMPH) — Offset 7984h | | | | | IMR5 BASE (IMR5BASE_0_0_0_MCHBAR_IMPH) — Offset 79A0h | | | | | IMR5 MASK (IMR5MASK_0_0_MCHBAR_IMPH) — Offset 79A4h | | | | | | | | | IMR6 BASE (IMR6BASE_0_0_0_MCHBAR_IMPH) — Offset 79C0h 123 | |--------|------------------------------------------------------------------------------------------| | 3.2.17 | IMR6 MASK (IMR6MASK_0_0_0_MCHBAR_IMPH) — Offset 79C4h 124 | | 3.2.18 | IMR7 BASE (IMR7BASE_0_0_0_MCHBAR_IMPH) — Offset 79E0h 124 | | | IMR7 MASK (IMR7MASK_0_0_0_MCHBAR_IMPH) — Offset 79E4h 125 | | | IMR8 BASE (IMR8BASE_0_0_0_MCHBAR_IMPH) — Offset 7A00h 125 | | 3.2.21 | IMR8 MASK (IMR8MASK_0_0_0_MCHBAR_IMPH) — Offset 7A04h 126 | | 3 2 22 | IMR9 BASE (IMR9BASE_0_0_0_MCHBAR_IMPH) — Offset 7A20h | | | IMR9 MASK (IMR9MASK_0_0_0_MCHBAR_IMPH) — Offset 7A24h | | | IMR10 BASE (IMR10BASE_0_0_0_MCHBAR_IMPH) — Offset 7A440h | | | IMR10 MASK (IMR10MASK_0_0_0_MCHBAR_IMPH) — Offset 7A44h | | 2.2.23 | IMR10 MASK (IMR10MASK_0_0_0_MCHBAK_1MPH) — Offset 7A44H | | 3.2.20 | IMR11 BASE (IMR11BASE_0_0_0_MCHBAR_IMPH) — Offset 7A64h 128 | | 3.2.2/ | IMRII MASK (IMRIIMASK_U_U_U_MCHDAR_IMPH) — Uliset /A04H 129 | | 3.2.28 | IMR12 BASE (IMR12BASE_0_0_0_MCHBAR_IMPH) — Offset 7A80h | | | IMR12 MASK (IMR12MASK_0_0_0_MCHBAR_IMPH) — Offset 7A84h | | | IMR13 BASE (IMR13BASE_0_0_0_MCHBAR_IMPH) — Offset 7AA0h | | | IMR13 MASK (IMR13MASK_0_0_0_MCHBAR_IMPH) — Offset 7AA4h | | 3.2.32 | IMR14 BASE (IMR14BASE_0_0_0_MCHBAR_IMPH) — Offset 7AC0h | | 3.2.33 | IMR14 MASK (IMR14MASK_0_0_0_MCHBAR_IMPH) — Offset 7AC4h | | 3.2.34 | IMR15 BASE (IMR15BASE_0_0_0_MCHBAR_IMPH) — Offset 7AF0h | | | IMR15 MASK (IMR15MASK_0_0_0_MCHBAR_IMPH) — Offset 7AF4h | | | IMR16 BASE (IMR16BASE_0_0_0_MCHBAR_IMPH) — Offset 7B10h | | | IMR16 MASK (IMR16MASK_0_0_0_MCHBAR_IMPH) — Offset 7B14h 134 | | 3.2.38 | IMR17 BASE (IMR17BASE_0_0_0_MCHBAR_IMPH) — Offset 7B30h | | 3.2.39 | IMR17 MASK (IMR17MASK_0_0_0_MCHBAR_IMPH) — Offset 7B34h 135 | | | IMR18 BASE (IMR18BASE_0_0_0_MCHBAR_IMPH) — Offset 7B50h | | | IMR18 MASK (IMR18MASK_0_0_0_MCHBAR_IMPH) — Offset 7B54h 136 | | | Inter-Channel Decode Parameters (MAD_INTER_CHANNEL_0_0_0_MCHBAR) — Offset D800h | | | Intra-Channel 0 Decode Parameters (MAD_INTRA_CH0_0_0_0_MCHBAR) — Offset D804h | | 3.2.44 | Intra-Channel 1 Decode Parameters (MAD_INTRA_CH1_0_0_0_MCHBAR) — Offset D808h | | 3.2.45 | Channel 0 DIMM Characteristics (MAD_DIMM_CH0_0_0_0_MCHBAR) — Offset D80Ch | | 3 2 46 | Channel 1 DIMM Characteristics (MAD_DIMM_CH1_0_0_0_MCHBAR) — Offset | | 3.2.40 | D810h | | 3.2.47 | Channel Hash (CHANNEL HASH 0 0 0 MCHBAR) — Offset D824h 141 | | | Channel Enhanced Hash (CHANNEL_EHASH_0_0_0_MCHBAR) — Offset D828h 142 | | 3 2 49 | Memory Request Counters Configuration | | 3.2.13 | (PWM_PROGRAMMABLE_REQCOUNT_CONFIG_0_0_0_MCHBAR) — Offset D83Ch 144 | | 3.2.50 | Memory Request Global Counter (PWM_TOTAL_REQCOUNT_0_0_0_MCHBAR) — Offset D840h | | 3.2.51 | Memory Request Counter 0 (PWM_PROGRAMMABLE_REQCOUNT_0_0_0_MCHBAR[0]) — Offset D848h 146 | | 3.2.52 | RdCAS Counter (PWM RDCAS COUNT 0 0 0 MCHBAR) — Offset D858h 146 | | | Self Refresh Mode Control (PM_SREF_CONFIG_0_0_0_MCHBAR) — Offset D860h 147 | | 3.2.54 | Address Compare for ECC Error Inject (ECC_INJ_ADDR_COMPARE_0_0_MCHBAR) — Offset D888h147 | | 3.2.55 | Remap Base (REMAPBASE_0_0_0_MCHBAR) — Offset D890h | | | Remap Limit (REMAPLIMIT_0_0_0_MCHBAR) — Offset D898h | | | WrCAS Counter (PWM_WRCAS_COUNT_0_0_0_MCHBAR) — Offset D8A0h 150 | | | Command Counter (PWM_COMMAND_COUNT_0_0_0_MCHBAR) — Offset D8A8h | | | 150 | | 3.2.59 | Address Mask for ECC Error Inject (ECC_INJ_ADDR_MASK_0_0_0_MCHBAR) — | |--------|------------------------------------------------------------------------------| | | Offset D958h | | 3.2.60 | | | | 151 | | 3.2.61 | PMON GLOBAL CONTROL 0 0 0 MCHBAR | | | (PMON_GLOBAL_CONTROL_0_0_0_MCHBAR) — Offset D9C0h152 | | 3.2.62 | PMON UNIT CONTROL 0 0 0 MCHBAR (PMON_UNIT_CONTROL_0_0_0_MCHBAR) | | | - Offset D9C4h | | 3.2.63 | PMON COUNTER CONTROL 0 0 0 MCHBAR | | | (PMON_COUNTER_CONTROL_0_0_0_MCHBAR[0]) — Offset D9D0h153 | | 3.2.64 | PMON COUNTER DATA 0 0 0 MCHBAR | | | (PMON_COUNTER_DATA_0_0_0_MCHBAR[0]) — Offset D9E8h154 | | 3.2.65 | OS Telemetry Control (OS_TELEMETRY_CONTROL_0_0_0_MCHBAR) — Offset | | | DA10h | | | PRE Command Timing (TC_PRE_0_0_0_MCHBAR) — Offset E000h155 | | | ACT Command Timing (TC_ACT_0_0_0_MCHBAR) — Offset E008h156 | | 3.2.68 | RD to RD Timings (TC_RDRD_0_0_0_MCHBAR) — Offset E00Ch157 | | 3.2.69 | RD to WR Timings (TC_RDWR_0_0_0_MCHBAR) — Offset E010h | | 3.2.70 | WR to RD Timings (TC_WRRD_0_0_0_MCHBAR) — Offset E014h | | 3.2.71 | WR to WR Timings (TC_WRWR_0_0_0_MCHBAR) — Offset E018h159 | | | Roundtrip Latency (SC ROUNDTRIP LATENCY 0 0 0 MCHBAR) — Offset E020h | | | 160 | | 3.2.73 | ECC Error Log 0 (ECCERRLOG0_0_0_0_MCHBAR) — Offset E048h162 | | | ECC Error Log 0 (ECCERRLOG1_0_0_MCHBAR) — Offset E04Ch163 | | | Power Down Timing (TC_PWRDN_0_0_0_MCHBAR) — Offset E050h163 | | 3.2.76 | ODT Command Timing (TC_ODT_0_0_0_MCHBAR) — Offset E070h165 | | | ODT Matrix (SC_ODT_MATRIX_0_0_0_MCHBAR) — Offset E080h165 | | | Scheduler Configuration (SC_GS_CFG_0_0_MCHBAR) — Offset E088h 166 | | 3 2 70 | DDRIO Power Mode Timing (SPID_LOW_POWER_CTL_0_0_0_MCHBAR) — Offset | | | E0B8h | | 3.2.80 | TR RRDVALID ctrl 0 0 0 MCHBAR (TR_RRDVALID_CTRL_0_0_0_MCHBAR) — Offset E104h | | 2 2 01 | TR RRDVALID data 0 0 0 MCHBAR (TR_RRDVALID_DATA_0_0_0_MCHBAR) — | | 3.2.81 | Offset E108h | | 2 2 02 | TC REFm 0 0 0 MCHBAR (TC_REFM_0_0_MCHBAR) — Offset E40Ch172 | | | | | 3.2.83 | MR4 Rank Temperature (MR4_RANK_TEMPERATURE_0_0_0_MCHBAR) — Offset E424h | | 2 2 04 | DDR4 Temperature (DDR4_MPR_RANK_TEMPERATURE_0_0_0_MCHBAR) — | | | Offset E428h | | 3.2.85 | Refresh Parameters (TC_RFP_0_0_0_MCHBAR) — Offset E438h | | 3.2.86 | Refresh Timing Parameters (TC RFTP 0 0 0 MCHBAR) — Offset E43Ch 175 | | | Self-Refresh Timing Parameters (TC_SRFTP_0_0_0_MCHBAR) — Offset E440h | | | 176 | | 3.2.88 | Refresh Stagger Control (MC_REFRESH_STAGGER_0_0_0_MCHBAR) — Offset | | | E444h | | 3.2.89 | ZQCAL Control (TC_ZQCAL_0_0_0_MCHBAR) — Offset E448h177 | | 3.2.90 | Memory Controller Initial State (MC_INIT_STATE_0_0_0_MCHBAR) — Offset | | | E454h | | 3.2.91 | DIMM Idle Energy (PM_DIMM_IDLE_ENERGY_0_0_0_MCHBAR) — Offset E460h. | | | 179 | | 3.2.92 | DIMM Power-Down Energy (PM_DIMM_PD_ENERGY_0_0_0_MCHBAR) — Offset | | | E464h | | 3.2.93 | DIMM ACT Energy (PM_DIMM_ACT_ENERGY_0_0_0_MCHBAR) — Offset E468h | | | 180 | | 3.2.94 | DIMM RD Energy (PM DIMM RD ENERGY 0 0 0 MCHBAR) — Offset E46Ch181 | | | 3.2.95 | 181 DIMM WR Energy (PM_DIMM_WR_ENERGY_U_U_U_MCHBAR) — Offset E470n | |-----|---------|---------------------------------------------------------------------------------------------------------| | | 3.2.96 | WR Delay (SC_WR_DELAY_0_0_0_MCHBAR) — Offset E478h 182 | | | | Per Bank Refresh (SC_PBR_0_0_MCHBAR) — Offset E488h | | | | Miscellaneous Timing Constrains (TC_LPDDR4_MISC_0_0_0_MCHBAR) — Offset E494h | | | 3.2.99 | Self-Refresh Exit Timing Parameters (TC SREXITTP 0 0 0 MCHBAR) — Offset | | | 3 2 100 | E4C0h | | | 3 2 101 | LRDB Built in Self Test (RDB_MBIST_0_0_0_MCHBAR) — Offset E4F8h 186 | | | | PECC Inject Count (ECC_INJECT_COUNT_0_0_0_MCHBAR) — Offset E4FCh 186 | | | 3.2.103 | BMiscellaneous Control Register (MCMNTS_SPARE_0_0_0_MCHBAR) — Offset E5FCh | | 3.3 | Power I | Management (MCHBAR) Registers | | 0.0 | 3.3.1 | Summary of Registers | | | 3.3.2 | BIOS POST Code (BIOS_POST_CODE_0_0_0_MCHBAR_PCU) — Offset 5824h 189 | | | 3.3.3 | Cycle Sum of All Active Cores (PKG_IA_C0_ANY_SUM_0_0_0_MCHBAR_PCU) — Offset 5828h | | | 3.3.4 | Cycle Sum of Any Active Core (PKG_IA_C0_ANY_0_0_0_MCHBAR_PCU) — Offset 5830h | | | 3.3.5 | Cycle Sum of Active Graphics (PKG_GT_C0_ANY_0_0_0_MCHBAR_PCU) — Offset 5838h | | | 3.3.6 | Cycle Sum of Overlapping Active GT and Core (PKG_GT_AND_IA_OVERLAP_0_0_0_MCHBAR_PCU) — Offset 5840h 19: | | | 3.3.7 | Cycle Sum of Any Active GT Slice (PKG_GT_C0_ANY_SLICE_0_0_0_MCHBAR_PCU) — Offset 5848h 192 | | | 3.3.8 | Cycle Sum of All Active GT Slice (PKG_GT_C0_SLICES_SUM_0_0_0_MCHBAR_PCU) — Offset 5850h | | | 3.3.9 | Cycle Sum of Any GT Media Engine (PKG_GT_C0_ANY_MEDIA_0_0_MCHBAR_PCU) — Offset 5858h 193 | | | 3.3.10 | Ratio Sum of Any Active Core (PKG_IA_C0_ANY_RATIO_0_0_0_MCHBAR_PCU) — Offset 5860h | | | 3.3.11 | Ratio Sum of Active GT (PKG_GT_C0_ANY_RATIO_0_0_MCHBAR_PCU) — Offset 5868h | | | 3.3.12 | Ratio Sum of Active GT Slice (PKG_GT_C0_ANY_SLICE_RATIO_0_0_0_MCHBAR_PCU) — Offset 5870h 194 | | | 3.3.13 | DDR Power Limit (DDR_RAPL_LIMIT_0_0_0_MCHBAR_PCU) — Offset 58E0h 195 | | | 3.3.14 | Package RAPL Performance Status (PACKAGE_RAPL_PERF_STATUS_0_0_0_MCHBAR_PCU) — Offset 58F0h 196 | | | | System Agent Performance Status (SA_PERF_STATUS_0_0_0_MCHBAR_PCU) — Offset 5918h | | | | Primary Plane Turbo Policy (PRIP_TURBO_PLCY_0_0_0_MCHBAR_PCU) — Offset 5920h | | | 3.3.17 | Secondary Plane Turbo Policy (SECP_TURBO_PLCY_0_0_0_MCHBAR_PCU) — Offset 5924h | | | 3.3.18 | Primary Plane Energy Status (PRIP_NRG_STTS_0_0_0_MCHBAR_PCU) — Offset 5928h | | | | Secondary Plane Energy Status (SECP_NRG_STTS_0_0_0_MCHBAR_PCU) — Offset 592Ch | | | | Package Power SKU Unit (PACKAGE_POWER_SKU_UNIT_0_0_0_MCHBAR_PCU) — Offset 5938h | | | | Package Energy Status (PACKAGE_ENERGY_STATUS_0_0_0_MCHBAR_PCU) — Offset 593Ch | | | 3.3.22 | GT Performance Status (GT_PERF_STATUS_0_0_0_MCHBAR_PCU) — Offset 5948h | 3.4 | 3.3.23 | Power Plane 0 Efficient Cycles (PP0_EFFICIENT_CYCLES_0_0_0_MCHBAR_PCU) — Offset 5968h | |---------|---------------------------------------------------------------------------------------------------| | | Offset 596Ch | | | Primary Plane 0 Temperature (PP0_TEMPERATURE_0_0_0_MCHBAR_PCU) — Offset 597Ch202 | | 3.3.26 | RP-State Limits (RP STATE LIMITS 0 0 0 MCHBAR PCU) — Offset 5994h . 203 | | | RP-State Capability (RP_STATE_CAP_0_0_0_MCHBAR_PCU) — Offset 5998h 203 | | 3 3 28 | Temperature Target (TEMPERATURE TARGET 0 0 0 MCHBAR PCII) — Offset | | 3.3.29 | 599Ch | | | 206 | | 3.3.31 | Thermal Interrupt GT (THERM_INTERRUPT_GT_0_0_0_MCHBAR_PCU) — Offset 59C4h207 | | | Device Idle Duration Override (DEVICE_IDLE_DURATION_OVERRIDE_0_0_0_MCHBAR_PCU) — Offset 59C8h 208 | | 3.3.33 | Package GT C0 EUs SUM (PKG_GT_C0_EUS_SUM) — Offset 59F0h209 | | 3.3.34 | Package GT C0 Media Sum (PKG_GT_C0_MEDIA_SUM) — Offset 59F8h 210 | | 3.3.35 | FIVR FFFC EMI Control (FFFC_EMI_CONTROL_0_0_0_MCHBAR_PCU) — Offset | | 3.3.36 | 5A08h | | 3.3.37 | FIVR FFFC RFI Control 2 (FFFC_RFI_CONTROL2_0_0_0_MCHBAR_PCU) — Offset 5A18h | | | BIOS Mailbox Data (BIOS_MAILBOX_DATA_0_0_0_MCHBAR_PCU) — Offset 5DA0h | | | BIOS Mailbox Interface (BIOS_MAILBOX_INTERFACE_0_0_0_MCHBAR_PCU) — Offset 5DA4h | | 3.3.40 | BIOS Reset Complete (BIOS_RESET_CPL_0_0_0_MCHBAR_PCU) — Offset 5DA8ł 213 | | 3.3.41 | Memory Controller BIOS Request (MC_BIOS_REQ_0_0_0_MCHBAR_PCU) — Offset 5E00h213 | | 3.3.42 | Memory Controller BIOS Data (MC_BIOS_DATA_0_0_0_MCHBAR_PCU) — Offset 5E04h | | | System Agent Power Management Control (SAPMCTL_0_0_0_MCHBAR_PCU) — Offset 5F00h | | | Configurable TDP Nominal (CONFIG_TDP_NOMINAL_0_0_0_MCHBAR_PCU) — Offset 5F3Ch | | | Configurable TDP Level 1 (CONFIG_TDP_LEVEL1_0_0_0_MCHBAR_PCU) — Offset 5F40h218 | | | Configurable TDP Level 1 (CONFIG_TDP_LEVEL2_0_0_0_MCHBAR_PCU) — Offset 5F48h219 | | | Configurable TDP Control (CONFIG_TDP_CONTROL_0_0_0_MCHBAR_PCU) — Offset 5F50h219 | | | Turbo Activation Ratio (TURBO_ACTIVATION_RATIO_0_0_0_MCHBAR_PCU) — Offset 5F54h | | | Overclocking Status (OC_STATUS_0_0_0_MCHBAR_PCU) — Offset 5F58h221 | | | Base Clock (BCLK) Frequency (BCLK_FREQ_0_0_0_MCHBAR) — Offset 5F60h 221 | | Host Co | ontroller (MCHBAR) Registers222 | | 3.4.1 | Summary of Registers | | 3.4.2 | Type-C Sub-system Device Enable (TCSS_DEVEN_0_0_0_MCHBAR_IMPH) — Offset 7090h222 | | 3.4.3 | Capabilities D (CAPIDO D 0 0 0 MCHBAR) — Offset 7094h22 | | | 3.4.4 | Capabilities F (CAPID0_F_0_0_0_PCI) — Offset 7098h | . 225 | |-----|--------|-----------------------------------------------------------------------------|--------| | | 3.4.5 | REGBAR Base Address (REGBAR_0_0_0_MCHBAR_IMPH) — Offset 7110h | . 225 | | 3.5 | | Media Interface BAR (DMIBAR) Registers | | | | 3.5.1 | Summary of Registers | . 226 | | | 3.5.2 | DMI Virtual Channel Enhanced Capability (DMIVCECH_0_0_0_DMIBAR) — O 0h | ffset | | | 3.5.3 | DMI Port VC Capability Register 1 (DMIPVCCAP1_0_0_0_DMIBAR) — Offset 227 | | | | 3.5.4 | DMI Port VC Capability Register 2 (DMIPVCCAP2_0_0_0_DMIBAR) — Offset 228 | 8h | | | 3.5.5 | DMI Port VC Control (DMIPVCCTL_0_0_0_DMIBAR) — Offset Ch | | | | 3.5.6 | DMI VC0 Resource Capability (DMIVC0RCAP_0_0_0_DMIBAR) — Offset 10h | 229 | | | 3.5.7 | DMI VC1 Resource Capability (DMIVC1RCAP_0_0_0_DMIBAR) — Offset 1Ch | | | | 3.5.8 | DMI VC0 Resource Status (DMIVC1RSTS_0_0_0_DMIBAR) — Offset 26h | | | | 3.5.9 | DMI VCm Resource Capability (DMIVCMRCAP_0_0_0_DMIBAR) — Offset 34 | | | | | DMI VCm Resource Control (DMIVCMRCTL_0_0_0_DMIBAR) — Offset 38h | | | | | DMI VCm Resource Status (DMIVCMRSTS_0_0_0_DMIBAR) — Offset 3Eh | | | | | DMI Root Complex Link Declaration (DMIRCLDECH_0_0_0_DMIBAR) — Offs 40h | . 233 | | | | DMI Element Self Description (DMIESD_0_0_0_DMIBAR) — Offset 44h | | | | | DMI Link Entry 1 Description (DMILE1D_0_0_0_DMIBAR) — Offset 50h | | | | | DMI Link Upper Entry 1 Address (DMILUE1A_0_0_0_DMIBAR) — Offset 5Ch | | | | 3.5.16 | DMI Link Entry 2 Description (DMILE2D_0_0_0_DMIBAR) — Offset 60h | . 236 | | | 3.5.17 | DMI Link Entry 2 Address (DMILE2A_0_0_0_DMIBAR) — Offset 68h | . 236 | | | | Link Control (LCTL_0_0_0_DMIBAR) — Offset 88h | | | | | DMI Uncorrectable Error Status (DMIUESTS_0_0_0_DMIBAR) — Offset 1C4 | | | | | DMI Uncorrectable Error Mask (DMIUEMSK_0_0_0_DMIBAR) — Offset 1C8h | | | | | DMI Uncorrectable Error Severity (DMIUESEV_0_0_0_DMIBAR) — Offset 1C 240 | | | | | DMI Correctable Error Status (DMICESTS_0_0_0_DMIBAR) — Offset 1D0h . | | | | | DMI Correctable Error Mask (DMICEMSK_0_0_0_DMIBAR) — Offset 1D4h | | | 3.6 | | R Registers | | | | 3.6.1 | Summary of Registers | | | | 3.6.2 | PHY Image Status in IMR (IMR_PHY_STATUS) — Offset C10010h | | | | 3.6.3 | Thunderbolt Firmware Status in IMR (IOM_CSME_IMR_TBT_STATUS) — Offs C10014h | . 244 | | | 3.6.4 | TypeC Configuration 4 (IOM_TYPEC_SW_CONFIGURATION_4) — Offset C10 244 | | | | 3.6.5 | IOM PORT STATUS (IOM_PORT_STATUS[0]) — Offset C10160h | | | | 3.6.6 | IOM PORT STATUS (IOM_PORT_STATUS[1]) — Offset C10164h | | | | 3.6.7 | IOM PORT STATUS (IOM_PORT_STATUS[2]) — Offset C10168h | | | | 3.6.8 | IOM PORT STATUS (IOM_PORT_STATUS[3]) — Offset C1016Ch | . 251 | | | 3.6.9 | IOM DP Resource Management (IOM_DP_RESOURCE_MNG[0]) — Offset C11 251 | | | | | IOM DP HW Resource Semaphore (IOM_DP_HW_RESOURCE_SEMAPHORE[0 Offset C11038h | . 252 | | | | IOM FW Current Status (IOM_FW_CURRENT_STATUS) — Offset C118F8h | | | | | IOM FW Current Task (IOM_FW_CURRENT_TASK) — Offset C118FCh | | | 3.7 | PCI Ex | press Egress Port BAR (PXPEPBAR) Registers | | | | 3.7.1 | Summary of Registers | | | | 3.7.2 | Egress Port Virtual Channel Control (EPPVCCTL_0_0_0_PXPEPBAR) — Offset 254 | t Ch . | | | 3.7.3 | Egress Port Element Declaration Capability (EPESD_0_0_0_PXPEPBAR) — O 44h | | | 3.8 | VTDPV | COBAR Registers | . 255 | | | 3.8.1 | Summary of Registers | . 255 | | 3.8.2 | Version Register (VER_REG_0_0_0_VTDBAR) — Offset 0h258 | |--------|-----------------------------------------------------------------------------------| | 3.8.3 | Capability Register (CAP_REG_0_0_0_VTDBAR) — Offset 8h258 | | 3.8.4 | Extended Capability Register (ECAP_REG_0_0_0_VTDBAR) — Offset 10h 262 | | 3.8.5 | Global Command Register (GCMD_REG_0_0_0_VTDBAR) — Offset 18h 265 | | 3.8.6 | Global Status Register (GSTS_REG_0_0_0_VTDBAR) — Offset 1Ch268 | | 3.8.7 | Root Table Address Register (RTADDR REG 0 0 0 VTDBAR) — Offset 20h . 270 | | 3.8.8 | Context Command Register (CCMD_REG_0_0_0_VTDBAR) — Offset 28h271 | | 3.8.9 | Fault Status Register (FSTS_REG_0_0_0_VTDBAR) — Offset 34h271 | | 3.8.10 | Fault Event Control Register (FECTL_REG_0_0_0_VTDBAR) — Offset 38h274 | | 3.8.11 | Fault Event Data Register (FEDATA REG 0 0 0 VTDBAR) — Offset 3Ch275 | | | | | | Fault Event Address Register (FEADDR_REG_0_0_0_VTDBAR) — Offset 40h. 276 | | 3.8.13 | Fault Event Upper Address Register (FEUADDR_REG_0_0_0_VTDBAR) — Offset | | 2014 | 44h276 Advanced Fault Log Register (AFLOG_REG_0_0_0_VTDBAR) — Offset 58h 277 | | | | | | Protected Memory Enable Register (PMEN_REG_0_0_0_VTDBAR) — Offset 64h 278 | | 3.8.16 | Protected Low Memory Base Register (PLMBASE_REG_0_0_0_VTDBAR) — Offset 68h279 | | 3.8.17 | Protected Low-Memory Limit Register (PLMLIMIT_REG_0_0_0_VTDBAR) — Offset 6Ch | | 3.8.18 | Protected High-Memory Base Register (PHMBASE_REG_0_0_0_VTDBAR) — Offset 70h | | 3.8.19 | Protected High-Memory Limit Register (PHMLIMIT_REG_0_0_0_VTDBAR) — Offset 78h | | 3 8 20 | Invalidation Queue Head Register (IQH_REG_0_0_0_VTDBAR) — Offset 80h 282 | | | Invalidation Queue Tail Register (IQT_REG_0_0_5_VTDBAR) — Offset 88h283 | | | Invalidation Queue Address Register (IQA_REG_0_0_VTDBAR) — Offset 90h . | | 3.0.22 | 283 | | 3.8.23 | Invalidation Completion Status Register (ICS_REG_0_0_0_VTDBAR) — Offset 9Ch | | 3.8.24 | Invalidation Event Control Register (IECTL_REG_0_0_0_VTDBAR) — Offset A0h. 284 | | 3.8.25 | Invalidation Event Data Register (IEDATA_REG_0_0_0_VTDBAR) — Offset A4h 285 | | 3.8.26 | Invalidation Event Address Register (IEADDR_REG_0_0_0_VTDBAR) — Offset A8h286 | | 3.8.27 | Invalidation Event Upper Address Register (IEUADDR REG 0 0 0 VTDBAR) — | | 510127 | Invalidation Event Upper Address Register (IEUADDR_REG_0_0_0_VTDBAR) — Offset ACh | | 3.8.28 | Interrupt Remapping Table Address Register (IRTA_REG_0_0_0_VTDBAR) — | | 0.0.20 | Offset B8h | | 3.8.29 | Offset B8h | | 3.8.30 | Page Request Queue Tail Register (PQT_REG_0_0_0_VTDBAR) — Offset C8h 288 | | | Page Request Queue Address Register (PQA_REG_0_0_0_VTDBAR) — Offset D0h 288 | | 3.8.32 | Page Request Status Register (PRS_REG_0_0_0_VTDBAR) — Offset DCh 289 | | | Page Request Event Control Register (PECTL_REG_0_0_0_VTDBAR) — Offset E0h | | | 290 | | | Page Request Event Data Register (PEDATA_REG_0_0_0_VTDBAR) — Offset E4h 290 | | | Page Request Event Address Register (PEADDR_REG_0_0_0_VTDBAR) — Offset E8h291 | | | Page Request Event Upper Address Register (PEUADDR_REG_0_0_0_VTDBAR) — Offset ECh | | 3 8 37 | MTRR Canability Register (MTRRCAP 0 0 0 VTDBAR) — Offset 100h | | 3.8.38 | MTRR Default Type Register (MTRRDEFAULT_0_0_0_VTDBAR) — Offset 108h 293 | |--------|-----------------------------------------------------------------------------------------------------| | 3.8.39 | Fixed-Range MTRR Format 64K-00000 (MTRR FIX64K 00000 REG 0 0 0 VTDBAR) — Offset 120h | | 3.8.40 | Fixed-Range MTRR Format 16K-80000 (MTRR_FIX16K_80000_REG_0_0_0_VTDBAR) — Offset 128h | | 3.8.41 | Fixed-Range MTRR Format 16K-A0000 (MTRR_FIX16K_A0000_REG_0_0_0_VTDBAR) — Offset 130h | | 3.8.42 | Fixed-Range MTRR Format 4K-C0000 (MTRR_FIX4K_C0000_REG_0_0_0_VTDBAR) — Offset 138h | | 3.8.43 | Fixed-Range MTRR Format 4K-C8000 | | 3.8.44 | (MTRR_FIX4K_C8000_REG_0_0_0_VTDBAR) — Offset 140h | | 3.8.45 | (MTRR_FIX4K_D0000_REG_0_0_0_VTDBAR) — Offset 148h | | 3.8.46 | (MTRR_FIX4K_D8000_REG_0_0_0_VTDBAR) — Offset 150h 295<br>Fixed-Range MTRR Format 4K-E0000 | | 3.8.47 | (MTRR_FIX4K_E0000_REG_0_0_0_VTDBAR) — Offset 158h 295<br>Fixed-Range MTRR Format 4K-E8000 | | 3.8.48 | (MTRR_FIX4K_E8000_REG_0_0_0_VTDBAR) — Offset 160h | | 3.8.49 | (MTRR_FIX4K_F0000_REG_0_0_0_VTDBAR) — Offset 168h | | | (MTRR_FIX4K_F8000_REG_0_0_0_VTDBAR) — Offset 170h 296<br>Variable-Range MTRR Format Physical Base 0 | | | (MTRR_PHYSBASE0_REG_0_0_0_VTDBAR) — Offset 180h | | | (MTRR_PHYSMASK0_REG_0_0_0_VTDBAR) — Offset 188h 296 | | | Variable-Range MTRR Format Physical Base 1 (MTRR_PHYSBASE1_REG_0_0_0_VTDBAR) — Offset 190h | | | Variable-Range MTRR Format Physical Mask 1 (MTRR_PHYSMASK1_REG_0_0_0_VTDBAR) — Offset 198h | | | Variable-Range MTRR Format Physical Base 2 (MTRR_PHYSBASE2_REG_0_0_0_VTDBAR) — Offset 1A0h | | | Variable-Range MTRR Format Physical Mask 2 (MTRR_PHYSMASK2_REG_0_0_0_VTDBAR) — Offset 1A8h 299 | | 3.8.56 | Variable-Range MTRR Format Physical Base 3 (MTRR_PHYSBASE3_REG_0_0_0_VTDBAR) — Offset 1B0h | | 3.8.57 | Variable-Range MTRR Format Physical Mask 3 (MTRR_PHYSMASK3_REG_0_0_0_VTDBAR) — Offset 1B8h 300 | | 3.8.58 | Variable-Range MTRR Format Physical Base 4 (MTRR_PHYSBASE4_REG_0_0_0_VTDBAR) — Offset 1C0h | | 3.8.59 | Variable-Range MTRR Format Physical Mask 4 (MTRR_PHYSMASK4_REG_0_0_0_VTDBAR) — Offset 1C8h | | 3.8.60 | Variable-Range MTRR Format Physical Base 5 (MTRR_PHYSBASE5_REG_0_0_0_VTDBAR) — Offset 1D0h | | 3.8.61 | Variable-Range MTRR Format Physical Mask 5 (MTRR_PHYSMASK5_REG_0_0_0_VTDBAR) — Offset 1D8h | | 3.8.62 | Variable-Range MTRR Format Physical Base 6 (MTRR_PHYSBASE6_REG_0_0_0_VTDBAR) — Offset 1E0h | | 3.8.63 | Variable-Range MTRR Format Physical Mask 6 (MTRR_PHYSMASK6_REG_0_0_0_VTDBAR) — Offset 1E8h | | 3.8.64 | Variable-Range MTRR Format Physical Base 7 | | 3.8.65 | (MTRR_PHYSBASE7_REG_0_0_0_VTDBAR) — Offset 1F0h | | | (MTRR_PHYSMASK7_REG_0_0_0_VTDBAR) — Offset 1F8h | | | 3.8.66 | Variable-Range MTRR Format Physical Base 8 | |-----|--------|----------------------------------------------------------------------------| | | | (MTRR_PHYSBASE8_REG_0_0_0_VTDBAR) — Offset 200h304 | | | 3.8.67 | Variable-Range MTRR Format Physical Mask 8 | | | | (MTRR_PHYSMASK8_REG_0_0_0_VTDBAR) — Offset 208h305 | | | 3.8.68 | Variable-Range MTRR Format Physical Base 9 | | | | (MTRR_PHYSBASE9_REG_0_0_0_VTDBAR) — Offset 210h305 | | | 3.8.69 | Variable-Range MTRR Format Physical Mask 9 | | | | (MTRR_PHYSMASK9_REG_0_0_0_VTDBAR) — Offset 218h306 | | | 3.8.70 | Fault Recording Register Low [0] (FRCDL_REG_0_0_0_VTDBAR) — Offset 400h. | | | | 306 | | | 3.8.71 | Fault Recording Register High [0] (FRCDH_REG_0_0_0_VTDBAR) — Offset 408h | | | | 307 | | | | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 309 | | | | IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 310 | | 3.9 | • | cs VT BAR (GFXVTBAR) Registers312 | | | 3.9.1 | Summary of Registers | | | 3.9.2 | Version Register (VER_REG_0_0_0_VTDBAR) — Offset 0h315 | | | 3.9.3 | Capability Register (CAP_REG_0_0_0_VTDBAR) — Offset 8h315 | | | 3.9.4 | Extended Capability Register (ECAP_REG_0_0_0_VTDBAR) — Offset 10h 318 | | | 3.9.5 | Global Command Register (GCMD_REG_0_0_0_VTDBAR) — Offset 18h 321 | | | 3.9.6 | Global Status Register (GSTS_REG_0_0_0_VTDBAR) — Offset 1Ch324 | | | 3.9.7 | Root Table Address Register (RTADDR_REG_0_0_0_VTDBAR) — Offset 20h . 326 | | | 3.9.8 | Context Command Register (CCMD REG 0 0 0 VTDBAR) — Offset 28h 327 | | | 3.9.9 | Fault Status Register (FSTS_REG_0_0_0_VTDBAR) — Offset 34h 328 | | | | Fault Event Control Register (FECTL_REG_0_0_0_VTDBAR) — Offset 38h 330 | | | | Fault Event Data Register (FEDATA_REG_0_0_0_VTDBAR) — Offset 3Ch331 | | | | Fault Event Address Register (FEADDR_REG_0_0_VTDBAR) — Offset 40h.332 | | | | Fault Event Upper Address Register (FEUADDR_REG_0_0_0_VTDBAR) — Offset | | | 3.3.13 | 44h | | | 3 9 14 | Advanced Fault Log Register (AFLOG_REG_0_0_0_VTDBAR) — Offset 58h 333 | | | | Protected Memory Enable Register (PMEN_REG_0_0_0_VTDBAR) — Offset 64h | | | 3.3.13 | 334 | | | 3 9 16 | Protected Low Memory Base Register (PLMBASE_REG_0_0_0_VTDBAR) — Offset | | | 3.3.10 | 68h | | | 3 9 17 | Protected Low-Memory Limit Register (PLMLIMIT_REG_0_0_0_VTDBAR) — Offset | | | 3.3.17 | 6Ch | | | 3 9 18 | Protected High-Memory Base Register (PHMBASE_REG_0_0_0_VTDBAR) — | | | 3.3.10 | Offset 70h | | | 3.9.19 | Protected High-Memory Limit Register (PHMLIMIT_REG_0_0_0_VTDBAR) — | | | 0.5.25 | Offset 78h | | | 3.9.20 | Invalidation Queue Head Register (IQH_REG_0_0_0_VTDBAR) — Offset 80h 338 | | | 3.9.21 | Invalidation Queue Tail Register (IQT_REG_0_0_0_VTDBAR) — Offset 88h339 | | | 3 9 22 | Invalidation Queue Address Register (IQA_REG_0_0_VTDBAR) — Offset 90h. | | | 3.3.22 | 339 | | | 3 9 23 | Invalidation Completion Status Register (ICS_REG_0_0_0_VTDBAR) — Offset | | | 313123 | 9Ch | | | 3.9.24 | Invalidation Event Control Register (IECTL_REG_0_0_0_VTDBAR) — Offset A0h. | | | 0.5.2. | 340 | | | 3.9.25 | Invalidation Event Data Register (IEDATA_REG_0_0_0_VTDBAR) — Offset A4h | | | 313123 | 341 | | | 3.9.26 | Invalidation Event Address Register (IEADDR_REG_0_0_0_VTDBAR) — Offset | | | 3.3.20 | A8h | | | 3.9.27 | Invalidation Event Upper Address Register (IEUADDR_REG_0_0_0_VTDBAR) — | | | J.J.L/ | Offset ACh | | | 3,9.28 | Interrupt Remapping Table Address Register (IRTA_REG_0_0_0_VTDBAR) — | | | 2.2.20 | Official Bola | | 3.9.29 | Page Request Queue Head Register (PQH_REG_0_0_0_VTDBAR) — Offset C0h 343 | |--------|--------------------------------------------------------------------------------------------| | 3.9.30 | Page Request Queue Tail Register (PQT_REG_0_0_0_VTDBAR) — Offset C8h 344 | | | Page Request Queue Address Register (PQA_REG_0_0_0_VTDBAR) — Offset D0h 344 | | 3.9.32 | Page Request Status Register (PRS_REG_0_0_0_VTDBAR) — Offset DCh 345 | | | Page Request Event Control Register (PECTL_REG_0_0_0_VTDBAR) — Offset E0h 346 | | 3.9.34 | Page Request Event Data Register (PEDATA_REG_0_0_0_VTDBAR) — Offset E4h 346 | | 3.9.35 | Page Request Event Address Register (PEADDR_REG_0_0_0_VTDBAR) — Offset E8h | | 3.9.36 | Page Request Event Upper Address Register (PEUADDR_REG_0_0_0_VTDBAR) — Offset ECh | | 3.9.37 | MTRR Capability Register (MTRRCAP_0_0_0_VTDBAR) — Offset 100h 348 | | | MTRR Default Type Register (MTRRDEFAULT_0_0_0_VTDBAR) — Offset 108h 349 | | 3.9.39 | Fixed-Range MTRR Format 64K-00000 (MTRR_FIX64K_00000_REG_0_0_0_VTDBAR) — Offset 120h | | 3.9.40 | Fixed-Range MTRR Format 16K-80000 (MTRR_FIX16K_80000_REG_0_0_0_VTDBAR) — Offset 128h | | 3.9.41 | Fixed-Range MTRR Format 16K-A0000 (MTRR_FIX16K_A0000_REG_0_0_VTDBAR) — Offset 130h | | 3.9.42 | Fixed-Range MTRR Format 4K-C0000 (MTRR_FIX4K_C0000_REG_0_0_0_VTDBAR) — Offset 138h | | 3.9.43 | Fixed-Range MTRR Format 4K-C8000 (MTRR_FIX4K_C8000_REG_0_0_0_VTDBAR) — Offset 140h | | 3.9.44 | Fixed-Range MTRR Format 4K-D0000 (MTRR_FIX4K_D0000_REG_0_0_0_VTDBAR) — Offset 148h | | 3.9.45 | Fixed-Range MTRR Format 4K-D8000 (MTRR_FIX4K_D8000_REG_0_0_0_VTDBAR) — Offset 150h | | 3.9.46 | Fixed-Range MTRR Format 4K-E0000 (MTRR_FIX4K_E0000_REG_0_0_0_VTDBAR) — Offset 158h | | 3.9.47 | Fixed-Range MTRR Format 4K-E8000 (MTRR_FIX4K_E8000_REG_0_0_0_VTDBAR) — Offset 160h | | 3.9.48 | Fixed-Range MTRR Format 4K-F0000 (MTRR_FIX4K_F0000_REG_0_0_0_VTDBAR) — Offset 168h | | 3.9.49 | Fixed-Range MTRR Format 4K-F8000 (MTRR_FIX4K_F8000_REG_0_0_0_VTDBAR) — Offset 170h | | 3.9.50 | Variable-Range MTRR Format Physical Base 0 (MTRR_PHYSBASE0_REG_0_0_0_VTDBAR) — Offset 180h | | 3.9.51 | Variable-Range MTRR Format Physical Mask 0 (MTRR_PHYSMASK0_REG_0_0_0_VTDBAR) — Offset 188h | | 3.9.52 | Variable-Range MTRR Format Physical Base 1 (MTRR_PHYSBASE1_REG_0_0_0_VTDBAR) — Offset 190h | | 3.9.53 | Variable-Range MTRR Format Physical Mask 1 (MTRR_PHYSMASK1_REG_0_0_0_VTDBAR) — Offset 198h | | 3.9.54 | Variable-Range MTRR Format Physical Base 2 (MTRR_PHYSBASE2_REG_0_0_0_VTDBAR) — Offset 1A0h | | 3.9.55 | Variable-Range MTRR Format Physical Mask 2 (MTRR_PHYSMASK2_REG_0_0_0_VTDBAR) — Offset 1A8h | | 3.9.56 | Variable-Range MTRR Format Physical Base 3 (MTRR_PHYSBASE3_REG_0_0_0_VTDBAR) — Offset 1B0h | | 3.9.57 | Variable-Range MTRR Format Physical Mask 3 (MTRR_PHYSMASK3_REG_0_0_0_VTDBAR) — Offset 1B8h | | 3.9.58 | Variable-Range MTRR Format Physical Base 4 (MTRR_PHYSBASE4_REG_0_0_0_VTDBAR) — Offset 1C0h | | | | | | 2 0 50 | Verialla Dana MTDD Farmat Blancial Made 4 | |------|---------|-------------------------------------------------------------------------------------------------------------------------------------------| | | 3.9.59 | Variable-Range MTRR Format Physical Mask 4 (MTRR_PHYSMASK4_REG_0_0_0_VTDBAR) — Offset 1C8h356 | | | 3.9.60 | Variable-Range MTRR Format Physical Base 5 (MTRR_PHYSBASE5_REG_0_0_0_VTDBAR) — Offset 1D0h357 | | | 3.9.61 | Variable-Range MTRR Format Physical Mask 5 | | | | (MTRR_PHYSMASK5_REG_0_0_0_VTDBAR) — Offset 1D8h357 | | | 3.9.62 | Variable-Range MTRR Format Physical Base 6 (MTRR_PHYSBASE6_REG_0_0_0_VTDBAR) — Offset 1E0h358 | | | 3.9.63 | Variable-Range MTRR Format Physical Mask 6 | | | | (MTRR_PHYSMASK6_REG_0_0_0_VTDBAR) — Offset 1E8h358 | | | 3.9.64 | Variable-Range MTRR Format Physical Base 7 (MTRR_PHYSBASE7_REG_0_0_0_VTDBAR) — Offset 1F0h359 | | | 3.9.65 | Variable-Range MTRR Format Physical Mask 7 | | | | (MTRR_PHYSMASK7_REG_0_0_0_VTDBAR) — Offset 1F8h359 | | | 3.9.66 | Variable-Range MTRR Format Physical Base 8 | | | 3 9 67 | (MTRR_PHYSBASE8_REG_0_0_0_VTDBAR) — Offset 200h360<br>Variable-Range MTRR Format Physical Mask 8 | | | 3.3.07 | (MTRR_PHYSMASK8_REG_0_0_0_VTDBAR) — Offset 208h360 | | | 3.9.68 | Variable-Range MTRR Format Physical Base 9 | | | 2 0 60 | (MTRR_PHYSBASE9_REG_0_0_0_VTDBAR) — Offset 210h361<br>Variable-Range MTRR Format Physical Mask 9 | | | 3.3.03 | (MTRR_PHYSMASK9_REG_0_0_0_VTDBAR) — Offset 218h361 | | | 3.9.70 | Fault Recording Register Low [0] (FRCDL_REG_0_0_0_VTDBAR) — Offset 400h. | | | 2 0 71 | 362 Foult Becording Register High [0] (FRCDH REC. 0. 0. 0. VERRAR) Officet 400h | | | 3.9.71 | Fault Recording Register High [0] (FRCDH_REG_0_0_0_VTDBAR) — Offset 408h 363 | | | | Invalidate Address Register (IVA_REG_0_0_0_VTDBAR) — Offset 500h 364 | | 2.40 | | IOTLB Invalidate Register (IOTLB_REG_0_0_0_VTDBAR) — Offset 508h 365 | | 3.10 | | ADR (MCHBAR) Registers367 | | | | Summary of Registers | | | | P-State Limits (P_STATE_LIMITS_0_2_0_GTTMMADR) — Offset 138148h368<br>Primary Plane Turbo Power Policy (PRIP_TURBO_PLCY_0_2_0_GTTMMADR) — | | | | Offset 138158h | | | 3.10.4 | Secondare Plane Turbo Power Policy (SECP_TURBO_PLCY_0_2_0_GTTMMADR) — Offset 13815Ch370 | | | 3.10.5 | Cycle Sum of Active Graphics (PKG_GT_C0_ANY_0_2_0_GTTMMADR) — Offset | | | | 138180h370 | | | 3.10.6 | Cycle Sum of Overlapping Active GT and Core (PKG_GT_AND_IA_OVERLAP_0_2_0_GTTMMADR) — Offset 138188h371 | | | 3.10.7 | Cycle Sum of Any Active GT Slice (PKG_GT_C0_ANY_SLICE_0_2_0_GTTMMADR) | | | | - Offset 138190h | | | 3.10.8 | Cycle Sum of All Active GT Slice (PKG_GT_C0_SLICES_SUM_0_2_0_GTTMMADR) | | | 3.10.9 | <ul><li>— Offset 138198h371</li><li>Cycle Sum of Any Graphics (PKG_GT_C0_ANY_MEDIA_0_2_0_GTTMMADR) —</li></ul> | | | | Offset 1381A0h | | | 3.10.10 | OGT Performance Status (GT_PERF_STATUS_0_2_0_GTTMMADR) — Offset | | | 3 10 11 | | | | 5.10.11 | 373 | | | 3.10.12 | 2GT Thermal Interrupt (THERM_INTERRUPT_GT_0_2_0_GTTMMADR) — Offset | | | 2 10 13 | 1381BCh375<br>BPCU Reference Clock (PCU_REFERENCE_CLOCK_0_2_0_GTTMMADR) — Offset | | | 3.10.13 | 1381C8h | | | 3.10.14 | 4Graphics Any Ratio (PKG_GT_C0_ANY_RATIO_0_2_0_GTTMMADR) — Offset | | | 2 10 1 | 145868h | | | 3.10.15 | 5Cycle Sum of Any Active GT Slice Ratio<br>(PKG_GT_C0_ANY_SLICE_RATIO_0_2_0_GTTMMADR) — Offset 145870h 377 | | | | · · · · · · · · · · · · · · · · · · · | | | 3.10.16 | Offset 1459F0h | 277 | |------|----------|----------------------------------------------------------------------------------------------------------|--------------| | | 3.10.17 | 7Cycle Sum of Any Active Media (PKG_GT_C0_MEDIA_SUM_0_2_0_GTTMMA | . 3//<br>DR) | | | 0.20.27 | — Offset 1459F8h | | | Proc | essor Gi | raphics (D2:F0) | . 379 | | 4.1 | Process | sor Graphics Registers (D2:F0) | 379 | | | 4.1.1 | Summary of Registers | | | | 4.1.2 | Vendor ID (VID2_0_2_0_PCI) — Offset 0h | . 381 | | | 4.1.3 | Device ID (DID2_0_2_0_PCI) — Offset 2h | | | | 4.1.4 | PCI Command (PCICMD_0_2_0_PCI) — Offset 4h | | | | 4.1.5 | PCI Status (PCISTS2_0_2_0_PCI) — Offset 6h | | | | 4.1.6 | Revision Identification and Class Code register (RID2_CC_0_2_0_PCI) — Of | | | | | 8h | | | | 4.1.7 | Cache Line Size (CLS_0_2_0_PCI) — Offset Ch | . 385 | | | 4.1.8 | Master Latency Timer (MLT2_0_2_0_PCI) — Offset Dh | . 385 | | | 4.1.9 | Header Type (HDR2_0_2_0_PCI) — Offset Eh | . 385 | | | 4.1.10 | Built In Self Test (BIST_0_2_0_PCI) — Offset Fh | | | | 4.1.11 | Graphics Translation Table Memory Mapped Range Address | | | | | (GTTMMADR0_0_2_0_PCI) — Offset 10h | . 386 | | | 4.1.12 | Graphics Translation Table Memory Mapped Range Address | | | | 4 4 4 6 | (GTTMMADR1_0_2_0_PCI) — Offset 14h | | | | | Graphics Memory Range Address (GMADR0_0_2_0_PCI) — Offset 18h | | | | | Graphics Memory Range Address (GMADR1_0_2_0_PCI) — Offset 1Ch | | | | | I/O Base Address (IOBAR_0_2_0_PCI) — Offset 20h | | | | 4.1.16 | Subsystem Vendor Identification (SVID2_0_2_0_PCI) — Offset 2Ch | . 390 | | | | Subsystem Identification (SID2_0_2_0_PCI) — Offset 2Eh | | | | | Video BIOS ROM Base Address (ROMADR_0_2_0_PCI) — Offset 30h | | | | | Capabilities Pointer (CAPPOINT_0_2_0_PCI) — Offset 34h Interrupt Line (INTRLINE_0_2_0_PCI) — Offset 3Ch | | | | | Interrupt Pin (INTRPIN_0_2_0_PCI) — Offset 3Dh | | | | | Minimum Grant (MINGNT_0_2_0_PCI) — Offset 3Eh | | | | | Maximum Latency (MAXLAT_0_2_0_PCI) — Offset 3Fh | | | | 4 1 24 | Capability Identifier (CAPIDO_0_2_0_PCI) — Offset 40h | 394 | | | 4 1 25 | Capabilities Control (CAPCTRL0_0_2_0_PCI) — Offset 42h | 394 | | | | Capabilities A (CAPIDO_A_0_2_0_PCI) — Offset 44h | | | | | Capabilities B (CAPID0_B_0_2_0_PCI) — Offset 48h | | | | | PCI Mirror of GMCH Graphics Control (MGGC0_0_2_0_PCI) — Offset 50h | | | | | Mirror of Device Enable (DEVEN0_0_2_0_PCI) — Offset 54h | | | | | Device 2 Control (DEV2CTL_0_2_0_PCI) — Offset 58h | | | | | Multi Size Aperture Control (MSAC_0_2_0_PCI) — Offset 60h | | | | | Push Aperture (PUSHAP_0_2_0_PCI) — Offset 68h | | | | 4.1.33 | VTd Status (VTD_STATUS_0_2_0_PCI) — Offset 6Ch | . 400 | | | 4.1.34 | PCI Express Capability Header (PCIECAPHDR_0_2_0_PCI) — Offset 70h | . 400 | | | | PCI Express Capability (PCIECAP_0_2_0_PCI) — Offset 72h | | | | | Device Capabilities (DEVICECAP_0_2_0_PCI) — Offset 74h | | | | 4.1.37 | PCI Express Device Control (DEVICECTL_0_2_0_PCI) — Offset 78h | . 402 | | | | PCI Express Capability Structure (DEVICESTS_0_2_0_PCI) — Offset 7Ah | | | | 4.1.39 | Message Signaled Interrupts Capability ID (MSI_CAPID_0_2_0_PCI) — Offsi | | | | | ACh | | | | | Message Control (MC_0_2_0_PCI) — Offset AEh | | | | | Message Address (MA_0_2_0_PCI) — Offset B0h | | | | 4.1.42 | Message Data (MD_0_2_0_PCI) — Offset B4h | . 406 | | | | MSI Mask Bits (MSI_MASK_0_2_0_PCI) — Offset B8h | | | | | MSI Pending Bits (MSI_PEND_0_2_0_PCI) — Offset BCh | | | | 4.1.45 | Mirror of Base Data of Stolen Memory (BDSM0_0_2_0_PCI) — Offset C0h | .40/ | | | 4.1.46 | Mirror of Base Data of Stolen Memory (BDSM1_0_2_0_PCI) — Offset C4h40 | 8 | |---|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----| | | 4.1.47 | Graphics VTD Base Address LSB (GFXVTDBAR_LSB_0_2_0_PCI) — Offset C8h 408 | | | | | Graphics VTD Base Address MSB (GFXVTDBAR_MSB_0_2_0_PCI) — Offset CCh 409 | | | | | Power Management Capabilities ID (PMCAPID_0_2_0_PCI) — Offset D0h 41 | | | | | Power Management Capabilities (PMCAP_0_2_0_PCI) — Offset D2h41 | | | | | Power Management Control and Status (PMCS_0_2_0_PCI) — Offset D4h 41 | | | | | Software SMI (SWSMI_0_2_0_PCI) — Offset E0h41 | | | | | Graphics System Event (GSE_0_2_0_PCI) — Offset E4h | | | | | Software SCI (SWSCI_0_2_0_PCI) — Offset E8h | | | | 4.1.55 | Device 2 Mirror of Protected Audio Video Path Control (PAVPC0_0_2_0_PCI) — Offset F0h41 | 4 | | | 4 1 56 | Device 2 Mirror of Protected Audio Video Path Control (PAVPC1_0_2_0_PCI) — | . — | | | 4.1.50 | Offset F4h | 4 | | | 4.1.57 | Stepping Revision ID (SRID_0_2_0_PCI) — Offset F8h41 | .5 | | | | ASL Storage (ASLS_0_2_0_PCI) — Offset FCh41 | | | | 4.1.59 | PASID Extended Capability Header (PASID_EXTCAP_0_2_0_PCI) — Offset 100h 416 | 1 | | | | PASID Capability (PASID_CAP_0_2_0_PCI) — Offset 104h41 | | | | | PASID Control (PASID_CTRL_0_2_0_PCI) — Offset 106h41 | | | | | ATS Extended Capability Header (ATS_EXTCAP_0_2_0_PCI) — Offset 200h41 | | | | 4.1.63 | ATS Capability (ATS_CAP_0_2_0_PCI) — Offset 204h41 | .8 | | | 4.1.64 | ATS Control (ATS_CTRL_0_2_0_PCI) — Offset 206h41 | .9 | | | | Page Request Extended Capability Header (PR_EXTCAP_0_2_0_PCI) — Offset 300h42 | 20 | | | | Page Request Control (PR_CTRL_0_2_0_PCI) — Offset 304h | | | | | Page Request Status (PR_STATUS_0_2_0_PCI) — Offset 306h | | | | | Outstanding Page Request Capacity (OPRC_0_2_0_PCI) — Offset 308h42 | | | | | Outstanding Page Request Allocation (OPRA_0_2_0_PCI) — Offset 30Ch42 SRIOV Extended Capability Header (SRIOV_ECAPHDR_0_2_0_PCI) — Offset 320 423 | | | | 4.1.71 | SRIOV Capabilities (SRIOV_CAP_0_2_0_PCI) — Offset 324h42 | 23 | | | | SRIOV Status (SRIOV_STS_0_2_0_PCI) — Offset 32Ah | | | | 4.1.73 | SRIOV Initial VFs (SRIOV_INITVFS_0_2_0_PCI) — Offset 32Ch | 24 | | | | SRIOV Total VFs (SRIOV_TOTVFS_0_2_0_PCI) — Offset 32Eh42 | | | | | First VF Offset (FIRST_VF_OFFSET_0_2_0_PCI) — Offset 334h | | | | 4.1.76 | VF Stride (VF_STRIDE_0_2_0_PCI) — Offset 336h | 6 | | | 4.1.77 | VF Device ID (VF_DEVICEID_0_2_0_PCI) — Offset 33Ah42 | 6 | | | | Supported Page Sizes (SUPPORTED_PAGE_SIZES_0_2_0_PCI) — Offset 33Ch 427 | | | | 4.1.79 | System Page Sizes (SYSTEM_PAGE_SIZES_0_2_0_PCI) — Offset 340h42 | 17 | | | | VF BARO Lower DWORD (VF_BARO_LDW_0_2_0_PCI) — Offset 344h | | | | | VF BAR0 Upper DWORD (VF_BAR0_UDW_0_2_0_PCI) — Offset 348h | | | | | VF BAR1 LDW (VF_BAR1_LDW_0_2_0_PCI) — Offset 34Ch | | | | | VF BAR1 UDW (VF_BAR1_UDW_0_2_0_PCI) — Offset 350h | | | | 4.1.84 | VF Migration State Array Offset (VF_MIGST_OFFSET_0_2_0_PCI) — Offset 35Cl 430 | n | | 5 | | * Controller Registers (D1:F0)43 | | | | | ary of Registers43 | | | | | Identifiers (ID) — Offset 0h43 | | | | | Command (CMD) — Offset 4h43 | | | | | y Status (PSTS) — Offset 6h43 | | | | | on ID (RID_CC) — Offset 8h43 | | | | 5.6 Cache | Line Size (CLS) — Offset Ch44 | 0 | | | | | | | 5.7 | Primary Latency Timer (PLT) — Offset Dh | | |------|---------------------------------------------------------------------|-----| | 5.8 | Header Type (HTYPE) — Offset Eh | 441 | | 5.9 | Base Address Register 0 (BAR0) — Offset 10h | 441 | | 5.10 | Base Address Register 1 (BAR1) — Offset 14h | 442 | | 5.11 | Bus Numbers (BNUM_SLT) — Offset 18h | | | 5.12 | I/O Base And Limit (IOBL) — Offset 1Ch | 443 | | 5.13 | Secondary Status (SSTS) — Offset 1Eh | 443 | | 5.14 | Memory Base And Limit (MBL) — Offset 20h | 444 | | 5.15 | Prefetchable Memory Base And Limit (PMBL) — Offset 24h | 445 | | 5.16 | Prefetchable Memory Base Upper 32 Bits (PMBU32) — Offset 28h | 446 | | 5.17 | Prefetchable Memory Limit Upper 32 Bits (PMLU32) — Offset 2Ch | 446 | | 5.18 | Capabilities List Pointer (CAPP) — Offset 34h | 446 | | 5.19 | Interrupt Information Byte 0 (INTRB0) — Offset 3Ch | 447 | | 5.20 | Interrupt Information Byte 1 (INTRB1) — Offset 3Dh | 448 | | 5.21 | Bridge Control (BCTRL) — Offset 3Eh | 448 | | 5.22 | Capabilities List (CLIST) — Offset 40h | | | 5.23 | PCI Express Capabilities (XCAP) — Offset 42h | 450 | | 5.24 | Device Capabilities (DCAP) — Offset 44h | 451 | | 5.25 | Device Control (DCTL) — Offset 48h | | | 5.26 | Device Status (DSTS) — Offset 4Ah | 453 | | 5.27 | Link Capabilities (LCAP) — Offset 4Ch | | | 5.28 | Link Control (LCTL) — Offset 50h | 456 | | 5.29 | Link Status (LSTS) — Offset 52h | 458 | | 5.30 | Slot Capabilities (SLCAP) — Offset 54h | 459 | | 5.31 | Slot Control (SLCTL) — Offset 58h | 461 | | 5.32 | Slot Status (SLSTS) — Offset 5Ah | 462 | | 5.33 | Root Control (RCTL) — Offset 5Ch | 464 | | 5.34 | Root Capabilities (ROOTCAP) — Offset 5Eh | 465 | | 5.35 | Root Status (RSTS) — Offset 60h | | | 5.36 | Device Capabilities 2 (DCAP2) — Offset 64h | 466 | | 5.37 | Device Control 2 (DCTL2) — Offset 68h | 468 | | 5.38 | Device Status 2 (DSTS2) — Offset 6Ah | 470 | | 5.39 | Link Capabilities 2 (LCAP2) — Offset 6Ch | 470 | | 5.40 | Link Control 2 (LCTL2) — Offset 70h | 472 | | 5.41 | Link Status 2 (LSTS2) — Offset 72h | 474 | | 5.42 | Slot Capabilities 2 (SLCAP2) — Offset 74h | 475 | | 5.43 | Slot Control 2 (SLCTL2) — Offset 78h | | | 5.44 | Slot Status 2 (SLSTS2) — Offset 7Ah | 475 | | 5.45 | Message Signaled Interrupt Identifiers (MID) — Offset 80h | 475 | | 5.46 | Message Signaled Interrupt Message (MC) — Offset 82h | | | 5.47 | Message Signaled Interrupt Message Address (MA) — Offset 84h | 477 | | 5.48 | Message Signaled Interrupt Message Upper Address (MUA) — Offset 88h | 477 | | 5.49 | Message Signaled Interrupt Message Data (MD) — Offset 8Ch | 478 | | 5.50 | Subsystem Vendor Capability (SVCAP) — Offset 98h | | | 5.51 | Subsystem Vendor IDs (SVID) — Offset 9Ch | 478 | | 5.52 | Power Management Capability (PMCAP) — Offset A0h | | | 5.53 | PCI Power Management Capabilities (PMC) — Offset A2h | | | 5.54 | PCI Power Management Control (PMCS) — Offset A4h | | | 5.55 | Advanced Error Extended (AECH) — Offset 100h | | | 5.56 | Uncorrectable Error Status (UES) — Offset 104h | | | 5.57 | Uncorrectable Error Mask (UEM) — Offset 108h | | | 5.58 | Uncorrectable Error Severity (UEV) — Offset 10Ch | | | 5.59 | Correctable Error Status (CES) — Offset 110h | | | 5.60 | Correctable Error Mask (CEM) — Offset 114h | 487 | | 5.61 | Advanced Error Capabilities And Control (AECC) — Offset 118h | 488 | | 5.62 | Header Log (HL_DW1) — Offset 11Ch | 488 | |-------|-------------------------------------------------------------------------|-----| | 5.63 | Header Log (HL_DW2) — Offset 120h | 489 | | 5.64 | Header Log (HL_DW3) — Offset 124h | 489 | | 5.65 | Header Log (HL_DW4) — Offset 128h | 490 | | 5.66 | Root Error Command (REC) — Offset 12Ch | | | 5.67 | Root Error Status (RES) — Offset 130h | | | 5.68 | Error Source Identification (ESID) — Offset 134h | 492 | | 5.69 | TLP Prefix Log 1 (TLPPL1) — Offset 138h | | | 5.70 | TLP Prefix Log 2 (TLPPL2) — Offset 13Ch | | | 5.71 | TLP Prefix Log 3 (TLPPL3) — Offset 140h | | | | TLP Prefix Log 4 (TLPPL4) — Offset 144h | | | 5.73 | PTM Extended Capability Header (PTMECH) — Offset 150h | | | 5.74 | PTM Capability (PTMCAPR) — Offset 154h | 495 | | 5.75 | PTM Control (PTMCTLR) — Offset 158h | | | 5.76 | L1 Sub-States Extended Capability Header (L1SECH) — Offset 200h | 497 | | 5.77 | L1 Sub-States Capabilities (L1SCAP) — Offset 204h | 497 | | 5.78 | L1 Sub-States Control 1 (L1SCTL1) — Offset 208h | 100 | | | L1 Sub-States Control 2 (L1SCTL2) — Offset 200h | 500 | | | ACS Extended Capability Header (ACSECH) — Offset 220h | | | 5.81 | ACS Capability (ACSCAPR) — Offset 224h | 201 | | 5.82 | ACS Control (ACSCTLR) — Offset 22411 | | | 5.83 | Port VC Capability Register 1 (PVCCR1) — Offset 284h | 202 | | | | | | 5.84 | Port VC Capability 2 (PVCC2) — Offset 288h | | | 5.85 | Port VC Status (PVCS) — Offset 28Eh | | | 5.86 | | | | 5.87 | Virtual Channel 0 Resource Capability (V0VCRC) — Offset 290h | | | 5.88 | Virtual Channel 0 Resource Control (V0CTL) — Offset 294h | | | 5.89 | Virtual Channel 0 Resource Status (V0STS) — Offset 29Ah | | | 5.90 | Virtual Channel 1 Resource Capability (V1VCRC) — Offset 29Ch | | | 5.91 | Virtual Channel 1 Resource Control (V1CTL) — Offset 2A0h | 510 | | 5.92 | Virtual Channel 1 Resource Status (V1STS) — Offset 2A6h | | | 5.93 | DPC Extended Capability Header (DPCECH) — Offset A00h | | | 5.94 | DPC Capability (DPCCAPR) — Offset A04h | | | 5.95 | DPC Control (DPCCTLR) — Offset A06h | 513 | | 5.96 | DPC Status (DPCSR) — Offset A08h | | | 5.97 | DPC Error Source ID (DPCESIDR) — Offset A0Ah | 515 | | 5.98 | RP PIO Status (RPPIOSR) — Offset A0Ch | | | 5.99 | RP PIO Mask (RPPIOMR) — Offset A10h | | | | RP PIO Severity (RPPIOVR) — Offset A14h | | | | RP PIO SysError (RPPIOSER) — Offset A18h | | | | RP PIO Exception (RPPIOER) — Offset A1Ch | | | | RP PIO Header Log DW1 (RPPIOHLR_DW1) — Offset A20h | | | | RP PIO Header Log DW2 (RPPIOHLR_DW2) — Offset A24h | | | | RP PIO Header Log DW3 (RPPIOHLR_DW3) — Offset A28h | | | | RP PIO Header Log DW4 (RPPIOHLR_DW4) — Offset A2Ch | | | | Secondary PCI Express Extended Capability Header (SPEECH) — Offset A30h | | | | Link Control 3 (LCTL3) — Offset A34h | | | 5.109 | Lane Error Status (LES) — Offset A38h | 524 | | | Lane 0 And Lane 1 Equalization Control (L01EC) — Offset A3Ch | | | | Lane 2 And Lane 3 Equalization Control (L23EC) — Offset A40h | | | 5.112 | Lane 4 And Lane 5 Equalization Control (L45EC) — Offset A44h | 528 | | 5.113 | Lane 6 And Lane 7 Equalization Control (L67EC) — Offset A48h | 529 | | | Lane 8 And Lane 9 Equalization Control (L89EC) — Offset A4Ch | | | | Lane 10 And Lane 11 Equalization Control (L1011EC) — Offset A50h | | | | Lane 12 And Lane 13 Equalization Control (L1213EC) — Offset A54h | | | | Lane 14 And Lane 15 Equalization Control (L1415EC) — Offset A58h | | |-------------|-----------------------------------------------------------------------------------------------|----------| | 5.118 | Data Link Feature Extended Capability Header (DLFECH) — Offset A90h | 535 | | 5.119 | Data Link Feature Capabilities (DLFCAP) — Offset A94h | 536 | | 5.120 | Data Link Feature Status (DLFSTS) — Offset A98h | 537 | | 5.121 | Physical Layer 16.0 GT/s Extended Capability Header (PL16GECH) — Offset A9Ch | 537 | | 5.122 | Physical Layer 16.0 GT/s Capability (PL16CAP) — Offset AA0h | 538 | | | Physical Layer 16.0 GT/s Control (PL16CTL) — Offset AA4h | | | | Physical Layer 16.0 GT/s Status (PL16S) — Offset AA8h | | | | Physical Layer 16.0 GT/s Local Data Parity Mismatch Status (PL16LDPMS) — Offset A 539 | | | 5.126 | Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status (PL16FRDPMS) - Offset AB0h | -<br>530 | | 5.127 | Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status (PL16SRDPMS Offset AB4h | ) — | | E 120 | Physical Layer 16.0 GT/s Extra Status (PL16ES) — Offset AB8h | 240 | | 5.120 | Physical Layer 16.0 GT/s Lane 01 Equalization Control (PL16L01EC) — Offset ABCh. | 5/1 | | J.129 | Physical Layer 16.0 GT/s Lane 23 Equalization Control (PL16L23EC) — Offset ABCh. | 241 | | | Physical Layer 16.0 GT/s Lane 45 Equalization Control (PL16L25EC) — Offset ABEN . | | | | Physical Layer 16.0 GT/s Lane 43 Equalization Control (PL16L43EC) — Offset ACOII. | | | | | | | | Physical Layer 16.0 GT/s Lane 89 Equalization Control (PL16L89EC) — Offset AC4h . | | | | Physical Layer 16.0 GT/s Lane 1011 Equalization Control (PL16L1011EC) — Offset A0 545 | | | | Physical Layer 16.0 GT/s Lane 1213 Equalization Control (PL16L1213EC) — Offset A0 546 | | | 5.136 | Physical Layer 16.0 GT/s Lane 1415 Equalization Control (PL16L1415EC) — Offset AC 547 | CAh | | | Physical Layer 32.0 GT/s Extended Capability Header (G5ECH) — Offset ADCh | | | 5.138 | Physical Layer 32.0 GT/s Capability (G5CAP) — Offset AE0h | 549 | | 5.139 | Physical Layer 32.0 GT/s Control (G5CTL) — Offset AE4h | 550 | | 5.140 | Physical Layer 32.0 GT/s Status (G5STS) — Offset AE8h | 551 | | 5.141 | Receiver Modified TS Data 1 (RCVDMODTSDATA1) — Offset AECh | 552 | | | Receiver Modified TS Data 2 (RCVDMODTSDATA2) — Offset AF0h | | | 5.143 | Transmitted Modified TS Data 1 (TRNSMODTSDATA1) — Offset AF4h | 554 | | 5.144 | Transmitted Modified TS Data 2 (TRNSMODTSDATA2) — Offset AF8h | 555 | | | 32.0 GT/s Lane 0123 Equalization Control (G5LANEEQCTL_0) — Offset AFCh | | | | 32.0 GT/s Lane 4567 Equalization Control (G5LANEEQCTL_4) — Offset B00h | | | | 32.0 GT/s Lane 891011 Equalization Control (G5LANEEQCTL_8) — Offset B04h | | | | 32.0 GT/s Lane 12131415 Equalization Control (G5LANEEQCTL_12) — Offset B08h | | | | Alternate Protocol Extended Capability Header (APEC) — Offset BOCh | | | | Alternate Protocol Capabilities (APCAPR) — Offset B10h | | | | Alternate Protocol Control (APCTRLR) — Offset B14h | | | | | | | 5.153 | Alternate Protocol Data 1 (APD1R) — Offset B18h | 574 | | 5.154 | Alternate Protocol Selective Enable Mask (APSEMR) — Offset B20h | 575 | | | Multicast Extended Capability Header (MCECH) — Offset C00h | | | | Multicast Extended Capability (MCAPR) — Offset C04h | | | | Multicast Control (MCCTLR) — Offset C06h | | | | Multicast Base Address Register 1 (MCBADRR1) — Offset C08h | | | | Multicast Base Address Register 2 (MCBADRR2) — Offset CoCh | | | | Multicast Receive (MCRR) — Offset C10h | | | | Multicast Block All (MCBAR) — Offset C18h | | | | Multicast Block Untranslated (MCBUR) — Offset C20h | | | | Multicast Overlay BAR 1 (MCOB1) — Offset C28h | | | | Multicast Overlay BAR 1 (MCOB1) — Offset C2Ch | | | | VNN Removal Control (VNNREMCTL) — Offset C70h | | | $J. \pm UJ$ | VIVIA INCHIDARI COHUIDI ( VIVIVINELLICIE) — OHSEL C/OHIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIII | 200 | 6 | | VNN Removal Save And Restore Hardware Contexts 1 (VNNRSNRC1) — Offset C74h | | |-------------|--------------------------------------------------------------------------------------------------------------|-----------| | | Physical Layer 16.0 GT/s Margining Extended Capability Header (PL16MECH) — Offse EDCh | et<br>584 | | | Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status Byte 0 & 1 (PL16MPCPSB01) — Offset EE0h | 584 | | | Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status Byte 2 & 3 (PL16MPCPSB23) — Offset EE2h | | | | Physical Layer 16.0 GT/s Lane0 Margin Control and Status (PL16L0MCS) — Offset EE $585$ | | | | Physical Layer 16.0 GT/s Lane1 Margin Control and Status (PL16L1MCS) — Offset EE $586$ | | | | Physical Layer 16.0 GT/s Lane2 Margin Control and Status (PL16L2MCS) — Offset EE 586 | | | | Physical Layer 16.0 GT/s Lane3 Margin Control and Status (PL16L3MCS) — Offset EF 587 | | | | Physical Layer 16.0 GT/s Lane4 Margin Control and Status (PL16L4MCS) — Offset EF 587 | | | | Physical Layer 16.0 GT/s Lane5 Margin Control and Status (PL16L5MCS) — Offset EF 587 | | | | Physical Layer 16.0 GT/s Lane6 Margin Control and Status (PL16L6MCS) — Offset EF 587 | | | | Physical Layer 16.0 GT/s Lane7 Margin Control and Status (PL16L7MCS) — Offset F0 587 | | | | Physical Layer 16.0 GT/s Lane8 Margin Control and Status (PL16L8MCS) — Offset F0 587 | | | | Physical Layer 16.0 GT/s Lane9 Margin Control and Status (PL16L9MCS) — Offset F0 587 | | | | Physical Layer 16.0 GT/s Lane10 Margin Control and Status (PL16L10MCS) — Offset F 588 | | | | Physical Layer 16.0 GT/s Lane11 Margin Control and Status (PL16L11MCS) — Offset F 588 | | | | Physical Layer 16.0 GT/s Lane12 Margin Control and Status (PL16L12MCS) — Offset F 588 | | | | Physical Layer 16.0 GT/s Lane13 Margin Control and Status (PL16L13MCS) — Offset F 588 | | | | Physical Layer 16.0 GT/s Lane14 Margin Control and Status (PL16L14MCS) — Offset F 588 | | | 5.185 | Physical Layer 16.0 GT/s Lane15 Margin Control and Status (PL16L15MCS) — Offset F 588 | -20h | | PCI E | xpress* Controller Registers (D6:F0,2) | 589 | | 6.1 | Device Identifiers (ID) — Offset 0h | | | 6.2 | Device Command (CMD) — Offset 4h | 593 | | 6.3 | Primary Status (PSTS) — Offset 6h | | | 6.4 | Revision ID (RID_CC) — Offset 8h | | | 6.5 | Cache Line Size (CLS) — Offset Ch | | | 6.6 | Primary Latency Timer (PLT) — Offset Dh | | | 6.7 | Header Type (HTYPE) — Offset Eh | | | 6.8 | Bus Numbers (BNUM_SLT) — Offset 18h | | | 6.9<br>6.10 | I/O Base And Limit (IOBL) — Offset 1Ch | | | 6.11 | Memory Base And Limit (MBL) — Offset 20h | | | 6.12 | Prefetchable Memory Base And Limit (PMBL) — Offset 24h | | | 6.13 | Prefetchable Memory Base Upper 32 Bits (PMBU32) — Offset 28h | | | 6.14 | Prefetchable Memory Limit Upper 32 Bits (PMLU32) — Offset 2Ch | | | | Capabilities List Pointer (CAPP) — Offset 34h | | | | · | 602 | | 6.17 | Bridge Control (BCTRL) — Offset 3Eh | | |-------|-----------------------------------------------------------------|-------| | 6.18 | Capabilities List (CLIST) — Offset 40h | | | 6.19 | PCI Express Capabilities (XCAP) — Offset 42h | | | 6.20 | Device Capabilities (DCAP) — Offset 44h | | | 6.21 | Device Control (DCTL) — Offset 48h | | | 6.22 | Device Status (DSTS) — Offset 4Ah | 608 | | 6.23 | Link Capabilities (LCAP) — Offset 4Ch | 609 | | 6.24 | Link Control (LCTL) — Offset 50h | 611 | | 6.25 | Link Status (LSTS) — Offset 52h | 613 | | 6.26 | Slot Capabilities (SLCAP) — Offset 54h | 614 | | 6.27 | Slot Control (SLCTL) — Offset 58h | 615 | | 6.28 | Slot Status (SLSTS) — Offset 5Ah | 616 | | 6.29 | Root Control (RCTL) — Offset 5Ch | 617 | | 6.30 | Root Status (RSTS) — Offset 60h | 618 | | 6.31 | Device Capabilities 2 (DCAP2) — Offset 64h | | | 6.32 | Device Control 2 (DCTL2) — Offset 68h | 620 | | 6.33 | Device Status 2 (DSTS2) — Offset 6Ah | | | 6.34 | Link Capabilities 2 (LCAP2) — Offset 6Ch | | | 6.35 | Link Control 2 (LCTL2) — Offset 70h | | | 6.36 | Link Status 2 (LSTS2) — Offset 72h | | | 6.37 | Slot Capabilities 2 (SLCAP2) — Offset 74h | 628 | | 6.38 | Slot Control 2 (SLCTL2) — Offset 78h | 628 | | 6.39 | Slot Status 2 (SLSTS2) — Offset 7Ah | 628 | | 6.40 | Message Signaled Interrupt Identifiers (MID) — Offset 80h | 628 | | 6.41 | Message Signaled Interrupt Message (MC) — Offset 82h | 628 | | 6.42 | Message Signaled Interrupt Message Address (MA) — Offset 84h | | | 6.43 | Message Signaled Interrupt Message Data (MD) — Offset 88h | | | 6.44 | Subsystem Vendor Capability (SVCAP) — Offset 90h | | | 6.45 | Subsystem Vendor IDs (SVID) — Offset 94h | | | 6.46 | Power Management Capability (PMCAP) — Offset A0h | | | 6.47 | PCI Power Management Capabilities (PMC) — Offset A2h | | | 6.48 | PCI Power Management Control (PMCS) — Offset A4h | | | 6.49 | Advanced Error Extended (AECH) — Offset 100h | 633 | | 6.50 | Uncorrectable Error Status (UES) — Offset 104h | 634 | | 6.51 | Uncorrectable Error Mask (UEM) — Offset 108h | 635 | | 6.52 | Uncorrectable Error Severity (UEV) — Offset 10Ch | | | 6.53 | Correctable Error Status (CES) — Offset 110h | | | 6.54 | Correctable Error Mask (CEM) — Offset 114h | | | 6.55 | Advanced Error Capabilities And Control (AECC) — Offset 118h | | | 6.56 | Header Log (HL_DW1) — Offset 11Ch | | | 6.57 | Header Log (HL_DW2) — Offset 120h | 641 | | 6.58 | Header Log (HL DW3) — Offset 124h | | | 6.59 | Header Log (HL_DW4) — Offset 128h | | | 6.60 | Root Error Command (REC) — Offset 12Ch | | | 6.61 | Root Error Status (RES) — Offset 130h | | | 6.62 | Error Source Identification (ESID) — Offset 134h | | | 6.63 | PTM Extended Capability Header (PTMECH) — Offset 150h | 644 | | 6.64 | PTM Capability (PTMCAPR) — Offset 154h | 644 | | 6.65 | PTM Control (PTMCTLR) — Offset 158h | | | 6.66 | L1 Sub-States Extended Capability Header (L1SECH) — Offset 200h | | | 6.67 | L1 Sub-States Capabilities (L1SCAP) — Offset 204h | | | 6.68 | L1 Sub-States Control 1 (L1SCTL1) — Offset 208h | | | 6.69 | L1 Sub-States Control 2 (L1SCTL2) — Offset 20Ch | 650 | | 6.70 | ACS Extended Capability Header (ACSECH) — Offset 220h | | | 6.71 | ACS Capability (ACSCAPR) — Offset 224h | | | J., ± | | J J I | | 6.72 | ACS Control (ACSCTLR) — Offset 226h | 652 | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | 6.73 | Port VC Capability Register 1 (PVCCR1) — Offset 284h | 653 | | 6.74 | Port VC Capability 2 (PVCC2) — Offset 288h | | | 6.75 | Port VC Control (PVCC) — Offset 28Ch | | | 6.76 | Port VC Status (PVCS) — Offset 28Eh | | | 6.77 | Virtual Channel 0 Resource Capability (V0VCRC) — Offset 290h | 656 | | 6.78 | Virtual Channel 0 Resource Control (V0CTL) — Offset 294h | | | 6.79 | Virtual Channel 0 Resource Status (V0STS) — Offset 29Ah | | | 6.80 | Virtual Channel 1 Resource Capability (V1VCRC) — Offset 29Ch | | | 6.81 | Virtual Channel 1 Resource Control (V1CTL) — Offset 2A0h | | | 6.82 | Virtual Channel 1 Resource Status (V1STS) — Offset 2A6h | | | 6.83 | DPC Extended Capability Header (DPCECH) — Offset A00h | | | 6.84 | DPC Capability (DPCCAPR) — Offset A04h | | | 6.85 | DPC Control (DPCCTLR) — Offset A06h | | | 6.86 | DPC Status (DPCSR) — Offset A08h | | | 6.87 | DPC Error Source ID (DPCESIDR) — Offset A0Ah | | | 6.88 | RP PIO Status (RPPIOSR) — Offset A0Ch | | | 6.89 | RP PIO Mask (RPPIOMR) — Offset A10h | | | 6.90 | RP PIO Severity (RPPIOVR) — Offset A14h | | | 6.91 | RP PIO SysError (RPPIOSER) — Offset A18h | | | 6.92 | RP PIO Exception (RPPIOER) — Offset A1Ch | | | 6.93 | RP PIO Header Log DW1 (RPPIOHLR_DW1) — Offset A20h | | | 6.94 | RP PIO Header Log DW2 (RPPIOHLR DW2) — Offset A24h | | | 6.95 | RP PIO Header Log DW3 (RPPIOHLR_DW3) — Offset A28h | | | 6.96 | RP PIO Header Log DW4 (RPPIOHLR_DW4) — Offset A2Ch | 673 | | 6.97 | Secondary PCI Express Extended Capability Header (SPEECH) — Offset A30h | 673 | | 6.98 | Link Control 3 (LCTL3) — Offset A34h | 674 | | 6.99 | · · · | | | | Lane 0 And Lane 1 Equalization Control (L01EC) — Offset A3Ch | | | | Lane 2 And Lane 3 Equalization Control (L3EC) — Offset A40h | | | | Lane 4 And Lane 5 Equalization Control (L45EC) — Offset A44h | | | 6 103 | Lane 6 And Lane 7 Equalization Control (L67EC) — Offset A48h | 680 | | | Lane 8 And Lane 9 Equalization Control (L89EC) — Offset A4Ch | | | | Lane 10 And Lane 11 Equalization Control (L1011EC) — Offset A50h | | | | Lane 12 And Lane 13 Equalization Control (L1213EC) — Offset A54h | | | | Lane 14 And Lane 15 Equalization Control (L1415EC) — Offset A58h | | | | Data Link Feature Extended Capability Header (DLFECH) — Offset A90h | | | 6 109 | Data Link Feature Capabilities (DLFCAP) — Offset A94h | 687 | | | Data Link Feature Status (DLFSTS) — Offset A98h | | | | Physical Layer 16.0 GT/s Extended Capability Header (PL16GECH) — Offset A9Ch | | | | Physical Layer 16.0 GT/s Capability (PL16CAP) — Offset AA0h | | | | Physical Layer 16.0 GT/s Control (PL16CTL) — Offset AA4h | | | | Physical Layer 16.0 GT/s Status (PL16S) — Offset AA8h | | | 6 115 | Physical Layer 16.0 GT/s Local Data Parity Mismatch Status (PL16LDPMS) — Offset A | ΔCh | | 0.115 | 690 | , (Ci | | 6.116 | Physical Layer 16.0 GT/s First Retimer Data Parity Mismatch Status (PL16FRDPMS) - | _ | | 0.220 | Offset AB0h | | | 6.117 | Physical Layer 16.0 GT/s Second Retimer Data Parity Mismatch Status (PL16SRDPMS | | | | Offset AB4h | | | 6.118 | Physical Layer 16.0 GT/s Extra Status (PL16ES) — Offset AB8h | | | | | | | | Physical Layer 16.0 GT/s Lane 01 Equalization Control (PL16L01EC) — Offset ABCh | 692 | | | | | | 6.120 | Physical Layer 16.0 GT/s Lane 01 Equalization Control (PL16L01EC) — Offset ABCh | 692 | | 6.120<br>6.121 | Physical Layer 16.0 GT/s Lane 01 Equalization Control (PL16L01EC) — Offset ABCh Physical Layer 16.0 GT/s Lane 23 Equalization Control (PL16L23EC) — Offset ABEh | 692<br>693 | | 6.124 | Physical Layer 16.0 GT/s Lane 1011 Equalization Control (PL16L1011EC) — Offset AC6h 696 | |-------|------------------------------------------------------------------------------------------------| | 6.125 | Physical Layer 16.0 GT/s Lane 1213 Equalization Control (PL16L1213EC) — Offset AC8h 697 | | 6.126 | Physical Layer 16.0 GT/s Lane 1415 Equalization Control (PL16L1415EC) — Offset ACAh 698 | | | VNN Removal Control (VNNREMCTL) — Offset C70h | | | VNN Removal Save And Restore Hardware Contexts 1 (VNNRSNRC1) — Offset C74h 700 | | 6.129 | Physical Layer 16.0 GT/s Margining Extended Capability Header (PL16MECH) — Offset EDCh | | 6.130 | Physical Layer 16.0 GT/s Margining Port Capabilities and Port Status (PL16MPCPS) — Offset EE0h | | 6.131 | Physical Layer 16.0 GT/s Lane0 Margin Control and Status (PL16L0MCS) — Offset EE4h . 704 | | 6.132 | Physical Layer 16.0 GT/s Lane1 Margin Control and Status (PL16L1MCS) — Offset EE8h . 705 | | 6.133 | Physical Layer 16.0 GT/s Lane2 Margin Control and Status (PL16L2MCS) — Offset EECh . 705 | | 6.134 | Physical Layer 16.0 GT/s Lane3 Margin Control and Status (PL16L3MCS) — Offset EF0h . 705 $$ | | | Physical Layer 16.0 GT/s Lane4 Margin Control and Status (PL16L4MCS) — Offset EF4h . 705 | | | Physical Layer 16.0 GT/s Lane5 Margin Control and Status (PL16L5MCS) — Offset EF8h . 705 | | | Physical Layer 16.0 GT/s Lane6 Margin Control and Status (PL16L6MCS) — Offset EFCh . 706 $$ | | | Physical Layer 16.0 GT/s Lane7 Margin Control and Status (PL16L7MCS) — Offset F00h . 706 | | | Physical Layer 16.0 GT/s Lane8 Margin Control and Status (PL16L8MCS) — Offset F04h . 706 | | | Physical Layer 16.0 GT/s Lane9 Margin Control and Status (PL16L9MCS) — Offset F08h . 706 | | | Physical Layer 16.0 GT/s Lane10 Margin Control and Status (PL16L10MCS) — Offset F0Ch 706 | | | Physical Layer 16.0 GT/s Lane11 Margin Control and Status (PL16L11MCS) — Offset F10h 706 | | | Physical Layer 16.0 GT/s Lane12 Margin Control and Status (PL16L12MCS) — Offset F14h 706 | | | Physical Layer 16.0 GT/s Lane13 Margin Control and Status (PL16L13MCS) — Offset F18h 707 | | | Physical Layer 16.0 GT/s Lane14 Margin Control and Status (PL16L14MCS) — Offset F1Ch 707 | | | Physical Layer 16.0 GT/s Lane15 Margin Control and Status (PL16L15MCS) — Offset F20h 707 | | | Feature Control 2 (FCTL2) — Offset 1330h | | Dyna | mic Tuning Technology Registers (D4:F0)708 | | 7.1 | Summary of Registers708 | | 7.2 | Vendor ID (VID_0_4_0_PCI) — Offset 0h | | 7.3 | Device ID (DID_0_4_0_PCI) — Offset 2h | | 7.4 | PCI Command (PCICMD_0_4_0_PCI) — Offset 4h | | 7.5 | PCI Status (PCISTS_0_4_0_PCI) — Offset 6h | | 7.6 | Revision ID (RID_0_4_0_PCI) — Offset 8h | | 7.7 | Class Code (CC_0_4_0_PCI) — Offset 9h | | 7.8 | Extended Class Code (CC_0_4_0_NOPI_PCI) — Offset Ah | | 7.9 | Cache Line Size Register (CLS_0_4_0_PCI) — Offset Ch | | 7.10 | Master Latency Timer (MLT_0_4_0_PCI) — Offset Dh | 7 | | 7.11 | Header Type (HDR_0_4_0_PCI) — Offset Eh | 714 | |---|--------------|--------------------------------------------------------------------------------------|-----| | | 7.12 | | 714 | | | 7.13 | Thermal Controller Base Address (TMBAR_0_4_0_PCI) — Offset 10h | 715 | | | 7.14 | Subsystem Vendor ID (SVID_0_4_0_PCI) — Offset 2Ch | 716 | | | 7.15 | Subsystem ID (SID_0_4_0_PCI) — Offset 2Eh | 716 | | | 7.16 | Capability Pointer (CAPPOINT_0_4_0_PCI) — Offset 34h | 717 | | | 7.17 | Interrupt Line Register (INTRLINE_0_4_0_PCI) — Offset 3Ch | 717 | | | 7.18 | Interrupt Pin Register (INTRPIN_0_4_0_PCI) — Offset 3Dh | | | | 7.19 | Minimum Guaranteed (MINGNT_0_4_0_PCI) — Offset 3Eh | | | | 7.20 | Maximum Latency (MAXLAT_0_4_0_PCI) — Offset 3Fh | | | | 7.21 | Device Enable (DEVEN_0_4_0_PCI) — Offset 54h | | | | 7.22 | Capabilities A (CAPIDO_A_0_4_0_PCI) — Offset E4h | | | | 7.23 | Capabilities B (CAPID0_B_0_4_0_PCI) — Offset E8h | 724 | | 8 | Imag | e Processing Unit Registers (D5:F0) | 726 | | | 8.1 | Summary of Registers | | | | 8.2 | Vendor ID and Device ID (VID_DID) — Offset 0h | | | | 8.3 | Command and Status (PCICMD_PCISTS) — Offset 4h | | | | 8.4 | Revision ID and Class Code (RID_CC) — Offset 8h | 728 | | | 8.5 | Cache Line Size, Master Latency Timer, Header Type and BIST (CLS_MLT_HT_BIST) | _ | | | | Offset Ch | | | | 8.6 | ISPMMADR LSB (ISPMMADR_LOW) — Offset 10h | | | | 8.7 | ISPMMADR MSB (ISPMMADR_HIGH) — Offset 14h | 730 | | | 8.8 | Subsystem Vendor ID and Subsystem ID (SVID_SID) — Offset 2Ch | | | | 8.9 | Capabilities Pointer (CAPPOINT) — Offset 34h | | | | 8.10 | Interrupt Properties (INTR) — Offset 3Ch | | | | 8.11 | PCIe Capabilities (PCIECAPHDR_PCIECAP) — Offset 70h | | | | 8.12 | Device Capabilities (DEVICECAP) — Offset 74h | | | | 8.13 | Device Capabilities and Control (DEVICECTL_DEVICESTS) — Offset 78h | | | | 8.14 | MSI Capabilities and MSI Control (MSI_CAPID) — Offset ACh | | | | 8.15 | MSI Address Low (MSI_ADDRESS_LO) — Offset B0h | 735 | | | 8.16 | MSI Address flight (MSI_ADDRESS_fl) — Offset B4H | 735 | | | 8.17<br>8.18 | MSI Data (MSI_DATA) — Offset B8h Power Management Capabilities (PMCAP) — Offset D0h | | | | 8.19 | Power Management Control and Status (PMCS) — Offset D4h | | | | 8.20 | IPUVTDBAR Base Address Register (IPUVTDBAR_LOW) — Offset F0h | | | | 8.21 | IPUVTDBAR Base Address Register (IPUVTDBAR_LOW) — Offset F4h | | | | | | | | 9 | | s Newton Algorithm Registers (D8:F0) | | | | 9.1 | Summary of Registers | | | | 9.2 | Vendor & Device ID (IDENTIFICATION) — Offset 0h | | | | 9.3 | Device Control (DCTRL) — Offset 4h | | | | 9.4 | Device Status (DSTS) — Offset 6h | | | | 9.5 | Revision ID & Class Codes (RID_DLCO) — Offset 8h | | | | 9.6 | Cache Line Size (CLS) — Offset Ch | | | | 9.7 | Header Type (HTYPE) — Offset Eh | | | | 9.8 | Built-in Self Test (BIST) — Offset Fh | | | | 9.9 | GNA Base Address High (GNABAL) — Offset 10h | | | | 9.10 | GNA Base Address High (GNABAH) — Offset 14h | | | | 9.11 | | | | | 9.12 | Sub System Identifiers (SSI) — Offset 2Eh | | | | 9.13<br>9.14 | Interrupt Line (INTL) — Offset 3Ch | | | | 9.14 | Interrupt Pin Register (INTP) — Offset 3Dh | | | | 9.16 | Min Grant And Min Latency Register (MINGNTLAT) — Offset 3Eh | | | | 9.17 | | | | | | | | | | 9.18 | Message Signaled Interrupt Capability ID (MSICAPID) — Offset 90h | | |----|--------------|---------------------------------------------------------------------------------|------------| | | 9.19 | Message Signaled Interrupt Message Control (MC) — Offset 92h | | | | 9.20 | Message Signaled Interrupt Message Address (MA) — Offset 94h | | | | 9.21 | Message Signaled Interrupt Message Data (MD) — Offset 98h | | | | 9.22 | D0i3 Capability ID (D0I3CAPID) — Offset A0h | | | | 9.23 | D0i3 Capability (D0I3CAP) — Offset A2h | | | | 9.24 | D0i3 Vendor Extended Capability Register (D0I3VSEC) — Offset A4h | | | | 9.25 | D0i3 SW LTR Pointer Register (D0I3SWLTRPTR) — Offset A8h | /55 | | | 9.26<br>9.27 | D0i3 DevIdle Pointer Register (D0I3DEVIDLEPTR) — Offset ACh | /55 | | | 9.27 | D0i3 Power Control Enables Register (PCE) — Offset B2h | | | | 9.29 | Power Management Capability ID (PMCAPID) — Offset DCh | | | | 9.30 | Power Management Capability (PMCAP) — Offset DEh | | | | 9.31 | Power Management Control Status (PMCS) — Offset E0h | | | | 9.32 | FLR Capability ID (FLRCAPID) — Offset F0h | | | | 9.33 | FLR Capability Length And Version (FLRMISC) — Offset F2h | | | | 9.34 | FLR Control Register (FLRCTL) — Offset F4h | | | | 9.35 | FLR Status Register (FLRSTS) — Offset F5h | 761 | | | Cunck | Log & Telemetry Registers (D10:F0) | | | LO | | | | | | 10.1<br>10.2 | Summary of Registers Device ID And Vendor ID (VENDOR_ID_DEVICE_ID) — Offset 0h | /02<br>762 | | | 10.2 | Command and Status (COMMAND_STATUS) — Offset 4h | | | | 10.3 | Revision ID (REVISION_ID) — Offset 8h | | | | 10.5 | Cache Line Size (CACHE_LINE_SIZE) — Offset Ch | | | | 10.6 | PM Base Address (PM_BAR) — Offset 10h | | | | 10.7 | Subsystem Vendor ID (SUBSYSTEM_VENDOR_ID) — Offset 2Ch | | | | 10.8 | Capabilities Pointer (CAPABILITIES_POINTER) — Offset 34h | | | | | Interrupt line (INTERRUPT_LINE) — Offset 3Ch | 768 | | | 10.10 | PCIe Capability ID (PCIE_CAPID) — Offset 70h | 769 | | | 10.11 | Device Capabilities (DEV_CAP) — Offset 74h | 769 | | | | PCIE Device Control and Status (DEV_CTL_STS) — Offset 78h | | | | | Power Management Capabilities (PM_CAPID) — Offset D0h | | | | 10.14 | Power Management Control Status (PM_CONTROL_STATUS) — Offset D4h | 772 | | | | Telemetry Capability Header (TELEM_CAPABILITY_HEADER) — Offset 100h | | | | | Telemetry VSEC 0 (TELEM_VSEC_0) — Offset 104h | | | | | Telemetry VSEC 1 (TELEM_VSEC_1) — Offset 108h | | | | 10.18 | Telemetry VSEC 2 (TELEM_VSEC_2) — Offset 10Ch | //4 | | | | Watcher Capability Header (WATCHER_CAPABILITY_HEADER) — Offset 110h | | | | 10.20 | Watcher VSEC 0 (WATCHER_VSEC_0) — Offset 114h | //ɔ | | | | Watcher VSEC 1 (WATCHER_VSEC_1) — Offset 116h | | | | | Crashlog Capability Header (CRASHLOG_CAPABILITY_HEADER) — Offset 120h | | | | | Crashlog VSEC 0 (CRASHLOG_VSEC_0) — Offset 124h | | | | | Crashlog VSEC 1 (CRASHLOG_VSEC_1) — Offset 128h | | | | | Crashlog VSEC 2 (CRASHLOG_VSEC_2) — Offset 12Ch | | | | | / | | | l1 | | ne Management Device (D14:F0) | | | | 11.1 | Volume Management Device (D14:F0) | | | | | 11.1.1 Summary of Registers | 7/8<br>סכר | | | | 11.1.2 Vendor ID (VID_0_14_0_PCI) — Offset Un | | | | | 11.1.4 PCI Command (PCICMD_0_14_0_PCI) — Offset 4h | //9<br>270 | | | | 11.1.5 PCI Status (PCISTS_0_14_0_PCI) — Offset 6h | | | | | 11.1.6 Revision ID (RID_0_14_0_PCI) — Offset 8h | | | | | 11.1.7 Class Code Register Interface (CCRIF_0_14_0_PCI) — Offset 9h | | | | | | | | | | 11.1.8 | Class Code Register Classes (CCRC_0_14_0_PCI) — Offset Ah783 | |----|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Cache Line Size (CLSR_0_14_0_PCI) — Offset Ch | | | | | OHeader Type (HDR_0_14_0_PCI) — Offset Eh784 | | | | 11.1.11 | LVMD Configuration Base Address (CFGBAR_0_14_0_PCI) — Offset 10h 784 | | | | 11.1.12 | 2VMD Memory Base Address Range 1 (MEMBAR1_0_14_0_PCI) — Offset 18h 785 | | | | 11.1.13 | BVMD Memory Base Address Range 2 (MEMBAR2_0_14_0_PCI) — Offset 20h 786 | | | | 11.1.14 | 4Subsystem Vendor ID (SVID_0_14_0_PCI) — Offset 2Ch786 | | | | 11.1.15 | 5Subsystem ID (SSID_0_14_0_PCI) — Offset 2Eh | | | | 11.1.16 | 5Capability Pointer (CAPPTR_0_14_0_PCI) — Offset 34h787 | | | | | 7Interrupt Line Register (INTL_0_14_0_PCI) — Offset 3Ch787 | | | | | BInterrupt Pin Register (INTPIN_0_14_0_PCI) — Offset 3Dh | | | 11.2 | | e Management Device MEMBAR2 Registers | | | | 11.2.1 | Summary of Registers | | | | 11.2.2 | MSI-X Table Address Register 0 (MSIXADDR_0_14_0_MEMBAR2[0]) — Offset 0h 789 | | | | 11.2.3 | MSI-X Message Data Register 0 (MSIXDATA_0_14_0_MEMBAR2[0]) — Offset 8h 789 | | | | 11.2.4 | MSI-X Vector Control Register 0 (MSIXVCTL_0_14_0_MEMBAR2[0]) — Offset Ch 790 | | | | | MSI-X Pending Bit Array (MSIXPBA_0_14_0_MEMBAR2) — Offset 1000h790 | | 12 | | | ystem (TCSS) | | | 12.1 | | erbolt DMA Device Registers (D13:F2-3)792 | | | | 12.1.1 | Summary of Registers | | | | | Vendor ID and Device ID (TBT_DMA_CFG_FIRST16DWORD_DW0_INST) — Offset 0h | | | | 12.1.3 | Command and Status (CMD_STATUS) — Offset 4h794 | | | | 12.1.4 | Revision ID and Class Code (TBT_DMA_CFG_FIRST16DWORD_DW2_INST) — Offset 8h | | | | 12.1.5 | Misc Configuration (TBT_DMA_CFG_FIRST16DWORD_DW3_INST) — Offset Ch 796 | | | | 12.1.6 | Base Address Register 0 (BAR0) — Offset 10h | | | | | Base Address Register 1 (BAR1) — Offset 14h797 | | | | | Base Address Register 1 Low (BAR1_LOW) — Offset 18h797 | | | | 12.1.9 | Base Address Register 1 High (BAR1_HIGH) — Offset 1Ch797 | | | | | OCardbus CIS Pointer (TBT_DMA_CFG_FIRST16DWORD_DW10_INST) — Offset<br>28h798 | | | | 12.1.11 | LSubsystem IDs (TBT_DMA_CFG_FIRST16DWORD_DW11_INST) — Offset 2Ch 798 | | | | 12.1.12 | 2Expansion ROM Base Address (TBT_DMA_CFG_FIRST16DWORD_DW12_INST) — Offset 30h799 | | | | 12.1.13 | BPCIe Capabilities Pointer (CAPPOINT) — Offset 34h799 | | | | 12.1.14 | 4Interrupt Configuration (INT_CFG) — Offset 3Ch800 | | | | | 5Power Management Capability Configuration (TBT_DMA_CFG_PM_CAP_0) — | | | | | Offset 80h800 | | | | | 5PM Capability 1 Control and Status (TBT_DMA_CFG_PM_CAP_1) — Offset 84h<br>801 | | | | 12.1.17 | 7MSI Capability 0: MSI Capability Config (TBT_DMA_CFG_MSIREG_DW0_INST) —<br>Offset 88h802<br>BMSI Capability 1: Message Address Low (TBT_DMA_CFG_MSIREG_DW1_INST) — | | | | | Offset 8Ch | | | | | OMSI Capability 2: Message Address High (TBT_DMA_CFG_MSIREG_DW2_INST) — Offset 90h803 | | | | | DMSI Capability 3: Message Data (TBT_DMA_CFG_MSIREG_DW3_INST) — Offset<br>94h803 | | | | 12.1.21 | LMSI Capability 4: Interrupt Mask (TBT_DMA_CFG_MSIREG_DW4_INST) — Offset<br>98h804 | | | 12.1.22MSI Capability 5: Interrupt Pending (TBT_DMA_CFG_MSIREG_DW5_INST) - | - | |------|-------------------------------------------------------------------------------|------| | | Offset 9Ch | 804 | | | 12.1.23MSIX Capability 0: MSIX Capability Config | | | | (TBT_DMA_CFG_MSIXREG_DW0_INST) — Offset A0h | 805 | | | 12.1.24 MSTX Canability 1: Table Offset and Table BIR | | | | (TBT_DMA_CFG_MSIXREG_DW1_INST) — Offset A4h | 805 | | | 12.1.25MSIX Capability 2: PBA Offset and PBA BIR | | | | (TBT_DMA_CFG_MSIXREG_DW2_INST) — Offset A8h | 806 | | | 12.1.26 VS CAP 10 (TBT_DMA_CFG_VS_CAP_10) — Offset CCh | 806 | | | 12.1.27VS CAP 11 (TBT_DMA_CFG_VS_CAP_11) — Offset D0h | | | | 12.1.28VS CAP 12 Thunderbolt Access Through PCIE Command Register | 007 | | | (TBT_DMA_CFG_VS_CAP_12) — Offset D4h | 807 | | | 12.1.29VS CAP 13 Thunderbolt Access Through PCIE Write Data Register | 007 | | | (TBT_DMA_CFG_VS_CAP_13) — Offset D8h | ลกล | | | 12.1.30 VS CAP 14 Thunderbolt Access Through PCIERead Data Register | 000 | | | (TBT_DMA_CFG_VS_CAP_14) — Offset DCh | 800 | | | 12.1.31VS CAP 17 (TBT_DMA_CFG_VS_CAP_17) — Offset E8h | 909 | | | 12.1.32 VS CAP 17 (TBT_DMA_CFG_VS_CAP_17) — Offset E6f1 | 010 | | | | | | | 12.1.33VS CAP 19 (TBT_DMA_CFG_VS_CAP_19) — Offset F0h | | | | 12.1.34VS CAP 20: BIOS Data LOW (TBT_DMA_CFG_VS_CAP_20) — Offset F4h | | | | 12.1.35VS CAP 21: BIOS Data HIGH (TBT_DMA_CFG_VS_CAP_21) — Offset F8h | | | | 12.1.36 VS CAP 22: YFL Vendor Configuration Bits (TBT_DMA_CFG_VS_CAP_22) — Of | fset | | | FCh | | | 12.2 | USB Host Controller (xHCI) Registers (D13:F0) | | | | 12.2.1 Summary of Registers | 813 | | | 12.2.2 Vendor ID (VID) — Offset 0h | 814 | | | 12.2.3 Device ID (DID) — Offset 2h | | | | 12.2.4 Command Reg (CMD) — Offset 4h | | | | 12.2.5 Device Status (STS) — Offset 6h | | | | 12.2.6 Revision ID (RID) — Offset 8h | | | | 12.2.7 Programming Interface (PI) — Offset 9h | | | | 12.2.8 Sub Class Code (SCC) — Offset Ah | | | | | | | | 12.2.9 Base Class Code (BCC) — Offset Bh | 010 | | | 12.2.10 Cache Line Size (CLS) — Offset Ch | 818 | | | 12.2.11 Master Latency Timer (MLT) — Offset Dh | | | | 12.2.12 Header Type (HT) — Offset Eh | 819 | | | 12.2.13 Memory Base Address (MBAR) — Offset 10h | 819 | | | 12.2.14USB Subsystem Vendor ID (SSVID) — Offset 2Ch | 820 | | | 12.2.15 USB Subsystem ID (SSID) — Offset 2Eh | | | | 12.2.16 Capabilities Pointer (CAP_PTR) — Offset 34h | 821 | | | 12.2.17 Interrupt Line (ILINE) — Offset 3Ch | 821 | | | 12.2.18 Interrupt Pin (IPIN) — Offset 3Dh | 822 | | | 12.2.19 Audio Time Synchronization (AUDSYNC) — Offset 58h | | | | 12.2.20 Serial Bus Release Number (SBRN) — Offset 60h | | | | 12.2.21 Frame Length Adjustment (FLADJ) — Offset 61h | | | | 12.2.22 Best Effort Service Latency (BESL) — Offset 62h | | | | 12.2.23 PCI Power Management Capability ID (PM_CID) — Offset 70h | | | | 12.2.24 Next Item Pointer 1 (PM_NEXT) — Offset 71h | | | | | | | | 12.2.25 Power Management Capabilities (PM_CAP) — Offset 72h | | | | 12.2.26 Power Management Control/Status (PM_CS) — Offset 74h | | | | 12.2.27 Message Signaled Interrupt CID (MSI_CID) — Offset 80h | 828 | | | 12.2.28 Next Item Pointer (MSI_NEXT) — Offset 81h | | | | 12.2.29 Message Signaled Interrupt Message Control (MSI_MCTL) — Offset 82h | | | | 12.2.30 Message Signaled Interrupt Message Address (MSI_MAD) — Offset 84h | | | | 12.2.31 Message Signaled Interrupt Upper Address (MSI_MUAD) — Offset 88h | 830 | | | | | | 12.2.33High Speed Configuration 2 (HSCFG2) — Offset A4h | | 12.2.32Message Signaled Interrupt Message Data (MSI_MD) — Offset 8Ch | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------|-------| | 12.3.1 Summary of Registers | | | | | 12.3.2 Capability Registers Length (CAPLENGTH) — Offset 0h | 12.3 | | | | 12.3.3 Host Controller Interface Version Number (HCIVERSION) — Offset 2h | | | | | 12.3.4 Structural Parameters 1 (HCSPARAMS1) — Offset 4h | | | | | 12.3.5 Structural Parameters 2 (HCSPARAMS2) — Offset Ch | | 12.3.3 Host Controller Interface Version Number (HCIVERSION) — Offset 2h | . 839 | | 12.3.6 Structural Parameters 3 (HCSPARAMS) — Offset Ch | | 12.3.4 Structural Parameters 1 (HCSPARAMS1) — Offset 4h | . 839 | | 12.3.7 Capability Parameters (HCCPARAMS) — Offset 10h | | 12.3.5 Structural Parameters 2 (HCSPARAMS2) — Offset 8h | . 840 | | 12.3.8 Doorbell Offset (DBOFF) — Offset 14h | | 12.3.6 Structural Parameters 3 (HCSPARAMS3) — Offset Ch | . 841 | | 12.3.9 Runtime Register Space Offset (RTSOFF) — Offset 18h | | | | | 12.3.10USB Command (USBCMD) — Offset 80h | | | | | 12.3.11USB Status (USBSTS) — Offset 84h | | 12.3.9 Runtime Register Space Offset (RTSOFF) — Offset 18h | . 843 | | 12.3.12Page Size (PAGESIZE) — Offset 88h | | | | | 12.3.13 Device Notification Control (DNCTRL) — Offset 98h | | | | | 12.3.14Command Ring Ligh (CRCR_LO) — Offset 98h | | | | | 12.3.15Command Ring High (CRCR_HI) — Offset 9Ch | | | | | 12.3.16 Device Context Base Address Array Pointer Low (DCBAAP_LO) — Offset B0h 84; 12.3.17 Device Context Base Address Array Pointer High (DCBAAP_HI) — Offset B4h 846; 12.3.18 Configure Reg (CONFIG) — Offset B8h | | | | | 12.3.17 Device Context Base Address Array Pointer High (DCBAAP_HI) — Offset B4N 12.3.18 Configure Reg (CONFIG) — Offset B8h | | 12.3.15Command Ring High (CRCR_HI) — Offset 9Ch | . 847 | | 12.3.18Configure Reg (CONFIG) — Offset B8h | | | | | 12.3.19Port Status And Control USB2 (PORTSC1) — Offset 480h | | | | | 12.3.20 Port Power Management Status Aand Control USB2 (PORTPMSC1) — Offset 484h 850 12.3.21 Port X Hardware LPM Control Register (PORTHLPMC1) — Offset 48Ch | | 12.3.18Configure Reg (CONFIG) — Offset B8h | . 848 | | 12.3.21Port X Hardware LPM Control Register (PORTHLPMC1) — Offset 48Ch | | | | | 12.3.21Port X Hardware LPM Control Register (PORTHLPMC1) — Offset 48Ch | | | 484ŀ | | 12.3.22 Port Status And Control USB3 (PORTSC2) — Offset 490h | | | | | 12.3.23Port Power Management Status And Control USB3 (PORTPMSC2) — Offset 494h 853 12.3.24USB3 Port Link Info (PORTLI2) — Offset 498h | | | | | 853 12.3.24USB3 Port Link Info (PORTLI2) — Offset 498h | | | | | 12.3.25Port Status And Control USB3 (PORTSC3) — Offset 4A0h | | | 94h | | 12.3.25Port Status And Control USB3 (PORTSC3) — Offset 4A0h | | 12.3.24USB3 Port Link Info (PORTLI2) — Offset 498h | . 853 | | 12.3.27 USB3 Port Link Info (PORTLI3) — Offset 4A8h | | 12.3.25Port Status And Control USB3 (PORTSC3) — Offset 4A0h | . 854 | | 12.3.27 USB3 Port Link Info (PORTLI3) — Offset 4A8h | | 12.3.26 Port Power Management Status And Control USB3 (PORTPMSC3) — Offset 4 | A4h | | 12.3.28Port Status And Control USB3 (PORTSC4) — Offset 4B0h | | | | | 12.3.29 Port Power Management Status And Control USB3 (PORTPMSC4) — Offset 4B4h 855 12.3.30 USB3 Port Link Info (PORTLI4) — Offset 4B8h | | | | | 12.3.30 USB3 Port Link Info (PORTLI4) — Offset 4B8h | | | | | 12.3.30 USB3 Port Link Info (PORTLI4) — Offset 4B8h | | | B4h | | 12.3.31 Port Status And Control USB3 (PORTSC5) — Offset 4C0h | | | . 855 | | 12.3.32 Port Power Management Status And Control USB3 (PORTPMSC5) — Offset 4C4h 855 12.3.33 USB3 Port Link Info (PORTLI5) — Offset 4C8h | | | | | 855 12.3.33USB3 Port Link Info (PORTLI5) — Offset 4C8h | | | | | 12.3.34Microframe Index (RTMFINDEX) — Offset 2000h | | | | | 12.3.35Interrupter Management (IMAN0) — Offset 2020h | | | | | 12.3.35Interrupter Management (IMAN0) — Offset 2020h | | 12.3.34Microframe Index (RTMFINDEX) — Offset 2000h | . 856 | | 12.3.37Event Ring Segment Table Size (ERSTSZ0) — Offset 2028h | | 12.3.35Interrupter Management (IMAN0) — Offset 2020h | . 856 | | 12.3.38Event Ring Segment Table Base Address Low (ERSTBA_LO0) — Offset 2030h 857 12.3.39Event Ring Segment Table Base Address High (ERSTBA_HI0) — Offset 2034h 858 12.3.40Event Ring Dequeue Pointer Low (ERDP_LO0) — Offset 2038h858 12.3.41Event Ring Dequeue Pointer High (ERDP_HI0) — Offset 203Ch859 12.3.42Interrupter Management (IMAN1) — Offset 2040h | | | | | 857 12.3.39Event Ring Segment Table Base Address High (ERSTBA_HI0) — Offset 2034h 858 12.3.40Event Ring Dequeue Pointer Low (ERDP_LO0) — Offset 2038h858 12.3.41Event Ring Dequeue Pointer High (ERDP_HI0) — Offset 203Ch859 12.3.42Interrupter Management (IMAN1) — Offset 2040h | | 12.3.37Event Ring Segment Table Size (ERSTSZ0) — Offset 2028h | . 857 | | 858 12.3.40Event Ring Dequeue Pointer Low (ERDP_LO0) — Offset 2038h | | 12.3.38 Event Ring Segment Table Base Address Low (ERSTBA_LO0) — Offset 2030 | | | 12.3.40 Event Ring Dequeue Pointer Low (ERDP_LO0) — Offset 2038h | | | h | | 12.3.41Event Ring Dequeue Pointer High (ERDP_HIO) — Offset 203Ch859<br>12.3.42Interrupter Management (IMAN1) — Offset 2040h859 | | | . 858 | | 12.3.42Interrupter Management (IMAN1) — Offset 2040h859 | | | | | | | | | | | | | | | | | 12.3.44 Event Ring Segment Table Size (ERSTSZ1) — Offset 2048h | | | 12.3.45 Event Ring Segment Table Base Address Low (ERSTBA_LO1) — Offset 2050h 860 | ••• | |--------------------------------------------------------------------------------------------|---------| | $12.3.46\mathrm{Event}$ Ring Segment Table Base Address High (ERSTBA_HI1) — Offset 2054h . | | | 860 12.3.47 Event Ring Dequeue Pointer Low (ERDP_LO1) — Offset 2058h8 | 60 | | 12.3.48 Event Ring Dequeue Pointer High (ERDP_HI1) — Offset 205Ch | 60 | | 12.3.49 Interrupter Management (IMAN2) — Offset 2060h | | | 12.3.50 Interrupter Moderation (IMOD2) — Offset 2064h | 61 | | | | | 12.3.51 Event Ring Segment Table Size (ERSTSZ2) — Offset 2068h | | | 12.3.52 Event Ring Segment Table Base Address Low (ERSTBA_LO2) — Offset 2070h 861 | • • • | | 12.3.53Event Ring Segment Table Base Address High (ERSTBA_HI2) — Offset 2074h . | | | 861 | • • • • | | 12.3.54Event Ring Dequeue Pointer Low (ERDP_LO2) — Offset 2078h 8 | 61 | | 12.3.55 Event Ring Dequeue Pointer High (ERDP_HI2) — Offset 2070h | 61 | | 12.3.56 Interrupter Management (IMAN3) — Offset 2080h | | | 12.3.57 Interrupter Moderation (IMOD3) — Offset 2084h | 67 | | | | | 12.3.58 Event Ring Segment Table Size (ERSTSZ3) — Offset 2088h | | | 12.3.59 Event Ring Segment Table Base Address Low (ERSTBA_LO3) — Offset 2090h 862 | • • • | | 12.3.60 Event Ring Segment Table Base Address High (ERSTBA_HI3) — Offset 2094h . | | | 862 | | | 12.3.61 Event Ring Dequeue Pointer Low (ERDP_LO3) — Offset 2098h 8 | 62 | | 12.3.62 Event Ring Dequeue Pointer High (ERDP_HI3) — Offset 209Ch 8 | 62 | | 12.3.63Interrupter Management (IMAN4) — Offset 20A0h 8 | 62 | | 12.3.64Interrupter Moderation (IMOD4) — Offset 20A4h 8 | 63 | | 12.3.65 Event Ring Segment Table Size (ERSTSZ4) — Offset 20A8h 8 | | | 12.3.66 Event Ring Segment Table Base Address Low (ERSTBA_LO4) — Offset 20B0h . | | | 863 | | | 12.3.67 Event Ring Segment Table Base Address High (ERSTBA_HI4) — Offset 20B4h . | | | 863 | | | 12.3.68 Event Ring Dequeue Pointer Low (ERDP_LO4) — Offset 20B8h 8 | | | 12.3.69 Event Ring Dequeue Pointer High (ERDP_HI4) — Offset 20BCh8 | | | 12.3.70 Interrupter Management (IMAN5) — Offset 20C0h | 64 | | 12.3.71 Interrupter Moderation (IMOD5) — Offset 20C4h 8 | 64 | | 12.3.72 Event Ring Segment Table Size (ERSTSZ5) — Offset 20C8h 8 | 64 | | 12.3.73 Event Ring Segment Table Base Address Low (ERSTBA_LO5) — Offset 20D0h . | | | 864 | | | 12.3.74Event Ring Segment Table Base Address High (ERSTBA_HI5) — Offset 20D4h. | | | 864 | | | 12.3.75 Event Ring Dequeue Pointer Low (ERDP_LO5) — Offset 20D8h 8 | | | 12.3.76 Event Ring Dequeue Pointer High (ERDP_HI5) — Offset 20DCh 8 | | | 12.3.77 Interrupter Management (IMAN6) — Offset 20E0h 8 | | | 12.3.78Interrupter Moderation (IMOD6) — Offset 20E4h 8 | 65 | | 12.3.79 Event Ring Segment Table Size (ERSTSZ6) — Offset 20E8h 8 | 65 | | 12.3.80 Event Ring Segment Table Base Address Low (ERSTBA_LO6) — Offset 20F0h | | | 865 | | | 12.3.81 Event Ring Segment Table Base Address High (ERSTBA_HI6) — Offset 20F4h . | | | 865 | | | 12.3.82 Event Ring Dequeue Pointer Low (ERDP_LO6) — Offset 20F8h | | | 12.3.83 Event Ring Dequeue Pointer High (ERDP_HI6) — Offset 20FCh | | | 12.3.84Interrupter Management (IMAN7) — Offset 2100h | | | 12.3.85Interrupter Moderation (IMOD7) — Offset 2104h 8 | | | 12.3.86 Event Ring Segment Table Size (ERSTSZ7) — Offset 2108h 8 | | | 12.3.87 Event Ring Segment Table Base Address Low (ERSTBA_LO7) — Offset 2110h | | | 866 | | | 12.3.88Event Ring Segment Table Base Address High (ERSTBA_HI7) — Offset 2114h 866 | ١ | |-----------------------------------------------------------------------------------|-----| | 12.3.89Event Ring Dequeue Pointer Low (ERDP_LO7) — Offset 2118h | 866 | | 12.3.90 Event Ring Dequeue Pointer Low (ERDP_LO7) — Offset 211Ch | | | 12.3.91Door Bell (DB0) — Offset 3000h | | | 12.3.92Door Bell (DB1) — Offset 3004h | | | 12.3.93 Door Bell (DB2) — Offset 3008h | | | 12.3.94 Door Bell (DB3) — Offset 300Ch | | | | | | 12.3.95Door Bell (DB4) — Offset 3010h | | | 12.3.96 Door Bell (DB5) — Offset 3014h | | | 12.3.97Door Bell (DB6) — Offset 3018h | | | 12.3.98 Door Bell (DB7) — Offset 301Ch | | | 12.3.99 Door Bell (DB8) — Offset 3020h | | | 12.3.100Door Bell (DB9) — Offset 3024h | | | 12.3.101Door Bell (DB10) — Offset 3028h | | | 12.3.102Door Bell (DB11) — Offset 302Ch | | | 12.3.103Door Bell (DB12) — Offset 3030h | 869 | | 12.3.104Door Bell (DB13) — Offset 3034h | 869 | | 12.3.105Door Bell (DB14) — Offset 3038h | | | 12.3.106Door Bell (DB15) — Offset 303Ch | | | 12.3.107Door Bell (DB16) — Offset 3040h | | | 12.3.108Door Bell (DB17) — Offset 3044h | 869 | | 12.3.109Door Bell (DB18) — Offset 3048h | 869 | | 12.3.110Door Bell (DB19) — Offset 304Ch | 869 | | 12.3.111Door Bell (DB20) — Offset 3050h | | | 12.3.112Door Bell (DB21) — Offset 3054h | | | 12.3.113Door Bell (DB22) — Offset 3058h | | | 12.3.114Door Bell (DB23) — Offset 305Ch | 870 | | 12.3.115Door Bell (DB24) — Offset 3060h | 870 | | 12.3.116Door Bell (DB25) — Offset 3064h | | | 12.3.117Door Bell (DB26) — Offset 3068h | | | 12.3.118Door Bell (DB27) — Offset 306Ch | | | 12.3.119Door Bell (DB28) — Offset 3070h | | | 12.3.120Door Bell (DB29) — Offset 3074h | | | 12.3.121Door Bell (DB30) — Offset 3078h | 871 | | 12.3.122Door Bell (DB31) — Offset 307Ch | | | 12.3.123Door Bell (DB32) — Offset 3080h | | | 12.3.124Door Bell (DB33) — Offset 3084h | | | 12.3.125Door Bell (DB34) — Offset 3088h | | | 12.3.126Door Bell (DB35) — Offset 308Ch | | | 12.3.127Door Bell (DB36) — Offset 3090h | 872 | | 12.3.128Door Bell (DB37) — Offset 3094h | | | 12.3.129Door Bell (DB38) — Offset 3098h | | | 12.3.130Door Bell (DB39) — Offset 309Ch | 872 | | 12.3.131Door Bell (DB40) — Offset 30A0h | 872 | | 12.3.132Door Bell (DB41) — Offset 30A4h | 872 | | 12.3.133Door Bell (DB42) — Offset 30A8h | 872 | | 12.3.134Door Bell (DB43) — Offset 30ACh | | | 12.3.135Door Bell (DB44) — Offset 30B0h | 873 | | 12.3.136Door Bell (DB45) — Offset 30B4h | 873 | | 12.3.137Door Bell (DB46) — Offset 30B8h | | | 12.3.138Door Bell (DB47) — Offset 30BCh | | | 12.3.139Door Bell (DB48) — Offset 30C0h | | | 12.3.140Door Bell (DB49) — Offset 30C4h | | | 12.3.141Door Bell (DB50) — Offset 30C8h | | | 12.3.142Door Bell (DB51) — Offset 30CCh | | |-------------------------------------------------------------------------------------------------------------------------------------------------|------------| | 12.3.143Door Bell (DB52) — Offset 30D0h | 874 | | 12.3.144Door Bell (DB53) — Offset 30D4h | | | 12.3.145Door Bell (DB54) — Offset 30D8h | 874 | | 12.3.146Door Bell (DB55) — Offset 30DCh | 874 | | 12.3.147Door Bell (DB56) — Offset 30E0h | 874 | | 12.3.148Door Bell (DB57) — Offset 30E4h | | | 12.3.149Door Bell (DB58) — Offset 30E8h | | | 12.3.150Door Bell (DB59) — Offset 30ECh | | | 12.3.151Door Bell (DB60) — Offset 30F0h | | | 12.3.152Door Bell (DB61) — Offset 30F4h | | | 12.3.153Door Bell (DB62) — Offset 30F8h | 875 | | 12.3.154Door Bell (DB63) — Offset 30FCh | 875 | | 12.3.155Door Bell (DB64) — Offset 3100h | | | 12.3.153D00i Beli (DB04) — Offset 3100ii | 075<br>875 | | 12.3.150XECP SUPP USB3_3 (XECP_SUPP_USB2_3) — Offset 800Ch | | | 12.3.157XECF SUPP USB2_4 Full Speed (XECP_SUPP_USB2_4) — Offset 8010h 8 | | | 12.3.156XECP_SUPP_USB2_4 Full Speed (XECP_SUPP_USB2_4) — Offset 8010ff 8 12.3.159XECP_SUPP_USB2_5 Low Speed (XECP_SUPP_USB2_5) — Offset 8014h 8 | 0/0<br>077 | | 12.3.160XECP_SUPP USB2_6 High Speed (XECP_SUPP_USB2_6) — Offset 8014h 8 | 0//<br>077 | | | | | 12.3.161XECP SUPP USB3_0 (XECP_SUPP_USB3_0) — Offset 8020h | | | 12.3.162XECP USB3.1 Support (XECP_SUPP_USB3_1) — Offset 8024h | | | 12.3.163XECP USB 3 Support (XECP_SUPP_USB3_2) — Offset 8028h | | | 12.3.164XECP SUPP USB3_3 (XECP_SUPP_USB3_3) — Offset 802Ch | 8/9 | | 12.3.165XECP SUPP USB3_4 (XECP_SUPP_USB3_4) — Offset 8030h | 8/9 | | 12.3.166XECP SUPP USB3_5 (XECP_SUPP_USB3_5) — Offset 8034h | 879 | | 12.3.167XECP SUPP USB3_6 (XECP_SUPP_USB3_6) — Offset 8038h | | | 12.3.168XECP SUPP USB3_7 (XECP_SUPP_USB3_7) — Offset 803Ch | | | 12.3.169Host Control Scheduler (HOST_CTRL_SCH_REG) — Offset 8094h | 880 | | 12.3.170Power Management Control (PMCTRL_REG) — Offset 80A4h | 882 | | 12.3.171Host Controller Misc Reg (HOST_CTRL_MISC_REG) — Offset 80B0h | | | 12.3.172Host Controller Misc Reg2 (HOST_CTRL_MISC_REG2) — Offset 80B4h 8 | | | 12.3.173Super Speed Port Enable (SSPE_REG) — Offset 80B8h | | | 12.3.174AUX Power Management Control (AUX_CTRL_REG1) — Offset 80E0h | | | 12.3.175SuperSpeed Port Link Control (HOST_CTRL_PORT_LINK_REG) — Offset 80E0 | Ch. | | 892 | | | 12.3.176USB2 Port Link Control 1 (USB2_LINK_MGR_CTRL_REG1) — Offset 80F0h . 8 | 893 | | 12.3.177USB2 Port Link Control 2 (USB2_LINK_MGR_CTRL_REG2) — Offset 80F4h . 8 | 895 | | 12.3.178USB2 Port Link Control 3 (USB2_LINK_MGR_CTRL_REG3) — Offset 80F8h . | 896 | | 12.3.179USB2 Port Link Control 4 (USB2_LINK_MGR_CTRL_REG4) — Offset 80FCh . 8 | 896 | | 12.3.180Power Scheduler Control-0 (PWR_SCHED_CTRL0) — Offset 8140h | | | 12.3.181Power Scheduler Control-1 (PWR_SCHED_CTRL2) — Offset 8144h | 898 | | 12.3.182AUX Power Management Control (AUX_CTRL_REG2) — Offset 8154h | | | 12.3.183USB2 PHY Power Management Control (USB2_PHY_PMC) — Offset 8164h | | | 12.3.184XHCI Aux Clock Control Register (XHCI AUX CCR) — Offset 816Ch | | | 12.3.185XHC Latency Tolerance Parameters LTV Control (XLTP LTV1) — Offset 8174 | | | 905 | | | 12.3.186XHC Latency Tolerance Parameters LTV Control 2 (XLTP_LTV2) — Offset 817 | 78h | | 907 | • | | 12.3.187XHC Latency Tolerance Parameters High Idle Time Control (XLTP_HITC) — Off | set | | 817Ch | | | 12.3.188XHC Latency Tolerance Parameters Medium Idle Time Control (XLTP_MITC) | _ | | Offset 8180h | 909 | | 12.3.189XHC Latency Tolerance Parameters Low Idle Time Control (XLTP_LITC) — Off | set | | 8184h | | | | 91 N | | 12.3.191USB2 Power Management Control (USB2PMCTRL_REG) — Offset 81C4h91 | |----------------------------------------------------------------------------------------------------| | 12.3.192USB Legacy Support Capability (USBLEGSUP) — Offset 846Ch91 | | 12.3.193USB Legacy Support Control Status (USBLEGCTLSTS) — Offset 8470h91 | | 12.3.194Port Disable Override Capability Register (PDO_CAPABILITY) — Offset 84F4h 915 | | 12.3.195Command Reg (CMD_MMIO) — Offset 8604h91 | | 12.3.196Device Status (STS_MMIO) — Offset 8606h91 | | 12.3.197Revision ID (RID_MMIO) — Offset 8608h91 | | 12.3.198Programming Interface (PI_MMIO) — Offset 8609h91 | | 12.3.199Sub Class Code (SCC_MMIO) — Offset 860Ah91 | | 12.3.200Base Class Code (BCC_MMIO) — Offset 860Bh91 | | 12.3.201Cache Line Size (CLS_MMIO) — Offset 860Ch91 | | 12.3.202Master Latency Timer (MLT_MMIO) — Offset 860Dh92 | | 12.3.203Header Type (HT_MMIO) — Offset 860Eh92 | | 12.3.204Memory Base Address (MBAR_MMIO) — Offset 8610h | | 12.3.205USB Subsystem Vendor ID (SSVID_MMIO) — Offset 862Ch92 | | 12.3.206USB Subsystem ID (SSID_MMIO) — Offset 862Eh92 | | 12.3.207Capabilities Pointer (CAP_PTR_MMIO) — Offset 8634h92 | | 12.3.208Interrupt Line (ILINE_MMIO) — Offset 863Ch92 | | 12.3.209Interrupt Pin (IPIN_MMIO) — Offset 863Dh92 | | 12.3.210Serial Bus Release Number (SBRN_MMIO) — Offset 8660h92 | | 12.3.211Frame Length Adjustment (FLADJ_MMIO) — Offset 8661h92 | | 12.3.212Best Effort Service Latency (BESL_MMIO) — Offset 8662h92 | | 12.3.213PCI Power Management Capability ID (PM_CID_MMIO) — Offset 8670h 92 | | 12.3.214Next Item Pointer 1 (PM_NEXT_MMIO) — Offset 8671h | | 12.3.215Power Management Capabilities (PM_CAP_MMIO) — Offset 8672h92 | | 12.3.216Power Management Control/Status (PM_CS_MMIO) — Offset 8674h92 | | 12.3.217Message Signaled Interrupt CID (MSI_CID_MMIO) — Offset 8680h92 | | 12.3.218Next Item Pointer (MSI_NEXT_MMIO) — Offset 8681h | | 12.3.219Message Signaled Interrupt Message Control (MSI_MCTL_MMIO) — Offset 8682 929 | | 12.3.220Message Signaled Interrupt Message Address (MSI_MAD_MMIO) — Offset 8684 930 | | 12.3.221Message Signaled Interrupt Upper Address (MSI_MUAD_MMIO) — Offset 8688 931 | | 12.3.222Message Signaled Interrupt Message Data (MSI_MD_MMIO) — Offset 868Ch 931 | | 12.3.223High Speed Configuration 2 (HSCFG2_MMIO) — Offset 86A4h93 | | 12.3.224Debug Capability ID Register (DCID) — Offset 8700h93 | | 12.3.225Debug Capability Doorbell Register (DCDB) — Offset 8704h93 | | 12.3.226Debug Capability Event Ring Segment Table Size Register (DCERSTSZ) — Offset 8708h | | 12.3.227Debug Capability Event Ring Segment Table Base Address Register (DCERSTBA) — Offset 8710h | | 12.3.228Debug Capability Event Ring Dequeue Pointer Register (DCERDP) — Offset 8718h93 | | 12.3.229Debug Capability Control Register (DCCTRL) — Offset 8720h93 | | 12.3.230Debug Capability Status Register (DCST) — Offset 8724h93 | | 12.3.231Debug Capability Port Status And Control Register (DCPORTSC) — Offset 8728 937 | | 12.3.232Debug Capability Context Pointer Register (DCCP) — Offset 8730h93 | | 12.3.233Strap Mirror Capability Register (STRAP_MIRROR_CAP) — Offset 8800h94 | | 12.3.234GLOBAL TIME SYNC CAP REG (GLOBAL_TIME_SYNC_CAP_REG) — Offset 8E10 940 | | 12.3.235GLOBAL TIME SYNC CTRL REG (GLOBAL_TIME_SYNC_CTRL_REG) — Offset 8E14h | | | 12.3.236MICROFRAME TIME REG (MICROFRAME_TIME_REG) — Offset 8E18h | | |------|-------------------------------------------------------------------------------------------|---------| | | 12.3.237Global Time Value (Low Register) (GLOBAL_TIME_LOW_REG) — Offset 8E29 | 0h | | | 12.3.238Global Time High (GLOBAL_TIME_HI_REG) — Offset 8E24h | 942 | | | 12.2.220 Dublin Hact Controller HSR2 Local Leaphack Beneater | | | | (HOST_CTRL_USB3_LOCAL_LPBK_RPTR) — Offset 8E60h | 943 | | | 12.3.240HOST CTP USB3 Master Loopback Register (HUS1_CTRL_USB3_MSTR_LPBK) | _ | | | Offset 8EC8h | 943 | | | 12.3.241Host Controller USB3 BLR Comp (HOST_CTRL_USB3_BLR_COMP) — Offset | | | | 8ECCh | 943 | | | 12.3.242HOST CONTROller SSP DISABle (HUS1_CTRL_SSP_DIS) — Offset 8EDUN | 944 | | | 12.3.243XHCI USB2 Overcurrent Pin Mapping (U2OCM1) — Offset 90A4h | 044 | | | 12.3.245XHCI USB2 Overcurrent Pin Mapping (U2OCM2) — Offset 90A6h | 945 | | | 12.3.246XHCI USB2 Overcurrent Pin Mapping (U2OCM4) — Offset 90B0h | | | | 12.3.247XHCI USB3 Overcurrent Pin Mapping (U3OCM1) — Offset 9124h | | | | 12.3.248XHCI USB3 Overcurrent Pin Mapping (U3OCM2) — Offset 9128h | | | | 12.3.249XHCI USB3 Overcurrent Pin Mapping (U3OCM3) — Offset 912Ch | | | | 12.3.250XHCI USB3 Overcurrent Pin Mapping (U3OCM4) — Offset 9130h | 946 | | 12.4 | USB Device Controller (xDCI) Configuration Registers (D13:F1) | | | | 12.4.1 Summary of Registers | 947 | | | 12.4.2 Device ID And Vendor ID Register (DEVVENDID) — Offset 0h | | | | 12.4.3 Command and Status (STATUSCOMMAND) — Offset 4h | | | | 12.4.4 Revision Id And Class Code (REVCLASSCODE) — Offset 8h | | | | 12.4.5 Cache Line Latency Header And Bist (CLLATHEADERBIST) — Offset Ch | | | | 12.4.6 Base Address Register (BAR) — Offset 10h | 950 | | | 12.4.7 Base Address Register High (BAR_HIGH) — Offset 14h | | | | 12.4.8 Base Address Register1 (BAR1) — Offset 18h | | | | 12.4.10 Subsystem Vendor And Subsystem ID (SUBSYSTEMID) — Offset 2Ch | | | | 12.4.11 Expansion ROM Base Address (EXPANSION_ROM_BASEADDR) — Offset 30h | | | | 12.4.12 Capabilities Pointer Register (CAPABILITYPTR) — Offset 34h | | | | 12.4.13 Interrupt Register (INTERRUPTREG) — Offset 3Ch | | | | 12.4.14 Power Management Capability Id (POWERCAPID) — Offset 80h | 954 | | | 12.4.15 Power Management Control And Status Register (PMECTRLSTATUS) — Offset | | | | 955 | | | | 12.4.16 Pci Device Idle Vendor Capability Register (PCIDEVIDLE_CAP_RECORD) — Of | | | | 90h | 955 | | | 12.4.17 Vendor Specific Extended Capability Register (DEVID_VEND_SPECIFIC_REG) Offset 94h | <br>0E6 | | | Offset 94h | 930 | | | (D0I3_CONTROL_SW_LTR_MMIO_REG) — Offset 98h | 956 | | | 12.4.19 Device Idle Pointer Register (DEVICE_IDLE_POINTER_REG) — Offset 9Ch | | | | 12.4.20 D0i3 And Power Control Enable Register (D0I3_MAX_POW_LAT_PG_CONFIG | | | | Offset A0h | 957 | | | 12.4.21 Manufacturers ID (MANID) — Offset F8h | 958 | | 12.5 | Thunderbolt PCI Express* Controller Registers (D7:F0-3) | | | | 12.5.1 Summary of Registers | 959 | | | 12.5.2 Device Identifiers (ID) — Offset 0h | | | | 12.5.3 Device Command (CMD) — Offset 4h | | | | 12.5.4 Primary Status (PSTS) — Offset 6h | | | | 12.5.5 Revision ID (RID_CC) — Offset 8h | | | | 12.5.6 Cache Line Size (CLS) — Offset Ch | | | | 12.5.7 Primary Latency Timer (PLT) — Offset Dr | | | | 12.5.0 Header Type (III If $L$ ) — Offset Ell | 200 | | 12.5.9 Bus Numbers (BNUM SLT) — Offset 18h | . 967 | |-----------------------------------------------------------------------|-------| | 12.5.9 Bus Numbers (BNUM_SLT) — Offset 18h | . 967 | | 12.5.11Secondary Status (SSTS) — Offset 1Eh | 968 | | 12.5.12Memory Base And Limit (MBL) — Offset 20h | | | 12.5.13 Prefetchable Memory Base And Limit (PMBL) — Offset 24h | 969 | | 12.5.14Prefetchable Memory Base Upper 32 Bits (PMBU32) — Offset 28h | 970 | | 12.5.15 Prefetchable Memory Limit Upper 32 Bits (PMLU32) — Offset 2Ch | 970 | | 12.5.16 Capabilities List Pointer (CAPP) — Offset 34h | | | 12.5.17 Interrupt Information (INTR) — Offset 3Ch | 071 | | 12.5.18 Bridge Control (BCTRL) — Offset 3Eh | . 9/1 | | 12.5.19Capabilities List (CLIST) — Offset 40h | | | 12.5.20 PCI Express Capabilities (XCAP) — Offset 42h | | | 12.5.21 Device Capabilities (DCAP) — Offset 44h | | | 12.5.22 Device Control (DCTL) — Offset 48h | | | | | | 12.5.23 Device Status (DSTS) — Offset 4Ah | | | 12.5.24Link Capabilities (LCAP) — Offset 4Ch | | | 12.5.25Link Control (LCTL) — Offset 50h | | | 12.5.26Link Status (LSTS) — Offset 52h | .981 | | 12.5.27 Slot Capabilities (SLCAP) — Offset 54h | | | 12.5.28 Slot Control (SLCTL) — Offset 58h | | | 12.5.29 Slot Status (SLSTS) — Offset 5Ah | | | 12.5.30Root Control (RCTL) — Offset 5Ch | | | 12.5.31Root Status (RSTS) — Offset 60h | | | 12.5.32 Device Capabilities 2 (DCAP2) — Offset 64h | . 986 | | 12.5.33 Device Control 2 (DCTL2) — Offset 68h | . 988 | | 12.5.34 Device Status 2 (DSTS2) — Offset 6Ah | . 990 | | 12.5.35Link Capabilities 2 (LCAP2) — Offset 6Ch | | | 12.5.36Link Control 2 (LCTL2) — Offset 70h | | | 12.5.37Link Status 2 (LSTS2) — Offset 72h | | | 12.5.38Slot Capabilities 2 (SLCAP2) — Offset 74h | . 995 | | 12.5.39 Slot Control 2 (SLCTL2) — Offset 78h | . 995 | | 12.5.40 Slot Status 2 (SLSTS2) — Offset 7Ah | . 995 | | 12.5.41 Message Signaled Interrupt Identifiers (MID) — Offset 80h | 995 | | 12.5.42 Message Signaled Interrupt Message (MC) — Offset 82h | | | 12.5.43 Message Signaled Interrupt Message Address (MA) — Offset 84h | | | 12.5.44Message Signaled Interrupt Message Data (MD) — Offset 88h | | | 12.5.45Subsystem Vendor Capability (SVCAP) — Offset 90h | . 997 | | 12.5.46 Subsystem Vendor IDs (SVID) — Offset 94h | | | 12.5.47 Power Management Capability (PMCAP) — Offset A0h | . 998 | | 12.5.48 PCI Power Management Capabilities (PMC) — Offset A2h | . 999 | | 12.5.49 PCI Power Management Control (PMCS) — Offset A4h | 1000 | | 12.5.50 Advanced Error Extended (AECH) — Offset 100h | 1001 | | 12.5.51 Uncorrectable Error Status (UES) — Offset 104h | | | 12.5.52Uncorrectable Error Mask (UEM) — Offset 108h | 1003 | | 12.5.53Uncorrectable Error Severity (UEV) — Offset 10Ch | 1004 | | 12.5.54Correctable Error Status (CES) — Offset 110h | | | 12.5.55Correctable Error Mask (CEM) — Offset 114h | | | 12.5.56Advanced Error Capabilities And Control (AECC) — Offset 118h | | | 12.5.57Header Log (HL_DW1) — Offset 11Ch | | | 12.5.58Header Log (HL_DW2) — Offset 120h | 1008 | | 12.5.59Header Log (HL_DW3) — Offset 124h | 1008 | | 12.5.60Header Log (HL_DW4) — Offset 128h | | | 12.5.61Root Error Command (REC) — Offset 12Ch | | | 12.5.62Root Error Status (RES) — Offset 130h | 1010 | | 12.5.63 Error Source Identification (ESID) — Offset 134h | | | 12.5.64 PTM Extended Capability Header (PTMECH) — Offset 150h | | |--------------------------------------------------------------------------------|-------| | 12.5.65 PTM Capability Register (PTMCAPR) — Offset 154h | .1011 | | 12.5.66 PTM Control Register (PTMCTLR) — Offset 158h | | | 12.5.67L1 Sub-States Extended Capability Header (L1SECH) — Offset 200h | .1013 | | 12.5.68L1 Sub-States Capabilities (L1SCAP) — Offset 204h | | | 12.5.69L1 Sub-States Control 1 (L1SCTL1) — Offset 208h | .1015 | | 12.5.70L1 Sub-States Control 2 (L1SCTL2) — Offset 20Ch | | | 12.5.71 ACS Extended Capability Header (ACSECH) — Offset 220h | | | 12.5.72ACS Capability Register (ACSCAPR) — Offset 224h | .1018 | | 12.5.73ACS Control Register (ACSCTLR) — Offset 226h | | | 12.5.74 Port VC Capability Register 1 (PVCCR1) — Offset 284h | | | 12.5.75 Port VC Capability 2 (PVCC2) — Offset 288h | | | 12.5.76 Port VC Control (PVCC) — Offset 28Ch | | | 12.5.77 Port VC Status (PVCS) — Offset 28Eh | | | 12.5.78 Virtual Channel 0 Resource Capability (V0VCRC) — Offset 290h | 1022 | | 12.5.79 Virtual Channel 0 Resource Control (V0CTL) — Offset 294h | 1022 | | 12.5.80 Virtual Channel 0 Resource Status (V0STS) — Offset 294h | 1025 | | 12.5.81 Virtual Channel 1 Resource Capability (V1VCRC) — Offset 29Ch | | | 12.5.82 Virtual Channel 1 Resource Control (V1CTL) — Offset 280h | | | 12.5.83 Virtual Channel 1 Resource Status (V1STS) — Offset 2A6h | | | | | | 12.5.84 DPC Extended Capability Header (DPCECH) — Offset A00h | 1028 | | 12.5.85 DPC Capability Register (DPCCAPR) — Offset A04h | 1029 | | 12.5.86 DPC Control Register (DPCCTLR) — Offset A06h | 1030 | | 12.5.87 DPC Status Register (DPCSR) — Offset A08h | | | 12.5.88 DPC Error Source ID Register (DPCESIDR) — Offset A0Ah | | | 12.5.89 RP PIO Status Register (RPPIOSR) — Offset A0Ch | | | 12.5.90 RP PIO Mask Register (RPPIOMR) — Offset A10h | | | 12.5.91RP PIO Severity Register (RPPIOVR) — Offset A14h | 1034 | | 12.5.92RP PIO SysError Register (RPPIOSER) — Offset A18h | 1035 | | 12.5.93RP PIO Exception Register (RPPIOER) — Offset A1Ch | 1036 | | 12.5.94RP PIO Header Log DW1 Register (RPPIOHLR_DW1) — Offset A20h | | | 12.5.95RP PIO Header Log DW2 Register (RPPIOHLR_DW2) — Offset A24h | | | 12.5.96RP PIO Header Log DW3 Register (RPPIOHLR_DW3) — Offset A28h | | | 12.5.97RP PIO Header Log DW4 Register (RPPIOHLR_DW4) — Offset A2Ch | | | 12.5.98 Secondary PCI Express Extended Capability Header (SPEECH) — Offset A30 | ۰h | | 1039 | | | 12.5.99Link Control 3 (LCTL3) — Offset A34h | .1040 | | 12.5.100Lane Error Status (LES) — Offset A38h | .1041 | | 12.5.101Lane 0 And Lane 1 Equalization Control (L01EC) — Offset A3Ch | | | 12.5.102Lane 2 And Lane 3 Equalization Control (L23EC) — Offset A40h | .1044 | | 12.5.103Lane 4 And Lane 5 Equalization Control (L45EC) — Offset A44h | 1045 | | 12.5.104Lane 6 And Lane 7 Equalization Control (L67EC) — Offset A48h | 1046 | | 12.5.105Lane 8 And Lane 9 Equalization Control (L89EC) — Offset A4Ch | .1047 | | 12.5.106Lane 10 And Lane 11 Equalization Control (L1011EC) — Offset A50h | .1049 | | 12.5.107Lane 12 And Lane 13 Equalization Control (L1213EC) — Offset A54h | .1050 | | 12.5.108Lane 14 And Lane 15 Equalization Control (L1415EC) — Offset A58h | .1051 | | 12.5.109Data Link Feature Extended Capability Header (DLFECH) — Offset A90h | | | 12.5.110Data Link Feature Capabilities Register (DLFCAP) — Offset A94h | | | 12.5.111Data Link Feature Status Register (DLFSTS) — Offset A98h | | | 12.5.112FPB Capability Header (FPBCAP) — Offset BA0h | | | 12.5.113FPB Capabilities Register (FPBCAPR) — Offset BA4h | | | 12.5.114FPB RID Vector Control 1 (FPBRIDVC1) — Offset BA8h | | | 12.5.115FPB RID Vector Control 2 (FPBRIDVC2) — Offset BACh | | | 12.5.116FPB MEM Low Vector Control (FPBMEMLVC) — Offset BB0h | | | 12.5.117FPB MEM High Vector Control 1 (FPBMEMHVC1) — Offset BB4h | | | 12.5.118FPB MEM High Vector Control 2 (FPBMEMHVC2) — Offset BB8h | 1061 | |------------------------------------------------------------------|------| | 12.5.119FPB Vector Access Control (FPBVAC) — Offset BBCh | 1062 | | 12.5.120FPB Vector Access Data (FPBVD) — Offset BC0h | 1063 |